1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4  * Copyright (c) 2013 Linaro Ltd.
5  *
6  * Common Clock Framework support for all PLL's in Samsung platforms
7 */
8 
9 #ifndef __SAMSUNG_CLK_PLL_H
10 #define __SAMSUNG_CLK_PLL_H
11 
12 enum samsung_pll_type {
13 	pll_2126,
14 	pll_3000,
15 	pll_35xx,
16 	pll_36xx,
17 	pll_2550,
18 	pll_2650,
19 	pll_4500,
20 	pll_4502,
21 	pll_4508,
22 	pll_4600,
23 	pll_4650,
24 	pll_4650c,
25 	pll_6552,
26 	pll_6552_s3c2416,
27 	pll_6553,
28 	pll_2550x,
29 	pll_2550xx,
30 	pll_2650x,
31 	pll_2650xx,
32 	pll_1417x,
33 	pll_1418x,
34 	pll_1450x,
35 	pll_1451x,
36 	pll_1452x,
37 	pll_1460x,
38 	pll_0818x,
39 	pll_0822x,
40 	pll_0831x,
41 	pll_142xx,
42 	pll_0516x,
43 	pll_0517x,
44 	pll_0518x,
45 	pll_531x,
46 	pll_1051x,
47 	pll_1052x,
48 	pll_0717x,
49 	pll_0718x,
50 	pll_0732x,
51 	pll_4311,
52 };
53 
54 #define PLL_RATE(_fin, _m, _p, _s, _k, _ks) \
55 	((u64)(_fin) * (BIT(_ks) * (_m) + (_k)) / BIT(_ks) / ((_p) << (_s)))
56 #define PLL_VALID_RATE(_fin, _fout, _m, _p, _s, _k, _ks) ((_fout) + \
57 	BUILD_BUG_ON_ZERO(PLL_RATE(_fin, _m, _p, _s, _k, _ks) != (_fout)))
58 
59 #define PLL_35XX_RATE(_fin, _rate, _m, _p, _s)			\
60 	{							\
61 		.rate	=	PLL_VALID_RATE(_fin, _rate,	\
62 				_m, _p, _s, 0, 16),		\
63 		.mdiv	=	(_m),				\
64 		.pdiv	=	(_p),				\
65 		.sdiv	=	(_s),				\
66 	}
67 
68 #define PLL_36XX_RATE(_fin, _rate, _m, _p, _s, _k)		\
69 	{							\
70 		.rate	=	PLL_VALID_RATE(_fin, _rate,	\
71 				_m, _p, _s, _k, 16),		\
72 		.mdiv	=	(_m),				\
73 		.pdiv	=	(_p),				\
74 		.sdiv	=	(_s),				\
75 		.kdiv	=	(_k),				\
76 	}
77 
78 #define PLL_4508_RATE(_fin, _rate, _m, _p, _s, _afc)		\
79 	{							\
80 		.rate	=	PLL_VALID_RATE(_fin, _rate,	\
81 				_m, _p, _s - 1, 0, 16),		\
82 		.mdiv	=	(_m),				\
83 		.pdiv	=	(_p),				\
84 		.sdiv	=	(_s),				\
85 		.afc	=	(_afc),				\
86 	}
87 
88 #define PLL_4600_RATE(_fin, _rate, _m, _p, _s, _k, _vsel)	\
89 	{							\
90 		.rate	=	PLL_VALID_RATE(_fin, _rate,	\
91 				_m, _p, _s, _k, 16),		\
92 		.mdiv	=	(_m),				\
93 		.pdiv	=	(_p),				\
94 		.sdiv	=	(_s),				\
95 		.kdiv	=	(_k),				\
96 		.vsel	=	(_vsel),			\
97 	}
98 
99 #define PLL_4650_RATE(_fin, _rate, _m, _p, _s, _k, _mfr, _mrr, _vsel) \
100 	{							\
101 		.rate	=	PLL_VALID_RATE(_fin, _rate,	\
102 				_m, _p, _s, _k, 10),		\
103 		.mdiv	=	(_m),				\
104 		.pdiv	=	(_p),				\
105 		.sdiv	=	(_s),				\
106 		.kdiv	=	(_k),				\
107 		.mfr	=	(_mfr),				\
108 		.mrr	=	(_mrr),				\
109 		.vsel	=	(_vsel),			\
110 	}
111 
112 /* NOTE: Rate table should be kept sorted in descending order. */
113 
114 struct samsung_pll_rate_table {
115 	unsigned int rate;
116 	unsigned int pdiv;
117 	unsigned int mdiv;
118 	unsigned int sdiv;
119 	unsigned int kdiv;
120 	unsigned int afc;
121 	unsigned int mfr;
122 	unsigned int mrr;
123 	unsigned int vsel;
124 };
125 
126 #endif /* __SAMSUNG_CLK_PLL_H */
127