1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2%YAML 1.2 3--- 4$id: http://devicetree.org/schemas/soc/qcom/qcom,aoss-qmp.yaml# 5$schema: http://devicetree.org/meta-schemas/core.yaml# 6 7title: Qualcomm Always-On Subsystem side channel 8 9maintainers: 10 - Bjorn Andersson <bjorn.andersson@linaro.org> 11 12description: 13 This binding describes the hardware component responsible for side channel 14 requests to the always-on subsystem (AOSS), used for certain power management 15 requests that is not handled by the standard RPMh interface. Each client in the 16 SoC has its own block of message RAM and IRQ for communication with the AOSS. 17 The protocol used to communicate in the message RAM is known as Qualcomm 18 Messaging Protocol (QMP) 19 20 The AOSS side channel exposes control over a set of resources, used to control 21 a set of debug related clocks and to affect the low power state of resources 22 related to the secondary subsystems. 23 24properties: 25 compatible: 26 items: 27 - enum: 28 - qcom,qcs615-aoss-qmp 29 - qcom,qcs8300-aoss-qmp 30 - qcom,qdu1000-aoss-qmp 31 - qcom,sa8255p-aoss-qmp 32 - qcom,sa8775p-aoss-qmp 33 - qcom,sar2130p-aoss-qmp 34 - qcom,sc7180-aoss-qmp 35 - qcom,sc7280-aoss-qmp 36 - qcom,sc8180x-aoss-qmp 37 - qcom,sc8280xp-aoss-qmp 38 - qcom,sdx75-aoss-qmp 39 - qcom,sdm845-aoss-qmp 40 - qcom,sm6350-aoss-qmp 41 - qcom,sm8150-aoss-qmp 42 - qcom,sm8250-aoss-qmp 43 - qcom,sm8350-aoss-qmp 44 - qcom,sm8450-aoss-qmp 45 - qcom,sm8550-aoss-qmp 46 - qcom,sm8650-aoss-qmp 47 - qcom,sm8750-aoss-qmp 48 - qcom,x1e80100-aoss-qmp 49 - const: qcom,aoss-qmp 50 51 reg: 52 maxItems: 1 53 description: 54 The base address and size of the message RAM for this client's 55 communication with the AOSS 56 57 interrupts: 58 maxItems: 1 59 description: 60 Should specify the AOSS message IRQ for this client 61 62 mboxes: 63 maxItems: 1 64 description: 65 Reference to the mailbox representing the outgoing doorbell in APCS for 66 this client, as described in mailbox/mailbox.txt 67 68 "#clock-cells": 69 const: 0 70 description: 71 The single clock represents the QDSS clock. 72 73required: 74 - compatible 75 - reg 76 - interrupts 77 - mboxes 78 - "#clock-cells" 79 80additionalProperties: false 81 82patternProperties: 83 "^(cx|mx|ebi)$": 84 type: object 85 description: 86 The AOSS side channel also provides the controls for three cooling devices, 87 these are expressed as subnodes of the QMP node. The name of the node is 88 used to identify the resource and must therefore be "cx", "mx" or "ebi". 89 90 properties: 91 "#cooling-cells": 92 const: 2 93 94 required: 95 - "#cooling-cells" 96 97 additionalProperties: false 98 99examples: 100 - | 101 #include <dt-bindings/interrupt-controller/arm-gic.h> 102 103 aoss_qmp: qmp@c300000 { 104 compatible = "qcom,sdm845-aoss-qmp", "qcom,aoss-qmp"; 105 reg = <0x0c300000 0x100000>; 106 interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>; 107 mboxes = <&apss_shared 0>; 108 109 #clock-cells = <0>; 110 111 cx_cdev: cx { 112 #cooling-cells = <2>; 113 }; 114 115 mx_cdev: mx { 116 #cooling-cells = <2>; 117 }; 118 }; 119... 120