1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Freescale eSDHC i.MX controller driver for the platform bus.
4 *
5 * derived from the OF-version.
6 *
7 * Copyright (c) 2010 Pengutronix e.K.
8 * Author: Wolfram Sang <kernel@pengutronix.de>
9 */
10
11 #include <linux/bitfield.h>
12 #include <linux/io.h>
13 #include <linux/iopoll.h>
14 #include <linux/delay.h>
15 #include <linux/err.h>
16 #include <linux/clk.h>
17 #include <linux/module.h>
18 #include <linux/slab.h>
19 #include <linux/pm_qos.h>
20 #include <linux/mmc/host.h>
21 #include <linux/mmc/mmc.h>
22 #include <linux/mmc/sdio.h>
23 #include <linux/mmc/slot-gpio.h>
24 #include <linux/of.h>
25 #include <linux/of_device.h>
26 #include <linux/pinctrl/consumer.h>
27 #include <linux/platform_data/mmc-esdhc-imx.h>
28 #include <linux/pm_runtime.h>
29 #include "sdhci-pltfm.h"
30 #include "sdhci-esdhc.h"
31 #include "cqhci.h"
32
33 #define ESDHC_SYS_CTRL_DTOCV_MASK 0x0f
34 #define ESDHC_CTRL_D3CD 0x08
35 #define ESDHC_BURST_LEN_EN_INCR (1 << 27)
36 /* VENDOR SPEC register */
37 #define ESDHC_VENDOR_SPEC 0xc0
38 #define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
39 #define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
40 #define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
41 #define ESDHC_DEBUG_SEL_AND_STATUS_REG 0xc2
42 #define ESDHC_DEBUG_SEL_REG 0xc3
43 #define ESDHC_DEBUG_SEL_MASK 0xf
44 #define ESDHC_DEBUG_SEL_CMD_STATE 1
45 #define ESDHC_DEBUG_SEL_DATA_STATE 2
46 #define ESDHC_DEBUG_SEL_TRANS_STATE 3
47 #define ESDHC_DEBUG_SEL_DMA_STATE 4
48 #define ESDHC_DEBUG_SEL_ADMA_STATE 5
49 #define ESDHC_DEBUG_SEL_FIFO_STATE 6
50 #define ESDHC_DEBUG_SEL_ASYNC_FIFO_STATE 7
51 #define ESDHC_WTMK_LVL 0x44
52 #define ESDHC_WTMK_DEFAULT_VAL 0x10401040
53 #define ESDHC_WTMK_LVL_RD_WML_MASK 0x000000FF
54 #define ESDHC_WTMK_LVL_RD_WML_SHIFT 0
55 #define ESDHC_WTMK_LVL_WR_WML_MASK 0x00FF0000
56 #define ESDHC_WTMK_LVL_WR_WML_SHIFT 16
57 #define ESDHC_WTMK_LVL_WML_VAL_DEF 64
58 #define ESDHC_WTMK_LVL_WML_VAL_MAX 128
59 #define ESDHC_MIX_CTRL 0x48
60 #define ESDHC_MIX_CTRL_DDREN (1 << 3)
61 #define ESDHC_MIX_CTRL_AC23EN (1 << 7)
62 #define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
63 #define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
64 #define ESDHC_MIX_CTRL_AUTO_TUNE_EN (1 << 24)
65 #define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
66 #define ESDHC_MIX_CTRL_HS400_EN (1 << 26)
67 #define ESDHC_MIX_CTRL_HS400_ES_EN (1 << 27)
68 /* Bits 3 and 6 are not SDHCI standard definitions */
69 #define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
70 /* Tuning bits */
71 #define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
72
73 /* dll control register */
74 #define ESDHC_DLL_CTRL 0x60
75 #define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
76 #define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
77
78 /* tune control register */
79 #define ESDHC_TUNE_CTRL_STATUS 0x68
80 #define ESDHC_TUNE_CTRL_STEP 1
81 #define ESDHC_TUNE_CTRL_MIN 0
82 #define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
83
84 /* strobe dll register */
85 #define ESDHC_STROBE_DLL_CTRL 0x70
86 #define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0)
87 #define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1)
88 #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT 0x7
89 #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3
90 #define ESDHC_STROBE_DLL_CTRL_SLV_UPDATE_INT_DEFAULT (4 << 20)
91
92 #define ESDHC_STROBE_DLL_STATUS 0x74
93 #define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1)
94 #define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1
95
96 #define ESDHC_VEND_SPEC2 0xc8
97 #define ESDHC_VEND_SPEC2_EN_BUSY_IRQ (1 << 8)
98
99 #define ESDHC_TUNING_CTRL 0xcc
100 #define ESDHC_STD_TUNING_EN (1 << 24)
101 /* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
102 #define ESDHC_TUNING_START_TAP_DEFAULT 0x1
103 #define ESDHC_TUNING_START_TAP_MASK 0x7f
104 #define ESDHC_TUNING_CMD_CRC_CHECK_DISABLE (1 << 7)
105 #define ESDHC_TUNING_STEP_MASK 0x00070000
106 #define ESDHC_TUNING_STEP_SHIFT 16
107
108 /* pinctrl state */
109 #define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
110 #define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
111
112 /*
113 * Our interpretation of the SDHCI_HOST_CONTROL register
114 */
115 #define ESDHC_CTRL_4BITBUS (0x1 << 1)
116 #define ESDHC_CTRL_8BITBUS (0x2 << 1)
117 #define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
118
119 /*
120 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
121 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
122 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
123 * Define this macro DMA error INT for fsl eSDHC
124 */
125 #define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
126
127 /* the address offset of CQHCI */
128 #define ESDHC_CQHCI_ADDR_OFFSET 0x100
129
130 /*
131 * The CMDTYPE of the CMD register (offset 0xE) should be set to
132 * "11" when the STOP CMD12 is issued on imx53 to abort one
133 * open ended multi-blk IO. Otherwise the TC INT wouldn't
134 * be generated.
135 * In exact block transfer, the controller doesn't complete the
136 * operations automatically as required at the end of the
137 * transfer and remains on hold if the abort command is not sent.
138 * As a result, the TC flag is not asserted and SW received timeout
139 * exception. Bit1 of Vendor Spec register is used to fix it.
140 */
141 #define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
142 /*
143 * The flag tells that the ESDHC controller is an USDHC block that is
144 * integrated on the i.MX6 series.
145 */
146 #define ESDHC_FLAG_USDHC BIT(3)
147 /* The IP supports manual tuning process */
148 #define ESDHC_FLAG_MAN_TUNING BIT(4)
149 /* The IP supports standard tuning process */
150 #define ESDHC_FLAG_STD_TUNING BIT(5)
151 /* The IP has SDHCI_CAPABILITIES_1 register */
152 #define ESDHC_FLAG_HAVE_CAP1 BIT(6)
153 /*
154 * The IP has erratum ERR004536
155 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
156 * when reading data from the card
157 * This flag is also set for i.MX25 and i.MX35 in order to get
158 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
159 */
160 #define ESDHC_FLAG_ERR004536 BIT(7)
161 /* The IP supports HS200 mode */
162 #define ESDHC_FLAG_HS200 BIT(8)
163 /* The IP supports HS400 mode */
164 #define ESDHC_FLAG_HS400 BIT(9)
165 /*
166 * The IP has errata ERR010450
167 * uSDHC: Due to the I/O timing limit, for SDR mode, SD card clock can't
168 * exceed 150MHz, for DDR mode, SD card clock can't exceed 45MHz.
169 */
170 #define ESDHC_FLAG_ERR010450 BIT(10)
171 /* The IP supports HS400ES mode */
172 #define ESDHC_FLAG_HS400_ES BIT(11)
173 /* The IP has Host Controller Interface for Command Queuing */
174 #define ESDHC_FLAG_CQHCI BIT(12)
175 /* need request pmqos during low power */
176 #define ESDHC_FLAG_PMQOS BIT(13)
177 /* The IP state got lost in low power mode */
178 #define ESDHC_FLAG_STATE_LOST_IN_LPMODE BIT(14)
179 /* The IP lost clock rate in PM_RUNTIME */
180 #define ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME BIT(15)
181 /*
182 * The IP do not support the ACMD23 feature completely when use ADMA mode.
183 * In ADMA mode, it only use the 16 bit block count of the register 0x4
184 * (BLOCK_ATT) as the CMD23's argument for ACMD23 mode, which means it will
185 * ignore the upper 16 bit of the CMD23's argument. This will block the reliable
186 * write operation in RPMB, because RPMB reliable write need to set the bit31
187 * of the CMD23's argument.
188 * imx6qpdl/imx6sx/imx6sl/imx7d has this limitation only for ADMA mode, SDMA
189 * do not has this limitation. so when these SoC use ADMA mode, it need to
190 * disable the ACMD23 feature.
191 */
192 #define ESDHC_FLAG_BROKEN_AUTO_CMD23 BIT(16)
193
194 struct esdhc_soc_data {
195 u32 flags;
196 };
197
198 static const struct esdhc_soc_data esdhc_imx25_data = {
199 .flags = ESDHC_FLAG_ERR004536,
200 };
201
202 static const struct esdhc_soc_data esdhc_imx35_data = {
203 .flags = ESDHC_FLAG_ERR004536,
204 };
205
206 static const struct esdhc_soc_data esdhc_imx51_data = {
207 .flags = 0,
208 };
209
210 static const struct esdhc_soc_data esdhc_imx53_data = {
211 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
212 };
213
214 static const struct esdhc_soc_data usdhc_imx6q_data = {
215 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING
216 | ESDHC_FLAG_BROKEN_AUTO_CMD23,
217 };
218
219 static const struct esdhc_soc_data usdhc_imx6sl_data = {
220 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
221 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
222 | ESDHC_FLAG_HS200
223 | ESDHC_FLAG_BROKEN_AUTO_CMD23,
224 };
225
226 static const struct esdhc_soc_data usdhc_imx6sll_data = {
227 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
228 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
229 | ESDHC_FLAG_HS400
230 | ESDHC_FLAG_STATE_LOST_IN_LPMODE,
231 };
232
233 static const struct esdhc_soc_data usdhc_imx6sx_data = {
234 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
235 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
236 | ESDHC_FLAG_STATE_LOST_IN_LPMODE
237 | ESDHC_FLAG_BROKEN_AUTO_CMD23,
238 };
239
240 static const struct esdhc_soc_data usdhc_imx6ull_data = {
241 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
242 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
243 | ESDHC_FLAG_ERR010450
244 | ESDHC_FLAG_STATE_LOST_IN_LPMODE,
245 };
246
247 static const struct esdhc_soc_data usdhc_imx7d_data = {
248 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
249 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
250 | ESDHC_FLAG_HS400
251 | ESDHC_FLAG_STATE_LOST_IN_LPMODE
252 | ESDHC_FLAG_BROKEN_AUTO_CMD23,
253 };
254
255 static struct esdhc_soc_data usdhc_imx7ulp_data = {
256 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
257 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
258 | ESDHC_FLAG_PMQOS | ESDHC_FLAG_HS400
259 | ESDHC_FLAG_STATE_LOST_IN_LPMODE,
260 };
261
262 static struct esdhc_soc_data usdhc_imx8qxp_data = {
263 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
264 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
265 | ESDHC_FLAG_HS400 | ESDHC_FLAG_HS400_ES
266 | ESDHC_FLAG_CQHCI
267 | ESDHC_FLAG_STATE_LOST_IN_LPMODE
268 | ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME,
269 };
270
271 static struct esdhc_soc_data usdhc_imx8mm_data = {
272 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
273 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
274 | ESDHC_FLAG_HS400 | ESDHC_FLAG_HS400_ES
275 | ESDHC_FLAG_CQHCI
276 | ESDHC_FLAG_STATE_LOST_IN_LPMODE,
277 };
278
279 struct pltfm_imx_data {
280 u32 scratchpad;
281 struct pinctrl *pinctrl;
282 struct pinctrl_state *pins_100mhz;
283 struct pinctrl_state *pins_200mhz;
284 const struct esdhc_soc_data *socdata;
285 struct esdhc_platform_data boarddata;
286 struct clk *clk_ipg;
287 struct clk *clk_ahb;
288 struct clk *clk_per;
289 unsigned int actual_clock;
290 enum {
291 NO_CMD_PENDING, /* no multiblock command pending */
292 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
293 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
294 } multiblock_status;
295 u32 is_ddr;
296 struct pm_qos_request pm_qos_req;
297 };
298
299 static const struct platform_device_id imx_esdhc_devtype[] = {
300 {
301 .name = "sdhci-esdhc-imx25",
302 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
303 }, {
304 .name = "sdhci-esdhc-imx35",
305 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
306 }, {
307 .name = "sdhci-esdhc-imx51",
308 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
309 }, {
310 /* sentinel */
311 }
312 };
313 MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
314
315 static const struct of_device_id imx_esdhc_dt_ids[] = {
316 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
317 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
318 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
319 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
320 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
321 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
322 { .compatible = "fsl,imx6sll-usdhc", .data = &usdhc_imx6sll_data, },
323 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
324 { .compatible = "fsl,imx6ull-usdhc", .data = &usdhc_imx6ull_data, },
325 { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
326 { .compatible = "fsl,imx7ulp-usdhc", .data = &usdhc_imx7ulp_data, },
327 { .compatible = "fsl,imx8qxp-usdhc", .data = &usdhc_imx8qxp_data, },
328 { .compatible = "fsl,imx8mm-usdhc", .data = &usdhc_imx8mm_data, },
329 { /* sentinel */ }
330 };
331 MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
332
is_imx25_esdhc(struct pltfm_imx_data * data)333 static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
334 {
335 return data->socdata == &esdhc_imx25_data;
336 }
337
is_imx53_esdhc(struct pltfm_imx_data * data)338 static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
339 {
340 return data->socdata == &esdhc_imx53_data;
341 }
342
is_imx6q_usdhc(struct pltfm_imx_data * data)343 static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
344 {
345 return data->socdata == &usdhc_imx6q_data;
346 }
347
esdhc_is_usdhc(struct pltfm_imx_data * data)348 static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
349 {
350 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
351 }
352
esdhc_clrset_le(struct sdhci_host * host,u32 mask,u32 val,int reg)353 static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
354 {
355 void __iomem *base = host->ioaddr + (reg & ~0x3);
356 u32 shift = (reg & 0x3) * 8;
357
358 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
359 }
360
361 #define DRIVER_NAME "sdhci-esdhc-imx"
362 #define ESDHC_IMX_DUMP(f, x...) \
363 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
esdhc_dump_debug_regs(struct sdhci_host * host)364 static void esdhc_dump_debug_regs(struct sdhci_host *host)
365 {
366 int i;
367 char *debug_status[7] = {
368 "cmd debug status",
369 "data debug status",
370 "trans debug status",
371 "dma debug status",
372 "adma debug status",
373 "fifo debug status",
374 "async fifo debug status"
375 };
376
377 ESDHC_IMX_DUMP("========= ESDHC IMX DEBUG STATUS DUMP =========\n");
378 for (i = 0; i < 7; i++) {
379 esdhc_clrset_le(host, ESDHC_DEBUG_SEL_MASK,
380 ESDHC_DEBUG_SEL_CMD_STATE + i, ESDHC_DEBUG_SEL_REG);
381 ESDHC_IMX_DUMP("%s: 0x%04x\n", debug_status[i],
382 readw(host->ioaddr + ESDHC_DEBUG_SEL_AND_STATUS_REG));
383 }
384
385 esdhc_clrset_le(host, ESDHC_DEBUG_SEL_MASK, 0, ESDHC_DEBUG_SEL_REG);
386
387 }
388
esdhc_wait_for_card_clock_gate_off(struct sdhci_host * host)389 static inline void esdhc_wait_for_card_clock_gate_off(struct sdhci_host *host)
390 {
391 u32 present_state;
392 int ret;
393
394 ret = readl_poll_timeout(host->ioaddr + ESDHC_PRSSTAT, present_state,
395 (present_state & ESDHC_CLOCK_GATE_OFF), 2, 100);
396 if (ret == -ETIMEDOUT)
397 dev_warn(mmc_dev(host->mmc), "%s: card clock still not gate off in 100us!.\n", __func__);
398 }
399
esdhc_readl_le(struct sdhci_host * host,int reg)400 static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
401 {
402 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
403 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
404 u32 val = readl(host->ioaddr + reg);
405
406 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
407 u32 fsl_prss = val;
408 /* save the least 20 bits */
409 val = fsl_prss & 0x000FFFFF;
410 /* move dat[0-3] bits */
411 val |= (fsl_prss & 0x0F000000) >> 4;
412 /* move cmd line bit */
413 val |= (fsl_prss & 0x00800000) << 1;
414 }
415
416 if (unlikely(reg == SDHCI_CAPABILITIES)) {
417 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
418 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
419 val &= 0xffff0000;
420
421 /* In FSL esdhc IC module, only bit20 is used to indicate the
422 * ADMA2 capability of esdhc, but this bit is messed up on
423 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
424 * don't actually support ADMA2). So set the BROKEN_ADMA
425 * quirk on MX25/35 platforms.
426 */
427
428 if (val & SDHCI_CAN_DO_ADMA1) {
429 val &= ~SDHCI_CAN_DO_ADMA1;
430 val |= SDHCI_CAN_DO_ADMA2;
431 }
432 }
433
434 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
435 if (esdhc_is_usdhc(imx_data)) {
436 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
437 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
438 else
439 /* imx6q/dl does not have cap_1 register, fake one */
440 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
441 | SDHCI_SUPPORT_SDR50
442 | SDHCI_USE_SDR50_TUNING
443 | FIELD_PREP(SDHCI_RETUNING_MODE_MASK,
444 SDHCI_TUNING_MODE_3);
445
446 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
447 val |= SDHCI_SUPPORT_HS400;
448
449 /*
450 * Do not advertise faster UHS modes if there are no
451 * pinctrl states for 100MHz/200MHz.
452 */
453 if (IS_ERR_OR_NULL(imx_data->pins_100mhz) ||
454 IS_ERR_OR_NULL(imx_data->pins_200mhz))
455 val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50
456 | SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400);
457 }
458 }
459
460 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
461 val = 0;
462 val |= FIELD_PREP(SDHCI_MAX_CURRENT_330_MASK, 0xFF);
463 val |= FIELD_PREP(SDHCI_MAX_CURRENT_300_MASK, 0xFF);
464 val |= FIELD_PREP(SDHCI_MAX_CURRENT_180_MASK, 0xFF);
465 }
466
467 if (unlikely(reg == SDHCI_INT_STATUS)) {
468 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
469 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
470 val |= SDHCI_INT_ADMA_ERROR;
471 }
472
473 /*
474 * mask off the interrupt we get in response to the manually
475 * sent CMD12
476 */
477 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
478 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
479 val &= ~SDHCI_INT_RESPONSE;
480 writel(SDHCI_INT_RESPONSE, host->ioaddr +
481 SDHCI_INT_STATUS);
482 imx_data->multiblock_status = NO_CMD_PENDING;
483 }
484 }
485
486 return val;
487 }
488
esdhc_writel_le(struct sdhci_host * host,u32 val,int reg)489 static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
490 {
491 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
492 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
493 u32 data;
494
495 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
496 reg == SDHCI_INT_STATUS)) {
497 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
498 /*
499 * Clear and then set D3CD bit to avoid missing the
500 * card interrupt. This is an eSDHC controller problem
501 * so we need to apply the following workaround: clear
502 * and set D3CD bit will make eSDHC re-sample the card
503 * interrupt. In case a card interrupt was lost,
504 * re-sample it by the following steps.
505 */
506 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
507 data &= ~ESDHC_CTRL_D3CD;
508 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
509 data |= ESDHC_CTRL_D3CD;
510 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
511 }
512
513 if (val & SDHCI_INT_ADMA_ERROR) {
514 val &= ~SDHCI_INT_ADMA_ERROR;
515 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
516 }
517 }
518
519 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
520 && (reg == SDHCI_INT_STATUS)
521 && (val & SDHCI_INT_DATA_END))) {
522 u32 v;
523 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
524 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
525 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
526
527 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
528 {
529 /* send a manual CMD12 with RESPTYP=none */
530 data = MMC_STOP_TRANSMISSION << 24 |
531 SDHCI_CMD_ABORTCMD << 16;
532 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
533 imx_data->multiblock_status = WAIT_FOR_INT;
534 }
535 }
536
537 writel(val, host->ioaddr + reg);
538 }
539
esdhc_readw_le(struct sdhci_host * host,int reg)540 static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
541 {
542 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
543 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
544 u16 ret = 0;
545 u32 val;
546
547 if (unlikely(reg == SDHCI_HOST_VERSION)) {
548 reg ^= 2;
549 if (esdhc_is_usdhc(imx_data)) {
550 /*
551 * The usdhc register returns a wrong host version.
552 * Correct it here.
553 */
554 return SDHCI_SPEC_300;
555 }
556 }
557
558 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
559 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
560 if (val & ESDHC_VENDOR_SPEC_VSELECT)
561 ret |= SDHCI_CTRL_VDD_180;
562
563 if (esdhc_is_usdhc(imx_data)) {
564 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
565 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
566 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
567 /* the std tuning bits is in ACMD12_ERR for imx6sl */
568 val = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
569 }
570
571 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
572 ret |= SDHCI_CTRL_EXEC_TUNING;
573 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
574 ret |= SDHCI_CTRL_TUNED_CLK;
575
576 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
577
578 return ret;
579 }
580
581 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
582 if (esdhc_is_usdhc(imx_data)) {
583 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
584 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
585 /* Swap AC23 bit */
586 if (m & ESDHC_MIX_CTRL_AC23EN) {
587 ret &= ~ESDHC_MIX_CTRL_AC23EN;
588 ret |= SDHCI_TRNS_AUTO_CMD23;
589 }
590 } else {
591 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
592 }
593
594 return ret;
595 }
596
597 return readw(host->ioaddr + reg);
598 }
599
esdhc_writew_le(struct sdhci_host * host,u16 val,int reg)600 static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
601 {
602 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
603 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
604 u32 new_val = 0;
605
606 switch (reg) {
607 case SDHCI_CLOCK_CONTROL:
608 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
609 if (val & SDHCI_CLOCK_CARD_EN)
610 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
611 else
612 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
613 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
614 if (!(new_val & ESDHC_VENDOR_SPEC_FRC_SDCLK_ON))
615 esdhc_wait_for_card_clock_gate_off(host);
616 return;
617 case SDHCI_HOST_CONTROL2:
618 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
619 if (val & SDHCI_CTRL_VDD_180)
620 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
621 else
622 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
623 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
624 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
625 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
626 if (val & SDHCI_CTRL_TUNED_CLK) {
627 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
628 new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
629 } else {
630 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
631 new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
632 }
633 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
634 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
635 u32 v = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
636 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
637 if (val & SDHCI_CTRL_TUNED_CLK) {
638 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
639 } else {
640 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
641 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
642 m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
643 }
644
645 if (val & SDHCI_CTRL_EXEC_TUNING) {
646 v |= ESDHC_MIX_CTRL_EXE_TUNE;
647 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
648 m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
649 } else {
650 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
651 }
652
653 writel(v, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
654 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
655 }
656 return;
657 case SDHCI_TRANSFER_MODE:
658 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
659 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
660 && (host->cmd->data->blocks > 1)
661 && (host->cmd->data->flags & MMC_DATA_READ)) {
662 u32 v;
663 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
664 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
665 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
666 }
667
668 if (esdhc_is_usdhc(imx_data)) {
669 u32 wml;
670 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
671 /* Swap AC23 bit */
672 if (val & SDHCI_TRNS_AUTO_CMD23) {
673 val &= ~SDHCI_TRNS_AUTO_CMD23;
674 val |= ESDHC_MIX_CTRL_AC23EN;
675 }
676 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
677 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
678
679 /* Set watermark levels for PIO access to maximum value
680 * (128 words) to accommodate full 512 bytes buffer.
681 * For DMA access restore the levels to default value.
682 */
683 m = readl(host->ioaddr + ESDHC_WTMK_LVL);
684 if (val & SDHCI_TRNS_DMA) {
685 wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
686 } else {
687 u8 ctrl;
688 wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
689
690 /*
691 * Since already disable DMA mode, so also need
692 * to clear the DMASEL. Otherwise, for standard
693 * tuning, when send tuning command, usdhc will
694 * still prefetch the ADMA script from wrong
695 * DMA address, then we will see IOMMU report
696 * some error which show lack of TLB mapping.
697 */
698 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
699 ctrl &= ~SDHCI_CTRL_DMA_MASK;
700 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
701 }
702 m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
703 ESDHC_WTMK_LVL_WR_WML_MASK);
704 m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
705 (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
706 writel(m, host->ioaddr + ESDHC_WTMK_LVL);
707 } else {
708 /*
709 * Postpone this write, we must do it together with a
710 * command write that is down below.
711 */
712 imx_data->scratchpad = val;
713 }
714 return;
715 case SDHCI_COMMAND:
716 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
717 val |= SDHCI_CMD_ABORTCMD;
718
719 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
720 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
721 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
722
723 if (esdhc_is_usdhc(imx_data))
724 writel(val << 16,
725 host->ioaddr + SDHCI_TRANSFER_MODE);
726 else
727 writel(val << 16 | imx_data->scratchpad,
728 host->ioaddr + SDHCI_TRANSFER_MODE);
729 return;
730 case SDHCI_BLOCK_SIZE:
731 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
732 break;
733 }
734 esdhc_clrset_le(host, 0xffff, val, reg);
735 }
736
esdhc_readb_le(struct sdhci_host * host,int reg)737 static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
738 {
739 u8 ret;
740 u32 val;
741
742 switch (reg) {
743 case SDHCI_HOST_CONTROL:
744 val = readl(host->ioaddr + reg);
745
746 ret = val & SDHCI_CTRL_LED;
747 ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
748 ret |= (val & ESDHC_CTRL_4BITBUS);
749 ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
750 return ret;
751 }
752
753 return readb(host->ioaddr + reg);
754 }
755
esdhc_writeb_le(struct sdhci_host * host,u8 val,int reg)756 static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
757 {
758 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
759 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
760 u32 new_val = 0;
761 u32 mask;
762
763 switch (reg) {
764 case SDHCI_POWER_CONTROL:
765 /*
766 * FSL put some DMA bits here
767 * If your board has a regulator, code should be here
768 */
769 return;
770 case SDHCI_HOST_CONTROL:
771 /* FSL messed up here, so we need to manually compose it. */
772 new_val = val & SDHCI_CTRL_LED;
773 /* ensure the endianness */
774 new_val |= ESDHC_HOST_CONTROL_LE;
775 /* bits 8&9 are reserved on mx25 */
776 if (!is_imx25_esdhc(imx_data)) {
777 /* DMA mode bits are shifted */
778 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
779 }
780
781 /*
782 * Do not touch buswidth bits here. This is done in
783 * esdhc_pltfm_bus_width.
784 * Do not touch the D3CD bit either which is used for the
785 * SDIO interrupt erratum workaround.
786 */
787 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
788
789 esdhc_clrset_le(host, mask, new_val, reg);
790 return;
791 case SDHCI_SOFTWARE_RESET:
792 if (val & SDHCI_RESET_DATA)
793 new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
794 break;
795 }
796 esdhc_clrset_le(host, 0xff, val, reg);
797
798 if (reg == SDHCI_SOFTWARE_RESET) {
799 if (val & SDHCI_RESET_ALL) {
800 /*
801 * The esdhc has a design violation to SDHC spec which
802 * tells that software reset should not affect card
803 * detection circuit. But esdhc clears its SYSCTL
804 * register bits [0..2] during the software reset. This
805 * will stop those clocks that card detection circuit
806 * relies on. To work around it, we turn the clocks on
807 * back to keep card detection circuit functional.
808 */
809 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
810 /*
811 * The reset on usdhc fails to clear MIX_CTRL register.
812 * Do it manually here.
813 */
814 if (esdhc_is_usdhc(imx_data)) {
815 /*
816 * the tuning bits should be kept during reset
817 */
818 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
819 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
820 host->ioaddr + ESDHC_MIX_CTRL);
821 imx_data->is_ddr = 0;
822 }
823 } else if (val & SDHCI_RESET_DATA) {
824 /*
825 * The eSDHC DAT line software reset clears at least the
826 * data transfer width on i.MX25, so make sure that the
827 * Host Control register is unaffected.
828 */
829 esdhc_clrset_le(host, 0xff, new_val,
830 SDHCI_HOST_CONTROL);
831 }
832 }
833 }
834
esdhc_pltfm_get_max_clock(struct sdhci_host * host)835 static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
836 {
837 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
838
839 return pltfm_host->clock;
840 }
841
esdhc_pltfm_get_min_clock(struct sdhci_host * host)842 static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
843 {
844 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
845
846 return pltfm_host->clock / 256 / 16;
847 }
848
esdhc_pltfm_set_clock(struct sdhci_host * host,unsigned int clock)849 static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
850 unsigned int clock)
851 {
852 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
853 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
854 unsigned int host_clock = pltfm_host->clock;
855 int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
856 int pre_div = 1;
857 int div = 1;
858 int ret;
859 u32 temp, val;
860
861 if (esdhc_is_usdhc(imx_data)) {
862 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
863 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
864 host->ioaddr + ESDHC_VENDOR_SPEC);
865 esdhc_wait_for_card_clock_gate_off(host);
866 }
867
868 if (clock == 0) {
869 host->mmc->actual_clock = 0;
870 return;
871 }
872
873 /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
874 if (is_imx53_esdhc(imx_data)) {
875 /*
876 * According to the i.MX53 reference manual, if DLLCTRL[10] can
877 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
878 */
879 val = readl(host->ioaddr + ESDHC_DLL_CTRL);
880 writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
881 temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
882 writel(val, host->ioaddr + ESDHC_DLL_CTRL);
883 if (temp & BIT(10))
884 pre_div = 2;
885 }
886
887 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
888 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
889 | ESDHC_CLOCK_MASK);
890 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
891
892 if (imx_data->socdata->flags & ESDHC_FLAG_ERR010450) {
893 unsigned int max_clock;
894
895 max_clock = imx_data->is_ddr ? 45000000 : 150000000;
896
897 clock = min(clock, max_clock);
898 }
899
900 while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
901 pre_div < 256)
902 pre_div *= 2;
903
904 while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
905 div++;
906
907 host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
908 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
909 clock, host->mmc->actual_clock);
910
911 pre_div >>= 1;
912 div--;
913
914 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
915 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
916 | (div << ESDHC_DIVIDER_SHIFT)
917 | (pre_div << ESDHC_PREDIV_SHIFT));
918 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
919
920 /* need to wait the bit 3 of the PRSSTAT to be set, make sure card clock is stable */
921 ret = readl_poll_timeout(host->ioaddr + ESDHC_PRSSTAT, temp,
922 (temp & ESDHC_CLOCK_STABLE), 2, 100);
923 if (ret == -ETIMEDOUT)
924 dev_warn(mmc_dev(host->mmc), "card clock still not stable in 100us!.\n");
925
926 if (esdhc_is_usdhc(imx_data)) {
927 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
928 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
929 host->ioaddr + ESDHC_VENDOR_SPEC);
930 }
931
932 }
933
esdhc_pltfm_get_ro(struct sdhci_host * host)934 static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
935 {
936 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
937 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
938 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
939
940 switch (boarddata->wp_type) {
941 case ESDHC_WP_GPIO:
942 return mmc_gpio_get_ro(host->mmc);
943 case ESDHC_WP_CONTROLLER:
944 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
945 SDHCI_WRITE_PROTECT);
946 case ESDHC_WP_NONE:
947 break;
948 }
949
950 return -ENOSYS;
951 }
952
esdhc_pltfm_set_bus_width(struct sdhci_host * host,int width)953 static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
954 {
955 u32 ctrl;
956
957 switch (width) {
958 case MMC_BUS_WIDTH_8:
959 ctrl = ESDHC_CTRL_8BITBUS;
960 break;
961 case MMC_BUS_WIDTH_4:
962 ctrl = ESDHC_CTRL_4BITBUS;
963 break;
964 default:
965 ctrl = 0;
966 break;
967 }
968
969 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
970 SDHCI_HOST_CONTROL);
971 }
972
usdhc_execute_tuning(struct mmc_host * mmc,u32 opcode)973 static int usdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
974 {
975 struct sdhci_host *host = mmc_priv(mmc);
976
977 /*
978 * i.MX uSDHC internally already uses a fixed optimized timing for
979 * DDR50, normally does not require tuning for DDR50 mode.
980 */
981 if (host->timing == MMC_TIMING_UHS_DDR50)
982 return 0;
983
984 return sdhci_execute_tuning(mmc, opcode);
985 }
986
esdhc_prepare_tuning(struct sdhci_host * host,u32 val)987 static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
988 {
989 u32 reg;
990 u8 sw_rst;
991 int ret;
992
993 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
994 mdelay(1);
995
996 /* IC suggest to reset USDHC before every tuning command */
997 esdhc_clrset_le(host, 0xff, SDHCI_RESET_ALL, SDHCI_SOFTWARE_RESET);
998 ret = readb_poll_timeout(host->ioaddr + SDHCI_SOFTWARE_RESET, sw_rst,
999 !(sw_rst & SDHCI_RESET_ALL), 10, 100);
1000 if (ret == -ETIMEDOUT)
1001 dev_warn(mmc_dev(host->mmc),
1002 "warning! RESET_ALL never complete before sending tuning command\n");
1003
1004 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
1005 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
1006 ESDHC_MIX_CTRL_FBCLK_SEL;
1007 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
1008 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1009 dev_dbg(mmc_dev(host->mmc),
1010 "tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
1011 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
1012 }
1013
esdhc_post_tuning(struct sdhci_host * host)1014 static void esdhc_post_tuning(struct sdhci_host *host)
1015 {
1016 u32 reg;
1017
1018 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
1019 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
1020 reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
1021 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
1022 }
1023
esdhc_executing_tuning(struct sdhci_host * host,u32 opcode)1024 static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
1025 {
1026 int min, max, avg, ret;
1027
1028 /* find the mininum delay first which can pass tuning */
1029 min = ESDHC_TUNE_CTRL_MIN;
1030 while (min < ESDHC_TUNE_CTRL_MAX) {
1031 esdhc_prepare_tuning(host, min);
1032 if (!mmc_send_tuning(host->mmc, opcode, NULL))
1033 break;
1034 min += ESDHC_TUNE_CTRL_STEP;
1035 }
1036
1037 /* find the maxinum delay which can not pass tuning */
1038 max = min + ESDHC_TUNE_CTRL_STEP;
1039 while (max < ESDHC_TUNE_CTRL_MAX) {
1040 esdhc_prepare_tuning(host, max);
1041 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
1042 max -= ESDHC_TUNE_CTRL_STEP;
1043 break;
1044 }
1045 max += ESDHC_TUNE_CTRL_STEP;
1046 }
1047
1048 /* use average delay to get the best timing */
1049 avg = (min + max) / 2;
1050 esdhc_prepare_tuning(host, avg);
1051 ret = mmc_send_tuning(host->mmc, opcode, NULL);
1052 esdhc_post_tuning(host);
1053
1054 dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
1055 ret ? "failed" : "passed", avg, ret);
1056
1057 return ret;
1058 }
1059
esdhc_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)1060 static void esdhc_hs400_enhanced_strobe(struct mmc_host *mmc, struct mmc_ios *ios)
1061 {
1062 struct sdhci_host *host = mmc_priv(mmc);
1063 u32 m;
1064
1065 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
1066 if (ios->enhanced_strobe)
1067 m |= ESDHC_MIX_CTRL_HS400_ES_EN;
1068 else
1069 m &= ~ESDHC_MIX_CTRL_HS400_ES_EN;
1070 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1071 }
1072
esdhc_change_pinstate(struct sdhci_host * host,unsigned int uhs)1073 static int esdhc_change_pinstate(struct sdhci_host *host,
1074 unsigned int uhs)
1075 {
1076 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1077 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1078 struct pinctrl_state *pinctrl;
1079
1080 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
1081
1082 if (IS_ERR(imx_data->pinctrl) ||
1083 IS_ERR(imx_data->pins_100mhz) ||
1084 IS_ERR(imx_data->pins_200mhz))
1085 return -EINVAL;
1086
1087 switch (uhs) {
1088 case MMC_TIMING_UHS_SDR50:
1089 case MMC_TIMING_UHS_DDR50:
1090 pinctrl = imx_data->pins_100mhz;
1091 break;
1092 case MMC_TIMING_UHS_SDR104:
1093 case MMC_TIMING_MMC_HS200:
1094 case MMC_TIMING_MMC_HS400:
1095 pinctrl = imx_data->pins_200mhz;
1096 break;
1097 default:
1098 /* back to default state for other legacy timing */
1099 return pinctrl_select_default_state(mmc_dev(host->mmc));
1100 }
1101
1102 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
1103 }
1104
1105 /*
1106 * For HS400 eMMC, there is a data_strobe line. This signal is generated
1107 * by the device and used for data output and CRC status response output
1108 * in HS400 mode. The frequency of this signal follows the frequency of
1109 * CLK generated by host. The host receives the data which is aligned to the
1110 * edge of data_strobe line. Due to the time delay between CLK line and
1111 * data_strobe line, if the delay time is larger than one clock cycle,
1112 * then CLK and data_strobe line will be misaligned, read error shows up.
1113 */
esdhc_set_strobe_dll(struct sdhci_host * host)1114 static void esdhc_set_strobe_dll(struct sdhci_host *host)
1115 {
1116 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1117 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1118 u32 strobe_delay;
1119 u32 v;
1120 int ret;
1121
1122 /* disable clock before enabling strobe dll */
1123 writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
1124 ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
1125 host->ioaddr + ESDHC_VENDOR_SPEC);
1126 esdhc_wait_for_card_clock_gate_off(host);
1127
1128 /* force a reset on strobe dll */
1129 writel(ESDHC_STROBE_DLL_CTRL_RESET,
1130 host->ioaddr + ESDHC_STROBE_DLL_CTRL);
1131 /* clear the reset bit on strobe dll before any setting */
1132 writel(0, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
1133
1134 /*
1135 * enable strobe dll ctrl and adjust the delay target
1136 * for the uSDHC loopback read clock
1137 */
1138 if (imx_data->boarddata.strobe_dll_delay_target)
1139 strobe_delay = imx_data->boarddata.strobe_dll_delay_target;
1140 else
1141 strobe_delay = ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT;
1142 v = ESDHC_STROBE_DLL_CTRL_ENABLE |
1143 ESDHC_STROBE_DLL_CTRL_SLV_UPDATE_INT_DEFAULT |
1144 (strobe_delay << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
1145 writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
1146
1147 /* wait max 50us to get the REF/SLV lock */
1148 ret = readl_poll_timeout(host->ioaddr + ESDHC_STROBE_DLL_STATUS, v,
1149 ((v & ESDHC_STROBE_DLL_STS_REF_LOCK) && (v & ESDHC_STROBE_DLL_STS_SLV_LOCK)), 1, 50);
1150 if (ret == -ETIMEDOUT)
1151 dev_warn(mmc_dev(host->mmc),
1152 "warning! HS400 strobe DLL status REF/SLV not lock in 50us, STROBE DLL status is %x!\n", v);
1153 }
1154
esdhc_reset_tuning(struct sdhci_host * host)1155 static void esdhc_reset_tuning(struct sdhci_host *host)
1156 {
1157 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1158 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1159 u32 ctrl;
1160
1161 /* Reset the tuning circuit */
1162 if (esdhc_is_usdhc(imx_data)) {
1163 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
1164 ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
1165 ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
1166 ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
1167 writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
1168 writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1169 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
1170 ctrl = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
1171 ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
1172 writel(ctrl, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
1173 }
1174 }
1175 }
1176
esdhc_set_uhs_signaling(struct sdhci_host * host,unsigned timing)1177 static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1178 {
1179 u32 m;
1180 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1181 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1182 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1183
1184 /* disable ddr mode and disable HS400 mode */
1185 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
1186 m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
1187 imx_data->is_ddr = 0;
1188
1189 switch (timing) {
1190 case MMC_TIMING_UHS_SDR12:
1191 case MMC_TIMING_UHS_SDR25:
1192 case MMC_TIMING_UHS_SDR50:
1193 case MMC_TIMING_UHS_SDR104:
1194 case MMC_TIMING_MMC_HS:
1195 case MMC_TIMING_MMC_HS200:
1196 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1197 break;
1198 case MMC_TIMING_UHS_DDR50:
1199 case MMC_TIMING_MMC_DDR52:
1200 m |= ESDHC_MIX_CTRL_DDREN;
1201 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1202 imx_data->is_ddr = 1;
1203 if (boarddata->delay_line) {
1204 u32 v;
1205 v = boarddata->delay_line <<
1206 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
1207 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
1208 if (is_imx53_esdhc(imx_data))
1209 v <<= 1;
1210 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
1211 }
1212 break;
1213 case MMC_TIMING_MMC_HS400:
1214 m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
1215 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1216 imx_data->is_ddr = 1;
1217 /* update clock after enable DDR for strobe DLL lock */
1218 host->ops->set_clock(host, host->clock);
1219 esdhc_set_strobe_dll(host);
1220 break;
1221 case MMC_TIMING_LEGACY:
1222 default:
1223 esdhc_reset_tuning(host);
1224 break;
1225 }
1226
1227 esdhc_change_pinstate(host, timing);
1228 }
1229
esdhc_reset(struct sdhci_host * host,u8 mask)1230 static void esdhc_reset(struct sdhci_host *host, u8 mask)
1231 {
1232 sdhci_reset(host, mask);
1233
1234 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1235 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1236 }
1237
esdhc_get_max_timeout_count(struct sdhci_host * host)1238 static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
1239 {
1240 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1241 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1242
1243 /* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1244 return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1245 }
1246
esdhc_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)1247 static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1248 {
1249 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1250 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1251
1252 /* use maximum timeout counter */
1253 esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
1254 esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1255 SDHCI_TIMEOUT_CONTROL);
1256 }
1257
esdhc_cqhci_irq(struct sdhci_host * host,u32 intmask)1258 static u32 esdhc_cqhci_irq(struct sdhci_host *host, u32 intmask)
1259 {
1260 int cmd_error = 0;
1261 int data_error = 0;
1262
1263 if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
1264 return intmask;
1265
1266 cqhci_irq(host->mmc, intmask, cmd_error, data_error);
1267
1268 return 0;
1269 }
1270
1271 static struct sdhci_ops sdhci_esdhc_ops = {
1272 .read_l = esdhc_readl_le,
1273 .read_w = esdhc_readw_le,
1274 .read_b = esdhc_readb_le,
1275 .write_l = esdhc_writel_le,
1276 .write_w = esdhc_writew_le,
1277 .write_b = esdhc_writeb_le,
1278 .set_clock = esdhc_pltfm_set_clock,
1279 .get_max_clock = esdhc_pltfm_get_max_clock,
1280 .get_min_clock = esdhc_pltfm_get_min_clock,
1281 .get_max_timeout_count = esdhc_get_max_timeout_count,
1282 .get_ro = esdhc_pltfm_get_ro,
1283 .set_timeout = esdhc_set_timeout,
1284 .set_bus_width = esdhc_pltfm_set_bus_width,
1285 .set_uhs_signaling = esdhc_set_uhs_signaling,
1286 .reset = esdhc_reset,
1287 .irq = esdhc_cqhci_irq,
1288 .dump_vendor_regs = esdhc_dump_debug_regs,
1289 };
1290
1291 static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
1292 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
1293 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
1294 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1295 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
1296 .ops = &sdhci_esdhc_ops,
1297 };
1298
sdhci_esdhc_imx_hwinit(struct sdhci_host * host)1299 static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
1300 {
1301 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1302 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1303 struct cqhci_host *cq_host = host->mmc->cqe_private;
1304 int tmp;
1305
1306 if (esdhc_is_usdhc(imx_data)) {
1307 /*
1308 * The imx6q ROM code will change the default watermark
1309 * level setting to something insane. Change it back here.
1310 */
1311 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
1312
1313 /*
1314 * ROM code will change the bit burst_length_enable setting
1315 * to zero if this usdhc is chosen to boot system. Change
1316 * it back here, otherwise it will impact the performance a
1317 * lot. This bit is used to enable/disable the burst length
1318 * for the external AHB2AXI bridge. It's useful especially
1319 * for INCR transfer because without burst length indicator,
1320 * the AHB2AXI bridge does not know the burst length in
1321 * advance. And without burst length indicator, AHB INCR
1322 * transfer can only be converted to singles on the AXI side.
1323 */
1324 writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
1325 | ESDHC_BURST_LEN_EN_INCR,
1326 host->ioaddr + SDHCI_HOST_CONTROL);
1327
1328 /*
1329 * erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1330 * TO1.1, it's harmless for MX6SL
1331 */
1332 writel(readl(host->ioaddr + 0x6c) & ~BIT(7),
1333 host->ioaddr + 0x6c);
1334
1335 /* disable DLL_CTRL delay line settings */
1336 writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1337
1338 /*
1339 * For the case of command with busy, if set the bit
1340 * ESDHC_VEND_SPEC2_EN_BUSY_IRQ, USDHC will generate a
1341 * transfer complete interrupt when busy is deasserted.
1342 * When CQHCI use DCMD to send a CMD need R1b respons,
1343 * CQHCI require to set ESDHC_VEND_SPEC2_EN_BUSY_IRQ,
1344 * otherwise DCMD will always meet timeout waiting for
1345 * hardware interrupt issue.
1346 */
1347 if (imx_data->socdata->flags & ESDHC_FLAG_CQHCI) {
1348 tmp = readl(host->ioaddr + ESDHC_VEND_SPEC2);
1349 tmp |= ESDHC_VEND_SPEC2_EN_BUSY_IRQ;
1350 writel(tmp, host->ioaddr + ESDHC_VEND_SPEC2);
1351
1352 host->quirks &= ~SDHCI_QUIRK_NO_BUSY_IRQ;
1353 }
1354
1355 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
1356 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
1357 tmp |= ESDHC_STD_TUNING_EN |
1358 ESDHC_TUNING_START_TAP_DEFAULT;
1359 if (imx_data->boarddata.tuning_start_tap) {
1360 tmp &= ~ESDHC_TUNING_START_TAP_MASK;
1361 tmp |= imx_data->boarddata.tuning_start_tap;
1362 }
1363
1364 if (imx_data->boarddata.tuning_step) {
1365 tmp &= ~ESDHC_TUNING_STEP_MASK;
1366 tmp |= imx_data->boarddata.tuning_step
1367 << ESDHC_TUNING_STEP_SHIFT;
1368 }
1369
1370 /* Disable the CMD CRC check for tuning, if not, need to
1371 * add some delay after every tuning command, because
1372 * hardware standard tuning logic will directly go to next
1373 * step once it detect the CMD CRC error, will not wait for
1374 * the card side to finally send out the tuning data, trigger
1375 * the buffer read ready interrupt immediately. If usdhc send
1376 * the next tuning command some eMMC card will stuck, can't
1377 * response, block the tuning procedure or the first command
1378 * after the whole tuning procedure always can't get any response.
1379 */
1380 tmp |= ESDHC_TUNING_CMD_CRC_CHECK_DISABLE;
1381 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1382 } else if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
1383 /*
1384 * ESDHC_STD_TUNING_EN may be configed in bootloader
1385 * or ROM code, so clear this bit here to make sure
1386 * the manual tuning can work.
1387 */
1388 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
1389 tmp &= ~ESDHC_STD_TUNING_EN;
1390 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1391 }
1392
1393 /*
1394 * On i.MX8MM, we are running Dual Linux OS, with 1st Linux using SD Card
1395 * as rootfs storage, 2nd Linux using eMMC as rootfs storage. We let the
1396 * the 1st linux configure power/clock for the 2nd Linux.
1397 *
1398 * When the 2nd Linux is booting into rootfs stage, we let the 1st Linux
1399 * to destroy the 2nd linux, then restart the 2nd linux, we met SDHCI dump.
1400 * After we clear the pending interrupt and halt CQCTL, issue gone.
1401 */
1402 if (cq_host) {
1403 tmp = cqhci_readl(cq_host, CQHCI_IS);
1404 cqhci_writel(cq_host, tmp, CQHCI_IS);
1405 cqhci_writel(cq_host, CQHCI_HALT, CQHCI_CTL);
1406 }
1407 }
1408 }
1409
esdhc_cqe_enable(struct mmc_host * mmc)1410 static void esdhc_cqe_enable(struct mmc_host *mmc)
1411 {
1412 struct sdhci_host *host = mmc_priv(mmc);
1413 struct cqhci_host *cq_host = mmc->cqe_private;
1414 u32 reg;
1415 u16 mode;
1416 int count = 10;
1417
1418 /*
1419 * CQE gets stuck if it sees Buffer Read Enable bit set, which can be
1420 * the case after tuning, so ensure the buffer is drained.
1421 */
1422 reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
1423 while (reg & SDHCI_DATA_AVAILABLE) {
1424 sdhci_readl(host, SDHCI_BUFFER);
1425 reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
1426 if (count-- == 0) {
1427 dev_warn(mmc_dev(host->mmc),
1428 "CQE may get stuck because the Buffer Read Enable bit is set\n");
1429 break;
1430 }
1431 mdelay(1);
1432 }
1433
1434 /*
1435 * Runtime resume will reset the entire host controller, which
1436 * will also clear the DMAEN/BCEN of register ESDHC_MIX_CTRL.
1437 * Here set DMAEN and BCEN when enable CMDQ.
1438 */
1439 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1440 if (host->flags & SDHCI_REQ_USE_DMA)
1441 mode |= SDHCI_TRNS_DMA;
1442 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1443 mode |= SDHCI_TRNS_BLK_CNT_EN;
1444 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1445
1446 /*
1447 * Though Runtime resume reset the entire host controller,
1448 * but do not impact the CQHCI side, need to clear the
1449 * HALT bit, avoid CQHCI stuck in the first request when
1450 * system resume back.
1451 */
1452 cqhci_writel(cq_host, 0, CQHCI_CTL);
1453 if (cqhci_readl(cq_host, CQHCI_CTL) && CQHCI_HALT)
1454 dev_err(mmc_dev(host->mmc),
1455 "failed to exit halt state when enable CQE\n");
1456
1457
1458 sdhci_cqe_enable(mmc);
1459 }
1460
esdhc_sdhci_dumpregs(struct mmc_host * mmc)1461 static void esdhc_sdhci_dumpregs(struct mmc_host *mmc)
1462 {
1463 sdhci_dumpregs(mmc_priv(mmc));
1464 }
1465
1466 static const struct cqhci_host_ops esdhc_cqhci_ops = {
1467 .enable = esdhc_cqe_enable,
1468 .disable = sdhci_cqe_disable,
1469 .dumpregs = esdhc_sdhci_dumpregs,
1470 };
1471
1472 #ifdef CONFIG_OF
1473 static int
sdhci_esdhc_imx_probe_dt(struct platform_device * pdev,struct sdhci_host * host,struct pltfm_imx_data * imx_data)1474 sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1475 struct sdhci_host *host,
1476 struct pltfm_imx_data *imx_data)
1477 {
1478 struct device_node *np = pdev->dev.of_node;
1479 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1480 int ret;
1481
1482 if (of_get_property(np, "fsl,wp-controller", NULL))
1483 boarddata->wp_type = ESDHC_WP_CONTROLLER;
1484
1485 /*
1486 * If we have this property, then activate WP check.
1487 * Retrieveing and requesting the actual WP GPIO will happen
1488 * in the call to mmc_of_parse().
1489 */
1490 if (of_property_read_bool(np, "wp-gpios"))
1491 boarddata->wp_type = ESDHC_WP_GPIO;
1492
1493 of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1494 of_property_read_u32(np, "fsl,tuning-start-tap",
1495 &boarddata->tuning_start_tap);
1496
1497 of_property_read_u32(np, "fsl,strobe-dll-delay-target",
1498 &boarddata->strobe_dll_delay_target);
1499 if (of_find_property(np, "no-1-8-v", NULL))
1500 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1501
1502 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
1503 boarddata->delay_line = 0;
1504
1505 mmc_of_parse_voltage(np, &host->ocr_mask);
1506
1507 if (esdhc_is_usdhc(imx_data)) {
1508 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1509 ESDHC_PINCTRL_STATE_100MHZ);
1510 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1511 ESDHC_PINCTRL_STATE_200MHZ);
1512 }
1513
1514 /* call to generic mmc_of_parse to support additional capabilities */
1515 ret = mmc_of_parse(host->mmc);
1516 if (ret)
1517 return ret;
1518
1519 if (mmc_gpio_get_cd(host->mmc) >= 0)
1520 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1521
1522 return 0;
1523 }
1524 #else
1525 static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device * pdev,struct sdhci_host * host,struct pltfm_imx_data * imx_data)1526 sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1527 struct sdhci_host *host,
1528 struct pltfm_imx_data *imx_data)
1529 {
1530 return -ENODEV;
1531 }
1532 #endif
1533
sdhci_esdhc_imx_probe_nondt(struct platform_device * pdev,struct sdhci_host * host,struct pltfm_imx_data * imx_data)1534 static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
1535 struct sdhci_host *host,
1536 struct pltfm_imx_data *imx_data)
1537 {
1538 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1539 int err;
1540
1541 if (!host->mmc->parent->platform_data) {
1542 dev_err(mmc_dev(host->mmc), "no board data!\n");
1543 return -EINVAL;
1544 }
1545
1546 imx_data->boarddata = *((struct esdhc_platform_data *)
1547 host->mmc->parent->platform_data);
1548 /* write_protect */
1549 if (boarddata->wp_type == ESDHC_WP_GPIO) {
1550 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1551
1552 err = mmc_gpiod_request_ro(host->mmc, "wp", 0, 0);
1553 if (err) {
1554 dev_err(mmc_dev(host->mmc),
1555 "failed to request write-protect gpio!\n");
1556 return err;
1557 }
1558 }
1559
1560 /* card_detect */
1561 switch (boarddata->cd_type) {
1562 case ESDHC_CD_GPIO:
1563 err = mmc_gpiod_request_cd(host->mmc, "cd", 0, false, 0);
1564 if (err) {
1565 dev_err(mmc_dev(host->mmc),
1566 "failed to request card-detect gpio!\n");
1567 return err;
1568 }
1569 fallthrough;
1570
1571 case ESDHC_CD_CONTROLLER:
1572 /* we have a working card_detect back */
1573 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1574 break;
1575
1576 case ESDHC_CD_PERMANENT:
1577 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1578 break;
1579
1580 case ESDHC_CD_NONE:
1581 break;
1582 }
1583
1584 switch (boarddata->max_bus_width) {
1585 case 8:
1586 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1587 break;
1588 case 4:
1589 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1590 break;
1591 case 1:
1592 default:
1593 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1594 break;
1595 }
1596
1597 return 0;
1598 }
1599
sdhci_esdhc_imx_probe(struct platform_device * pdev)1600 static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1601 {
1602 const struct of_device_id *of_id =
1603 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1604 struct sdhci_pltfm_host *pltfm_host;
1605 struct sdhci_host *host;
1606 struct cqhci_host *cq_host;
1607 int err;
1608 struct pltfm_imx_data *imx_data;
1609
1610 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
1611 sizeof(*imx_data));
1612 if (IS_ERR(host))
1613 return PTR_ERR(host);
1614
1615 pltfm_host = sdhci_priv(host);
1616
1617 imx_data = sdhci_pltfm_priv(pltfm_host);
1618
1619 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
1620 pdev->id_entry->driver_data;
1621
1622 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1623 cpu_latency_qos_add_request(&imx_data->pm_qos_req, 0);
1624
1625 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1626 if (IS_ERR(imx_data->clk_ipg)) {
1627 err = PTR_ERR(imx_data->clk_ipg);
1628 goto free_sdhci;
1629 }
1630
1631 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1632 if (IS_ERR(imx_data->clk_ahb)) {
1633 err = PTR_ERR(imx_data->clk_ahb);
1634 goto free_sdhci;
1635 }
1636
1637 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
1638 if (IS_ERR(imx_data->clk_per)) {
1639 err = PTR_ERR(imx_data->clk_per);
1640 goto free_sdhci;
1641 }
1642
1643 pltfm_host->clk = imx_data->clk_per;
1644 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1645 err = clk_prepare_enable(imx_data->clk_per);
1646 if (err)
1647 goto free_sdhci;
1648 err = clk_prepare_enable(imx_data->clk_ipg);
1649 if (err)
1650 goto disable_per_clk;
1651 err = clk_prepare_enable(imx_data->clk_ahb);
1652 if (err)
1653 goto disable_ipg_clk;
1654
1655 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1656 if (IS_ERR(imx_data->pinctrl))
1657 dev_warn(mmc_dev(host->mmc), "could not get pinctrl\n");
1658
1659 if (esdhc_is_usdhc(imx_data)) {
1660 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1661 host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1662
1663 /* GPIO CD can be set as a wakeup source */
1664 host->mmc->caps |= MMC_CAP_CD_WAKE;
1665
1666 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
1667 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1668
1669 /* clear tuning bits in case ROM has set it already */
1670 writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
1671 writel(0x0, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
1672 writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1673
1674 /*
1675 * Link usdhc specific mmc_host_ops execute_tuning function,
1676 * to replace the standard one in sdhci_ops.
1677 */
1678 host->mmc_host_ops.execute_tuning = usdhc_execute_tuning;
1679 }
1680
1681 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1682 sdhci_esdhc_ops.platform_execute_tuning =
1683 esdhc_executing_tuning;
1684
1685 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1686 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1687
1688 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
1689 host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;
1690
1691 if (imx_data->socdata->flags & ESDHC_FLAG_BROKEN_AUTO_CMD23)
1692 host->quirks2 |= SDHCI_QUIRK2_ACMD23_BROKEN;
1693
1694 if (imx_data->socdata->flags & ESDHC_FLAG_HS400_ES) {
1695 host->mmc->caps2 |= MMC_CAP2_HS400_ES;
1696 host->mmc_host_ops.hs400_enhanced_strobe =
1697 esdhc_hs400_enhanced_strobe;
1698 }
1699
1700 if (imx_data->socdata->flags & ESDHC_FLAG_CQHCI) {
1701 host->mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
1702 cq_host = devm_kzalloc(&pdev->dev, sizeof(*cq_host), GFP_KERNEL);
1703 if (!cq_host) {
1704 err = -ENOMEM;
1705 goto disable_ahb_clk;
1706 }
1707
1708 cq_host->mmio = host->ioaddr + ESDHC_CQHCI_ADDR_OFFSET;
1709 cq_host->ops = &esdhc_cqhci_ops;
1710
1711 err = cqhci_init(cq_host, host->mmc, false);
1712 if (err)
1713 goto disable_ahb_clk;
1714 }
1715
1716 if (of_id)
1717 err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
1718 else
1719 err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
1720 if (err)
1721 goto disable_ahb_clk;
1722
1723 sdhci_esdhc_imx_hwinit(host);
1724
1725 err = sdhci_add_host(host);
1726 if (err)
1727 goto disable_ahb_clk;
1728
1729 pm_runtime_set_active(&pdev->dev);
1730 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1731 pm_runtime_use_autosuspend(&pdev->dev);
1732 pm_suspend_ignore_children(&pdev->dev, 1);
1733 pm_runtime_enable(&pdev->dev);
1734
1735 return 0;
1736
1737 disable_ahb_clk:
1738 clk_disable_unprepare(imx_data->clk_ahb);
1739 disable_ipg_clk:
1740 clk_disable_unprepare(imx_data->clk_ipg);
1741 disable_per_clk:
1742 clk_disable_unprepare(imx_data->clk_per);
1743 free_sdhci:
1744 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1745 cpu_latency_qos_remove_request(&imx_data->pm_qos_req);
1746 sdhci_pltfm_free(pdev);
1747 return err;
1748 }
1749
sdhci_esdhc_imx_remove(struct platform_device * pdev)1750 static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1751 {
1752 struct sdhci_host *host = platform_get_drvdata(pdev);
1753 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1754 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1755 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1756
1757 pm_runtime_get_sync(&pdev->dev);
1758 pm_runtime_disable(&pdev->dev);
1759 pm_runtime_put_noidle(&pdev->dev);
1760
1761 sdhci_remove_host(host, dead);
1762
1763 clk_disable_unprepare(imx_data->clk_per);
1764 clk_disable_unprepare(imx_data->clk_ipg);
1765 clk_disable_unprepare(imx_data->clk_ahb);
1766
1767 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1768 cpu_latency_qos_remove_request(&imx_data->pm_qos_req);
1769
1770 sdhci_pltfm_free(pdev);
1771
1772 return 0;
1773 }
1774
1775 #ifdef CONFIG_PM_SLEEP
sdhci_esdhc_suspend(struct device * dev)1776 static int sdhci_esdhc_suspend(struct device *dev)
1777 {
1778 struct sdhci_host *host = dev_get_drvdata(dev);
1779 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1780 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1781 int ret;
1782
1783 if (host->mmc->caps2 & MMC_CAP2_CQE) {
1784 ret = cqhci_suspend(host->mmc);
1785 if (ret)
1786 return ret;
1787 }
1788
1789 if ((imx_data->socdata->flags & ESDHC_FLAG_STATE_LOST_IN_LPMODE) &&
1790 (host->tuning_mode != SDHCI_TUNING_MODE_1)) {
1791 mmc_retune_timer_stop(host->mmc);
1792 mmc_retune_needed(host->mmc);
1793 }
1794
1795 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
1796 mmc_retune_needed(host->mmc);
1797
1798 ret = sdhci_suspend_host(host);
1799 if (ret)
1800 return ret;
1801
1802 ret = pinctrl_pm_select_sleep_state(dev);
1803 if (ret)
1804 return ret;
1805
1806 ret = mmc_gpio_set_cd_wake(host->mmc, true);
1807
1808 return ret;
1809 }
1810
sdhci_esdhc_resume(struct device * dev)1811 static int sdhci_esdhc_resume(struct device *dev)
1812 {
1813 struct sdhci_host *host = dev_get_drvdata(dev);
1814 int ret;
1815
1816 ret = pinctrl_pm_select_default_state(dev);
1817 if (ret)
1818 return ret;
1819
1820 /* re-initialize hw state in case it's lost in low power mode */
1821 sdhci_esdhc_imx_hwinit(host);
1822
1823 ret = sdhci_resume_host(host);
1824 if (ret)
1825 return ret;
1826
1827 if (host->mmc->caps2 & MMC_CAP2_CQE)
1828 ret = cqhci_resume(host->mmc);
1829
1830 if (!ret)
1831 ret = mmc_gpio_set_cd_wake(host->mmc, false);
1832
1833 return ret;
1834 }
1835 #endif
1836
1837 #ifdef CONFIG_PM
sdhci_esdhc_runtime_suspend(struct device * dev)1838 static int sdhci_esdhc_runtime_suspend(struct device *dev)
1839 {
1840 struct sdhci_host *host = dev_get_drvdata(dev);
1841 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1842 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1843 int ret;
1844
1845 if (host->mmc->caps2 & MMC_CAP2_CQE) {
1846 ret = cqhci_suspend(host->mmc);
1847 if (ret)
1848 return ret;
1849 }
1850
1851 ret = sdhci_runtime_suspend_host(host);
1852 if (ret)
1853 return ret;
1854
1855 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
1856 mmc_retune_needed(host->mmc);
1857
1858 imx_data->actual_clock = host->mmc->actual_clock;
1859 esdhc_pltfm_set_clock(host, 0);
1860 clk_disable_unprepare(imx_data->clk_per);
1861 clk_disable_unprepare(imx_data->clk_ipg);
1862 clk_disable_unprepare(imx_data->clk_ahb);
1863
1864 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1865 cpu_latency_qos_remove_request(&imx_data->pm_qos_req);
1866
1867 return ret;
1868 }
1869
sdhci_esdhc_runtime_resume(struct device * dev)1870 static int sdhci_esdhc_runtime_resume(struct device *dev)
1871 {
1872 struct sdhci_host *host = dev_get_drvdata(dev);
1873 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1874 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1875 int err;
1876
1877 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1878 cpu_latency_qos_add_request(&imx_data->pm_qos_req, 0);
1879
1880 if (imx_data->socdata->flags & ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME)
1881 clk_set_rate(imx_data->clk_per, pltfm_host->clock);
1882
1883 err = clk_prepare_enable(imx_data->clk_ahb);
1884 if (err)
1885 goto remove_pm_qos_request;
1886
1887 err = clk_prepare_enable(imx_data->clk_per);
1888 if (err)
1889 goto disable_ahb_clk;
1890
1891 err = clk_prepare_enable(imx_data->clk_ipg);
1892 if (err)
1893 goto disable_per_clk;
1894
1895 esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1896
1897 err = sdhci_runtime_resume_host(host, 0);
1898 if (err)
1899 goto disable_ipg_clk;
1900
1901 if (host->mmc->caps2 & MMC_CAP2_CQE)
1902 err = cqhci_resume(host->mmc);
1903
1904 return err;
1905
1906 disable_ipg_clk:
1907 clk_disable_unprepare(imx_data->clk_ipg);
1908 disable_per_clk:
1909 clk_disable_unprepare(imx_data->clk_per);
1910 disable_ahb_clk:
1911 clk_disable_unprepare(imx_data->clk_ahb);
1912 remove_pm_qos_request:
1913 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS)
1914 cpu_latency_qos_remove_request(&imx_data->pm_qos_req);
1915 return err;
1916 }
1917 #endif
1918
1919 static const struct dev_pm_ops sdhci_esdhc_pmops = {
1920 SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1921 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1922 sdhci_esdhc_runtime_resume, NULL)
1923 };
1924
1925 static struct platform_driver sdhci_esdhc_imx_driver = {
1926 .driver = {
1927 .name = "sdhci-esdhc-imx",
1928 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1929 .of_match_table = imx_esdhc_dt_ids,
1930 .pm = &sdhci_esdhc_pmops,
1931 },
1932 .id_table = imx_esdhc_devtype,
1933 .probe = sdhci_esdhc_imx_probe,
1934 .remove = sdhci_esdhc_imx_remove,
1935 };
1936
1937 module_platform_driver(sdhci_esdhc_imx_driver);
1938
1939 MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1940 MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1941 MODULE_LICENSE("GPL v2");
1942