xref: /kvm-unit-tests/x86/apic.c (revision a222b5e226404e11e7abc4cd712e263a23acdef8)
17d36db35SAvi Kivity #include "libcflat.h"
27d36db35SAvi Kivity #include "apic.h"
37d36db35SAvi Kivity #include "vm.h"
4f2d2b7c7SAvi Kivity #include "smp.h"
5e7c37968SGleb Natapov #include "desc.h"
6110f0d93SGleb Natapov #include "isr.h"
722c7d929SJan Kiszka #include "msr.h"
87d36db35SAvi Kivity 
97d36db35SAvi Kivity static void test_lapic_existence(void)
107d36db35SAvi Kivity {
117d36db35SAvi Kivity     u32 lvr;
127d36db35SAvi Kivity 
137d36db35SAvi Kivity     lvr = apic_read(APIC_LVR);
147d36db35SAvi Kivity     printf("apic version: %x\n", lvr);
157d36db35SAvi Kivity     report("apic existence", (u16)lvr == 0x14);
167d36db35SAvi Kivity }
177d36db35SAvi Kivity 
18d423ca36SLiu, Jinsong #define TSC_DEADLINE_TIMER_MODE (2 << 17)
19d423ca36SLiu, Jinsong #define TSC_DEADLINE_TIMER_VECTOR 0xef
20d423ca36SLiu, Jinsong #define MSR_IA32_TSC            0x00000010
21d423ca36SLiu, Jinsong #define MSR_IA32_TSCDEADLINE    0x000006e0
22d423ca36SLiu, Jinsong 
23d423ca36SLiu, Jinsong static int tdt_count;
24d423ca36SLiu, Jinsong 
25d423ca36SLiu, Jinsong static void tsc_deadline_timer_isr(isr_regs_t *regs)
26d423ca36SLiu, Jinsong {
27d423ca36SLiu, Jinsong     ++tdt_count;
28d423ca36SLiu, Jinsong }
29d423ca36SLiu, Jinsong 
3032b9603cSRadim Krčmář static void __test_tsc_deadline_timer(void)
31d423ca36SLiu, Jinsong {
32d423ca36SLiu, Jinsong     handle_irq(TSC_DEADLINE_TIMER_VECTOR, tsc_deadline_timer_isr);
33d423ca36SLiu, Jinsong     irq_enable();
34d423ca36SLiu, Jinsong 
35d423ca36SLiu, Jinsong     wrmsr(MSR_IA32_TSCDEADLINE, rdmsr(MSR_IA32_TSC));
36d423ca36SLiu, Jinsong     asm volatile ("nop");
37d423ca36SLiu, Jinsong     report("tsc deadline timer", tdt_count == 1);
38f8833144SNadav Amit     report("tsc deadline timer clearing", rdmsr(MSR_IA32_TSCDEADLINE) == 0);
39d423ca36SLiu, Jinsong }
40d423ca36SLiu, Jinsong 
41d423ca36SLiu, Jinsong static int enable_tsc_deadline_timer(void)
42d423ca36SLiu, Jinsong {
43d423ca36SLiu, Jinsong     uint32_t lvtt;
44d423ca36SLiu, Jinsong 
45d423ca36SLiu, Jinsong     if (cpuid(1).c & (1 << 24)) {
46d423ca36SLiu, Jinsong         lvtt = TSC_DEADLINE_TIMER_MODE | TSC_DEADLINE_TIMER_VECTOR;
47d423ca36SLiu, Jinsong         apic_write(APIC_LVTT, lvtt);
48d423ca36SLiu, Jinsong         return 1;
49d423ca36SLiu, Jinsong     } else {
50d423ca36SLiu, Jinsong         return 0;
51d423ca36SLiu, Jinsong     }
52d423ca36SLiu, Jinsong }
53d423ca36SLiu, Jinsong 
54d423ca36SLiu, Jinsong static void test_tsc_deadline_timer(void)
55d423ca36SLiu, Jinsong {
56d423ca36SLiu, Jinsong     if(enable_tsc_deadline_timer()) {
5732b9603cSRadim Krčmář         __test_tsc_deadline_timer();
58d423ca36SLiu, Jinsong     } else {
5932b9603cSRadim Krčmář         report_skip("tsc deadline timer not detected");
60d423ca36SLiu, Jinsong     }
61d423ca36SLiu, Jinsong }
62d423ca36SLiu, Jinsong 
6322c7d929SJan Kiszka static void do_write_apicbase(void *data)
6422c7d929SJan Kiszka {
6522c7d929SJan Kiszka     wrmsr(MSR_IA32_APICBASE, *(u64 *)data);
6603f37ef2SPaolo Bonzini }
677d36db35SAvi Kivity 
687d36db35SAvi Kivity void test_enable_x2apic(void)
697d36db35SAvi Kivity {
7022c7d929SJan Kiszka     u64 invalid_state = APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EXTD;
7122c7d929SJan Kiszka     u64 apic_enabled = APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EN;
7222c7d929SJan Kiszka     u64 x2apic_enabled =
7322c7d929SJan Kiszka         APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EN | APIC_EXTD;
7422c7d929SJan Kiszka 
757d36db35SAvi Kivity     if (enable_x2apic()) {
767d36db35SAvi Kivity         printf("x2apic enabled\n");
7722c7d929SJan Kiszka 
7822c7d929SJan Kiszka         report("x2apic enabled to invalid state",
7922c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
8022c7d929SJan Kiszka                                   &invalid_state));
8122c7d929SJan Kiszka         report("x2apic enabled to apic enabled",
8222c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
8322c7d929SJan Kiszka                                   &apic_enabled));
8422c7d929SJan Kiszka 
8522c7d929SJan Kiszka         wrmsr(MSR_IA32_APICBASE, APIC_DEFAULT_PHYS_BASE | APIC_BSP);
8622c7d929SJan Kiszka         report("disabled to invalid state",
8722c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
8822c7d929SJan Kiszka                                   &invalid_state));
8922c7d929SJan Kiszka         report("disabled to x2apic enabled",
9022c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
9122c7d929SJan Kiszka                                   &x2apic_enabled));
9222c7d929SJan Kiszka 
9322c7d929SJan Kiszka         wrmsr(MSR_IA32_APICBASE, apic_enabled);
9422c7d929SJan Kiszka         report("apic enabled to invalid state",
9522c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
9622c7d929SJan Kiszka                                   &invalid_state));
9722c7d929SJan Kiszka 
9822c7d929SJan Kiszka         wrmsr(MSR_IA32_APICBASE, x2apic_enabled);
9922c7d929SJan Kiszka         apic_write(APIC_SPIV, 0x1ff);
1007d36db35SAvi Kivity     } else {
1017d36db35SAvi Kivity         printf("x2apic not detected\n");
10222c7d929SJan Kiszka 
10322c7d929SJan Kiszka         report("enable unsupported x2apic",
10422c7d929SJan Kiszka                test_for_exception(GP_VECTOR, do_write_apicbase,
10522c7d929SJan Kiszka                                   &x2apic_enabled));
1067d36db35SAvi Kivity     }
1077d36db35SAvi Kivity }
1087d36db35SAvi Kivity 
1099b6bdb3fSJan Kiszka #define ALTERNATE_APIC_BASE	0x42000000
1109b6bdb3fSJan Kiszka 
1119b6bdb3fSJan Kiszka static void test_apicbase(void)
1129b6bdb3fSJan Kiszka {
1139b6bdb3fSJan Kiszka     u64 orig_apicbase = rdmsr(MSR_IA32_APICBASE);
1149b6bdb3fSJan Kiszka     u32 lvr = apic_read(APIC_LVR);
1159b6bdb3fSJan Kiszka     u64 value;
1169b6bdb3fSJan Kiszka 
1179b6bdb3fSJan Kiszka     wrmsr(MSR_IA32_APICBASE, orig_apicbase & ~(APIC_EN | APIC_EXTD));
1189b6bdb3fSJan Kiszka     wrmsr(MSR_IA32_APICBASE, ALTERNATE_APIC_BASE | APIC_BSP | APIC_EN);
1199b6bdb3fSJan Kiszka 
1205bba1769SAndrew Jones     report_prefix_push("apicbase");
1215bba1769SAndrew Jones 
1229b6bdb3fSJan Kiszka     report("relocate apic",
1239b6bdb3fSJan Kiszka            *(volatile u32 *)(ALTERNATE_APIC_BASE + APIC_LVR) == lvr);
1249b6bdb3fSJan Kiszka 
125772befb7SEduardo Habkost     value = orig_apicbase | (1UL << cpuid_maxphyaddr());
1265bba1769SAndrew Jones     report("reserved physaddr bits",
1279b6bdb3fSJan Kiszka            test_for_exception(GP_VECTOR, do_write_apicbase, &value));
1289b6bdb3fSJan Kiszka 
1299b6bdb3fSJan Kiszka     value = orig_apicbase | 1;
1305bba1769SAndrew Jones     report("reserved low bits",
1319b6bdb3fSJan Kiszka            test_for_exception(GP_VECTOR, do_write_apicbase, &value));
1329b6bdb3fSJan Kiszka 
1339b6bdb3fSJan Kiszka     wrmsr(MSR_IA32_APICBASE, orig_apicbase);
1349b6bdb3fSJan Kiszka     apic_write(APIC_SPIV, 0x1ff);
1355bba1769SAndrew Jones 
1365bba1769SAndrew Jones     report_prefix_pop();
1379b6bdb3fSJan Kiszka }
1389b6bdb3fSJan Kiszka 
139*a222b5e2SRadim Krčmář static void do_write_apic_id(void *id)
140*a222b5e2SRadim Krčmář {
141*a222b5e2SRadim Krčmář     apic_write(APIC_ID, *(u32 *)id);
142*a222b5e2SRadim Krčmář }
143*a222b5e2SRadim Krčmář 
144*a222b5e2SRadim Krčmář static void __test_apic_id(void * unused)
145*a222b5e2SRadim Krčmář {
146*a222b5e2SRadim Krčmář     u32 id, newid;
147*a222b5e2SRadim Krčmář     u8  initial_xapic_id = cpuid(1).b >> 24;
148*a222b5e2SRadim Krčmář     u32 initial_x2apic_id = cpuid(0xb).d;
149*a222b5e2SRadim Krčmář     bool x2apic_mode = rdmsr(MSR_IA32_APICBASE) & APIC_EXTD;
150*a222b5e2SRadim Krčmář 
151*a222b5e2SRadim Krčmář     if (x2apic_mode)
152*a222b5e2SRadim Krčmář         reset_apic();
153*a222b5e2SRadim Krčmář 
154*a222b5e2SRadim Krčmář     id = apic_id();
155*a222b5e2SRadim Krčmář     report("xapic id matches cpuid", initial_xapic_id == id);
156*a222b5e2SRadim Krčmář 
157*a222b5e2SRadim Krčmář     newid = (id + 1) << 24;
158*a222b5e2SRadim Krčmář     report("writeable xapic id",
159*a222b5e2SRadim Krčmář             !test_for_exception(GP_VECTOR, do_write_apic_id, &newid) &&
160*a222b5e2SRadim Krčmář             id + 1 == apic_id());
161*a222b5e2SRadim Krčmář 
162*a222b5e2SRadim Krčmář     if (!enable_x2apic())
163*a222b5e2SRadim Krčmář         goto out;
164*a222b5e2SRadim Krčmář 
165*a222b5e2SRadim Krčmář     report("non-writeable x2apic id",
166*a222b5e2SRadim Krčmář             test_for_exception(GP_VECTOR, do_write_apic_id, &newid));
167*a222b5e2SRadim Krčmář     report("sane x2apic id", initial_xapic_id == (apic_id() & 0xff));
168*a222b5e2SRadim Krčmář 
169*a222b5e2SRadim Krčmář     /* old QEMUs do not set initial x2APIC ID */
170*a222b5e2SRadim Krčmář     report("x2apic id matches cpuid",
171*a222b5e2SRadim Krčmář            initial_xapic_id == (initial_x2apic_id & 0xff) &&
172*a222b5e2SRadim Krčmář            initial_x2apic_id == apic_id());
173*a222b5e2SRadim Krčmář 
174*a222b5e2SRadim Krčmář out:
175*a222b5e2SRadim Krčmář     reset_apic();
176*a222b5e2SRadim Krčmář 
177*a222b5e2SRadim Krčmář     report("correct xapic id after reset", initial_xapic_id == apic_id());
178*a222b5e2SRadim Krčmář 
179*a222b5e2SRadim Krčmář     /* old KVMs do not reset xAPIC ID */
180*a222b5e2SRadim Krčmář     if (id != apic_id())
181*a222b5e2SRadim Krčmář         apic_write(APIC_ID, id << 24);
182*a222b5e2SRadim Krčmář 
183*a222b5e2SRadim Krčmář     if (x2apic_mode)
184*a222b5e2SRadim Krčmář         enable_x2apic();
185*a222b5e2SRadim Krčmář }
186*a222b5e2SRadim Krčmář 
187*a222b5e2SRadim Krčmář static void test_apic_id(void)
188*a222b5e2SRadim Krčmář {
189*a222b5e2SRadim Krčmář     if (cpu_count() < 2)
190*a222b5e2SRadim Krčmář         return;
191*a222b5e2SRadim Krčmář 
192*a222b5e2SRadim Krčmář     on_cpu(1, __test_apic_id, NULL);
193*a222b5e2SRadim Krčmář }
194*a222b5e2SRadim Krčmář 
1957d36db35SAvi Kivity static int ipi_count;
1967d36db35SAvi Kivity 
1977d36db35SAvi Kivity static void self_ipi_isr(isr_regs_t *regs)
1987d36db35SAvi Kivity {
1997d36db35SAvi Kivity     ++ipi_count;
2007d36db35SAvi Kivity     eoi();
2017d36db35SAvi Kivity }
2027d36db35SAvi Kivity 
2037d36db35SAvi Kivity static void test_self_ipi(void)
2047d36db35SAvi Kivity {
2057d36db35SAvi Kivity     int vec = 0xf1;
2067d36db35SAvi Kivity 
207d51bd17eSGleb Natapov     handle_irq(vec, self_ipi_isr);
2087d36db35SAvi Kivity     irq_enable();
2097d36db35SAvi Kivity     apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL | APIC_DM_FIXED | vec,
2107d36db35SAvi Kivity                    0);
2117d36db35SAvi Kivity     asm volatile ("nop");
2127d36db35SAvi Kivity     report("self ipi", ipi_count == 1);
2137d36db35SAvi Kivity }
2147d36db35SAvi Kivity 
215f2d2b7c7SAvi Kivity volatile int nmi_counter_private, nmi_counter, nmi_hlt_counter, sti_loop_active;
216f2d2b7c7SAvi Kivity 
217f2d2b7c7SAvi Kivity void sti_nop(char *p)
218f2d2b7c7SAvi Kivity {
219f2d2b7c7SAvi Kivity     asm volatile (
220f2d2b7c7SAvi Kivity 		  ".globl post_sti \n\t"
221f2d2b7c7SAvi Kivity 		  "sti \n"
222f2d2b7c7SAvi Kivity 		  /*
223f2d2b7c7SAvi Kivity 		   * vmx won't exit on external interrupt if blocked-by-sti,
224f2d2b7c7SAvi Kivity 		   * so give it a reason to exit by accessing an unmapped page.
225f2d2b7c7SAvi Kivity 		   */
226f2d2b7c7SAvi Kivity 		  "post_sti: testb $0, %0 \n\t"
227f2d2b7c7SAvi Kivity 		  "nop \n\t"
228f2d2b7c7SAvi Kivity 		  "cli"
229f2d2b7c7SAvi Kivity 		  : : "m"(*p)
230f2d2b7c7SAvi Kivity 		  );
231f2d2b7c7SAvi Kivity     nmi_counter = nmi_counter_private;
232f2d2b7c7SAvi Kivity }
233f2d2b7c7SAvi Kivity 
234f2d2b7c7SAvi Kivity static void sti_loop(void *ignore)
235f2d2b7c7SAvi Kivity {
236f2d2b7c7SAvi Kivity     unsigned k = 0;
237f2d2b7c7SAvi Kivity 
238f2d2b7c7SAvi Kivity     while (sti_loop_active) {
239f2d2b7c7SAvi Kivity 	sti_nop((char *)(ulong)((k++ * 4096) % (128 * 1024 * 1024)));
240f2d2b7c7SAvi Kivity     }
241f2d2b7c7SAvi Kivity }
242f2d2b7c7SAvi Kivity 
243f2d2b7c7SAvi Kivity static void nmi_handler(isr_regs_t *regs)
244f2d2b7c7SAvi Kivity {
245f2d2b7c7SAvi Kivity     extern void post_sti(void);
246f2d2b7c7SAvi Kivity     ++nmi_counter_private;
247f2d2b7c7SAvi Kivity     nmi_hlt_counter += regs->rip == (ulong)post_sti;
248f2d2b7c7SAvi Kivity }
249f2d2b7c7SAvi Kivity 
250f2d2b7c7SAvi Kivity static void update_cr3(void *cr3)
251f2d2b7c7SAvi Kivity {
252f2d2b7c7SAvi Kivity     write_cr3((ulong)cr3);
253f2d2b7c7SAvi Kivity }
254f2d2b7c7SAvi Kivity 
255f2d2b7c7SAvi Kivity static void test_sti_nmi(void)
256f2d2b7c7SAvi Kivity {
257f2d2b7c7SAvi Kivity     unsigned old_counter;
258f2d2b7c7SAvi Kivity 
259f2d2b7c7SAvi Kivity     if (cpu_count() < 2) {
260f2d2b7c7SAvi Kivity 	return;
261f2d2b7c7SAvi Kivity     }
262f2d2b7c7SAvi Kivity 
263d51bd17eSGleb Natapov     handle_irq(2, nmi_handler);
264f2d2b7c7SAvi Kivity     on_cpu(1, update_cr3, (void *)read_cr3());
265f2d2b7c7SAvi Kivity 
266f2d2b7c7SAvi Kivity     sti_loop_active = 1;
267f2d2b7c7SAvi Kivity     on_cpu_async(1, sti_loop, 0);
268f2d2b7c7SAvi Kivity     while (nmi_counter < 30000) {
269f2d2b7c7SAvi Kivity 	old_counter = nmi_counter;
270f2d2b7c7SAvi Kivity 	apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 1);
271f2d2b7c7SAvi Kivity 	while (nmi_counter == old_counter) {
272f2d2b7c7SAvi Kivity 	    ;
273f2d2b7c7SAvi Kivity 	}
274f2d2b7c7SAvi Kivity     }
275f2d2b7c7SAvi Kivity     sti_loop_active = 0;
276f2d2b7c7SAvi Kivity     report("nmi-after-sti", nmi_hlt_counter == 0);
277f2d2b7c7SAvi Kivity }
278f2d2b7c7SAvi Kivity 
279173e7eacSAvi Kivity static volatile bool nmi_done, nmi_flushed;
280173e7eacSAvi Kivity static volatile int nmi_received;
281173e7eacSAvi Kivity static volatile int cpu0_nmi_ctr1, cpu1_nmi_ctr1;
282173e7eacSAvi Kivity static volatile int cpu0_nmi_ctr2, cpu1_nmi_ctr2;
283173e7eacSAvi Kivity 
284173e7eacSAvi Kivity static void multiple_nmi_handler(isr_regs_t *regs)
285173e7eacSAvi Kivity {
286173e7eacSAvi Kivity     ++nmi_received;
287173e7eacSAvi Kivity }
288173e7eacSAvi Kivity 
289173e7eacSAvi Kivity static void kick_me_nmi(void *blah)
290173e7eacSAvi Kivity {
291173e7eacSAvi Kivity     while (!nmi_done) {
292173e7eacSAvi Kivity 	++cpu1_nmi_ctr1;
293173e7eacSAvi Kivity 	while (cpu1_nmi_ctr1 != cpu0_nmi_ctr1 && !nmi_done) {
294173e7eacSAvi Kivity 	    pause();
295173e7eacSAvi Kivity 	}
296173e7eacSAvi Kivity 	if (nmi_done) {
297173e7eacSAvi Kivity 	    return;
298173e7eacSAvi Kivity 	}
299173e7eacSAvi Kivity 	apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0);
300173e7eacSAvi Kivity 	/* make sure the NMI has arrived by sending an IPI after it */
301173e7eacSAvi Kivity 	apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_FIXED | APIC_INT_ASSERT
302173e7eacSAvi Kivity 		       | 0x44, 0);
303173e7eacSAvi Kivity 	++cpu1_nmi_ctr2;
304173e7eacSAvi Kivity 	while (cpu1_nmi_ctr2 != cpu0_nmi_ctr2 && !nmi_done) {
305173e7eacSAvi Kivity 	    pause();
306173e7eacSAvi Kivity 	}
307173e7eacSAvi Kivity     }
308173e7eacSAvi Kivity }
309173e7eacSAvi Kivity 
310173e7eacSAvi Kivity static void flush_nmi(isr_regs_t *regs)
311173e7eacSAvi Kivity {
312173e7eacSAvi Kivity     nmi_flushed = true;
313173e7eacSAvi Kivity     apic_write(APIC_EOI, 0);
314173e7eacSAvi Kivity }
315173e7eacSAvi Kivity 
316173e7eacSAvi Kivity static void test_multiple_nmi(void)
317173e7eacSAvi Kivity {
318173e7eacSAvi Kivity     int i;
319173e7eacSAvi Kivity     bool ok = true;
320173e7eacSAvi Kivity 
321173e7eacSAvi Kivity     if (cpu_count() < 2) {
322173e7eacSAvi Kivity 	return;
323173e7eacSAvi Kivity     }
324173e7eacSAvi Kivity 
325173e7eacSAvi Kivity     sti();
326173e7eacSAvi Kivity     handle_irq(2, multiple_nmi_handler);
327173e7eacSAvi Kivity     handle_irq(0x44, flush_nmi);
328173e7eacSAvi Kivity     on_cpu_async(1, kick_me_nmi, 0);
329173e7eacSAvi Kivity     for (i = 0; i < 1000000; ++i) {
330173e7eacSAvi Kivity 	nmi_flushed = false;
331173e7eacSAvi Kivity 	nmi_received = 0;
332173e7eacSAvi Kivity 	++cpu0_nmi_ctr1;
333173e7eacSAvi Kivity 	while (cpu1_nmi_ctr1 != cpu0_nmi_ctr1) {
334173e7eacSAvi Kivity 	    pause();
335173e7eacSAvi Kivity 	}
336173e7eacSAvi Kivity 	apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0);
337173e7eacSAvi Kivity 	while (!nmi_flushed) {
338173e7eacSAvi Kivity 	    pause();
339173e7eacSAvi Kivity 	}
340173e7eacSAvi Kivity 	if (nmi_received != 2) {
341173e7eacSAvi Kivity 	    ok = false;
342173e7eacSAvi Kivity 	    break;
343173e7eacSAvi Kivity 	}
344173e7eacSAvi Kivity 	++cpu0_nmi_ctr2;
345173e7eacSAvi Kivity 	while (cpu1_nmi_ctr2 != cpu0_nmi_ctr2) {
346173e7eacSAvi Kivity 	    pause();
347173e7eacSAvi Kivity 	}
348173e7eacSAvi Kivity     }
349173e7eacSAvi Kivity     nmi_done = true;
350173e7eacSAvi Kivity     report("multiple nmi", ok);
351173e7eacSAvi Kivity }
352173e7eacSAvi Kivity 
3537d36db35SAvi Kivity int main()
3547d36db35SAvi Kivity {
3557d36db35SAvi Kivity     setup_vm();
356f2d2b7c7SAvi Kivity     smp_init();
357d51bd17eSGleb Natapov     setup_idt();
3587d36db35SAvi Kivity 
3597d36db35SAvi Kivity     test_lapic_existence();
3607d36db35SAvi Kivity 
3617d36db35SAvi Kivity     mask_pic_interrupts();
362*a222b5e2SRadim Krčmář     test_apic_id();
3637d36db35SAvi Kivity     test_enable_x2apic();
3649b6bdb3fSJan Kiszka     test_apicbase();
3657d36db35SAvi Kivity 
3667d36db35SAvi Kivity     test_self_ipi();
3677d36db35SAvi Kivity 
368f2d2b7c7SAvi Kivity     test_sti_nmi();
369173e7eacSAvi Kivity     test_multiple_nmi();
3707d36db35SAvi Kivity 
371d423ca36SLiu, Jinsong     test_tsc_deadline_timer();
372d423ca36SLiu, Jinsong 
373f3cdd159SJan Kiszka     return report_summary();
3747d36db35SAvi Kivity }
375