1*30b1bc86SAndrew Jones #ifndef _ASMARM64_PGTABLE_HWDEF_H_ 2*30b1bc86SAndrew Jones #define _ASMARM64_PGTABLE_HWDEF_H_ 3*30b1bc86SAndrew Jones /* 4*30b1bc86SAndrew Jones * From arch/arm64/include/asm/pgtable-hwdef.h 5*30b1bc86SAndrew Jones * arch/arm64/include/asm/memory.h 6*30b1bc86SAndrew Jones */ 7*30b1bc86SAndrew Jones #define UL(x) _AC(x, UL) 8*30b1bc86SAndrew Jones 9*30b1bc86SAndrew Jones #define PTRS_PER_PTE (1 << (PAGE_SHIFT - 3)) 10*30b1bc86SAndrew Jones 11*30b1bc86SAndrew Jones /* 12*30b1bc86SAndrew Jones * PGDIR_SHIFT determines the size a top-level page table entry can map 13*30b1bc86SAndrew Jones * (depending on the configuration, this level can be 0, 1 or 2). 14*30b1bc86SAndrew Jones */ 15*30b1bc86SAndrew Jones #define PGDIR_SHIFT ((PAGE_SHIFT - 3) * PGTABLE_LEVELS + 3) 16*30b1bc86SAndrew Jones #define PGDIR_SIZE (_AC(1, UL) << PGDIR_SHIFT) 17*30b1bc86SAndrew Jones #define PGDIR_MASK (~(PGDIR_SIZE-1)) 18*30b1bc86SAndrew Jones #define PTRS_PER_PGD (1 << (VA_BITS - PGDIR_SHIFT)) 19*30b1bc86SAndrew Jones 20*30b1bc86SAndrew Jones /* From include/asm-generic/pgtable-nopud.h */ 21*30b1bc86SAndrew Jones #define PUD_SHIFT PGDIR_SHIFT 22*30b1bc86SAndrew Jones #define PTRS_PER_PUD 1 23*30b1bc86SAndrew Jones #define PUD_SIZE (UL(1) << PUD_SHIFT) 24*30b1bc86SAndrew Jones #define PUD_MASK (~(PUD_SIZE-1)) 25*30b1bc86SAndrew Jones /* From include/asm-generic/pgtable-nopmd.h */ 26*30b1bc86SAndrew Jones #define PMD_SHIFT PUD_SHIFT 27*30b1bc86SAndrew Jones #define PTRS_PER_PMD 1 28*30b1bc86SAndrew Jones #define PMD_SIZE (UL(1) << PMD_SHIFT) 29*30b1bc86SAndrew Jones #define PMD_MASK (~(PMD_SIZE-1)) 30*30b1bc86SAndrew Jones 31*30b1bc86SAndrew Jones /* 32*30b1bc86SAndrew Jones * Section address mask and size definitions. 33*30b1bc86SAndrew Jones */ 34*30b1bc86SAndrew Jones #define SECTION_SHIFT PMD_SHIFT 35*30b1bc86SAndrew Jones #define SECTION_SIZE (_AC(1, UL) << SECTION_SHIFT) 36*30b1bc86SAndrew Jones #define SECTION_MASK (~(SECTION_SIZE-1)) 37*30b1bc86SAndrew Jones 38*30b1bc86SAndrew Jones /* 39*30b1bc86SAndrew Jones * Hardware page table definitions. 40*30b1bc86SAndrew Jones * 41*30b1bc86SAndrew Jones * Level 1 descriptor (PUD). 42*30b1bc86SAndrew Jones */ 43*30b1bc86SAndrew Jones #define PUD_TYPE_TABLE (_AT(pudval_t, 3) << 0) 44*30b1bc86SAndrew Jones #define PUD_TABLE_BIT (_AT(pgdval_t, 1) << 1) 45*30b1bc86SAndrew Jones #define PUD_TYPE_MASK (_AT(pgdval_t, 3) << 0) 46*30b1bc86SAndrew Jones #define PUD_TYPE_SECT (_AT(pgdval_t, 1) << 0) 47*30b1bc86SAndrew Jones 48*30b1bc86SAndrew Jones /* 49*30b1bc86SAndrew Jones * Level 2 descriptor (PMD). 50*30b1bc86SAndrew Jones */ 51*30b1bc86SAndrew Jones #define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0) 52*30b1bc86SAndrew Jones #define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0) 53*30b1bc86SAndrew Jones #define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0) 54*30b1bc86SAndrew Jones #define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0) 55*30b1bc86SAndrew Jones #define PMD_TABLE_BIT (_AT(pmdval_t, 1) << 1) 56*30b1bc86SAndrew Jones 57*30b1bc86SAndrew Jones /* 58*30b1bc86SAndrew Jones * Section 59*30b1bc86SAndrew Jones */ 60*30b1bc86SAndrew Jones #define PMD_SECT_VALID (_AT(pmdval_t, 1) << 0) 61*30b1bc86SAndrew Jones #define PMD_SECT_PROT_NONE (_AT(pmdval_t, 1) << 58) 62*30b1bc86SAndrew Jones #define PMD_SECT_USER (_AT(pmdval_t, 1) << 6) /* AP[1] */ 63*30b1bc86SAndrew Jones #define PMD_SECT_RDONLY (_AT(pmdval_t, 1) << 7) /* AP[2] */ 64*30b1bc86SAndrew Jones #define PMD_SECT_S (_AT(pmdval_t, 3) << 8) 65*30b1bc86SAndrew Jones #define PMD_SECT_AF (_AT(pmdval_t, 1) << 10) 66*30b1bc86SAndrew Jones #define PMD_SECT_NG (_AT(pmdval_t, 1) << 11) 67*30b1bc86SAndrew Jones #define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53) 68*30b1bc86SAndrew Jones #define PMD_SECT_UXN (_AT(pmdval_t, 1) << 54) 69*30b1bc86SAndrew Jones 70*30b1bc86SAndrew Jones /* 71*30b1bc86SAndrew Jones * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers). 72*30b1bc86SAndrew Jones */ 73*30b1bc86SAndrew Jones #define PMD_ATTRINDX(t) (_AT(pmdval_t, (t)) << 2) 74*30b1bc86SAndrew Jones #define PMD_ATTRINDX_MASK (_AT(pmdval_t, 7) << 2) 75*30b1bc86SAndrew Jones 76*30b1bc86SAndrew Jones /* 77*30b1bc86SAndrew Jones * Level 3 descriptor (PTE). 78*30b1bc86SAndrew Jones */ 79*30b1bc86SAndrew Jones #define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0) 80*30b1bc86SAndrew Jones #define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0) 81*30b1bc86SAndrew Jones #define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0) 82*30b1bc86SAndrew Jones #define PTE_TABLE_BIT (_AT(pteval_t, 1) << 1) 83*30b1bc86SAndrew Jones #define PTE_USER (_AT(pteval_t, 1) << 6) /* AP[1] */ 84*30b1bc86SAndrew Jones #define PTE_RDONLY (_AT(pteval_t, 1) << 7) /* AP[2] */ 85*30b1bc86SAndrew Jones #define PTE_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */ 86*30b1bc86SAndrew Jones #define PTE_AF (_AT(pteval_t, 1) << 10) /* Access Flag */ 87*30b1bc86SAndrew Jones #define PTE_NG (_AT(pteval_t, 1) << 11) /* nG */ 88*30b1bc86SAndrew Jones #define PTE_PXN (_AT(pteval_t, 1) << 53) /* Privileged XN */ 89*30b1bc86SAndrew Jones #define PTE_UXN (_AT(pteval_t, 1) << 54) /* User XN */ 90*30b1bc86SAndrew Jones 91*30b1bc86SAndrew Jones /* 92*30b1bc86SAndrew Jones * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers). 93*30b1bc86SAndrew Jones */ 94*30b1bc86SAndrew Jones #define PTE_ATTRINDX(t) (_AT(pteval_t, (t)) << 2) 95*30b1bc86SAndrew Jones #define PTE_ATTRINDX_MASK (_AT(pteval_t, 7) << 2) 96*30b1bc86SAndrew Jones 97*30b1bc86SAndrew Jones /* 98*30b1bc86SAndrew Jones * Highest possible physical address supported. 99*30b1bc86SAndrew Jones */ 100*30b1bc86SAndrew Jones #define PHYS_MASK_SHIFT (48) 101*30b1bc86SAndrew Jones #define PHYS_MASK ((UL(1) << PHYS_MASK_SHIFT) - 1) 102*30b1bc86SAndrew Jones 103*30b1bc86SAndrew Jones /* 104*30b1bc86SAndrew Jones * TCR flags. 105*30b1bc86SAndrew Jones */ 106*30b1bc86SAndrew Jones #define TCR_TxSZ(x) (((UL(64) - (x)) << 16) | ((UL(64) - (x)) << 0)) 107*30b1bc86SAndrew Jones #define TCR_IRGN_NC ((UL(0) << 8) | (UL(0) << 24)) 108*30b1bc86SAndrew Jones #define TCR_IRGN_WBWA ((UL(1) << 8) | (UL(1) << 24)) 109*30b1bc86SAndrew Jones #define TCR_IRGN_WT ((UL(2) << 8) | (UL(2) << 24)) 110*30b1bc86SAndrew Jones #define TCR_IRGN_WBnWA ((UL(3) << 8) | (UL(3) << 24)) 111*30b1bc86SAndrew Jones #define TCR_IRGN_MASK ((UL(3) << 8) | (UL(3) << 24)) 112*30b1bc86SAndrew Jones #define TCR_ORGN_NC ((UL(0) << 10) | (UL(0) << 26)) 113*30b1bc86SAndrew Jones #define TCR_ORGN_WBWA ((UL(1) << 10) | (UL(1) << 26)) 114*30b1bc86SAndrew Jones #define TCR_ORGN_WT ((UL(2) << 10) | (UL(2) << 26)) 115*30b1bc86SAndrew Jones #define TCR_ORGN_WBnWA ((UL(3) << 10) | (UL(3) << 26)) 116*30b1bc86SAndrew Jones #define TCR_ORGN_MASK ((UL(3) << 10) | (UL(3) << 26)) 117*30b1bc86SAndrew Jones #define TCR_SHARED ((UL(3) << 12) | (UL(3) << 28)) 118*30b1bc86SAndrew Jones #define TCR_TG0_4K (UL(0) << 14) 119*30b1bc86SAndrew Jones #define TCR_TG0_64K (UL(1) << 14) 120*30b1bc86SAndrew Jones #define TCR_TG0_16K (UL(2) << 14) 121*30b1bc86SAndrew Jones #define TCR_TG1_16K (UL(1) << 30) 122*30b1bc86SAndrew Jones #define TCR_TG1_4K (UL(2) << 30) 123*30b1bc86SAndrew Jones #define TCR_TG1_64K (UL(3) << 30) 124*30b1bc86SAndrew Jones #define TCR_ASID16 (UL(1) << 36) 125*30b1bc86SAndrew Jones #define TCR_TBI0 (UL(1) << 37) 126*30b1bc86SAndrew Jones 127*30b1bc86SAndrew Jones /* 128*30b1bc86SAndrew Jones * Memory types available. 129*30b1bc86SAndrew Jones */ 130*30b1bc86SAndrew Jones #define MT_DEVICE_nGnRnE 0 /* noncached */ 131*30b1bc86SAndrew Jones #define MT_DEVICE_nGnRE 1 /* device */ 132*30b1bc86SAndrew Jones #define MT_DEVICE_GRE 2 133*30b1bc86SAndrew Jones #define MT_NORMAL_NC 3 /* writecombine */ 134*30b1bc86SAndrew Jones #define MT_NORMAL 4 135*30b1bc86SAndrew Jones 136*30b1bc86SAndrew Jones #endif /* _ASMARM64_PGTABLE_HWDEF_H_ */ 137