xref: /kvm-unit-tests/lib/arm64/asm/pgtable-hwdef.h (revision 02f1cdc883df50e65bc84386f99c6b66b906103b)
130b1bc86SAndrew Jones #ifndef _ASMARM64_PGTABLE_HWDEF_H_
230b1bc86SAndrew Jones #define _ASMARM64_PGTABLE_HWDEF_H_
330b1bc86SAndrew Jones /*
430b1bc86SAndrew Jones  * From arch/arm64/include/asm/pgtable-hwdef.h
530b1bc86SAndrew Jones  *      arch/arm64/include/asm/memory.h
649f758b8SAndrew Jones  *
749f758b8SAndrew Jones  * Copyright (C) 2017, Red Hat Inc, Andrew Jones <drjones@redhat.com>
849f758b8SAndrew Jones  *
949f758b8SAndrew Jones  * This work is licensed under the terms of the GNU GPL, version 2.
1030b1bc86SAndrew Jones  */
1149f758b8SAndrew Jones 
1230b1bc86SAndrew Jones #define UL(x) _AC(x, UL)
1330b1bc86SAndrew Jones 
1430b1bc86SAndrew Jones #define PTRS_PER_PTE		(1 << (PAGE_SHIFT - 3))
1530b1bc86SAndrew Jones 
1630b1bc86SAndrew Jones /*
1730b1bc86SAndrew Jones  * PGDIR_SHIFT determines the size a top-level page table entry can map
1830b1bc86SAndrew Jones  * (depending on the configuration, this level can be 0, 1 or 2).
1930b1bc86SAndrew Jones  */
2030b1bc86SAndrew Jones #define PGDIR_SHIFT		((PAGE_SHIFT - 3) * PGTABLE_LEVELS + 3)
2130b1bc86SAndrew Jones #define PGDIR_SIZE		(_AC(1, UL) << PGDIR_SHIFT)
2230b1bc86SAndrew Jones #define PGDIR_MASK		(~(PGDIR_SIZE-1))
2330b1bc86SAndrew Jones #define PTRS_PER_PGD		(1 << (VA_BITS - PGDIR_SHIFT))
2430b1bc86SAndrew Jones 
25*02f1cdc8SAlexandru Elisei #define PGD_VALID		(_AT(pgdval_t, 1) << 0)
26*02f1cdc8SAlexandru Elisei 
2730b1bc86SAndrew Jones /* From include/asm-generic/pgtable-nopmd.h */
280226e262SPaolo Bonzini #define PMD_SHIFT		PGDIR_SHIFT
2930b1bc86SAndrew Jones #define PTRS_PER_PMD		1
3030b1bc86SAndrew Jones #define PMD_SIZE		(UL(1) << PMD_SHIFT)
3130b1bc86SAndrew Jones #define PMD_MASK		(~(PMD_SIZE-1))
3230b1bc86SAndrew Jones 
3330b1bc86SAndrew Jones /*
3430b1bc86SAndrew Jones  * Section address mask and size definitions.
3530b1bc86SAndrew Jones  */
3630b1bc86SAndrew Jones #define SECTION_SHIFT		PMD_SHIFT
3730b1bc86SAndrew Jones #define SECTION_SIZE		(_AC(1, UL) << SECTION_SHIFT)
3830b1bc86SAndrew Jones #define SECTION_MASK		(~(SECTION_SIZE-1))
3930b1bc86SAndrew Jones 
4030b1bc86SAndrew Jones /*
4130b1bc86SAndrew Jones  * Hardware page table definitions.
4230b1bc86SAndrew Jones  *
430226e262SPaolo Bonzini  * Level 1 descriptor (PMD).
4430b1bc86SAndrew Jones  */
4530b1bc86SAndrew Jones #define PMD_TYPE_MASK		(_AT(pmdval_t, 3) << 0)
4630b1bc86SAndrew Jones #define PMD_TYPE_FAULT		(_AT(pmdval_t, 0) << 0)
4730b1bc86SAndrew Jones #define PMD_TYPE_TABLE		(_AT(pmdval_t, 3) << 0)
4830b1bc86SAndrew Jones #define PMD_TYPE_SECT		(_AT(pmdval_t, 1) << 0)
4930b1bc86SAndrew Jones #define PMD_TABLE_BIT		(_AT(pmdval_t, 1) << 1)
5030b1bc86SAndrew Jones 
5130b1bc86SAndrew Jones /*
5230b1bc86SAndrew Jones  * Section
5330b1bc86SAndrew Jones  */
5430b1bc86SAndrew Jones #define PMD_SECT_VALID		(_AT(pmdval_t, 1) << 0)
5530b1bc86SAndrew Jones #define PMD_SECT_PROT_NONE	(_AT(pmdval_t, 1) << 58)
5630b1bc86SAndrew Jones #define PMD_SECT_USER		(_AT(pmdval_t, 1) << 6)		/* AP[1] */
5730b1bc86SAndrew Jones #define PMD_SECT_RDONLY		(_AT(pmdval_t, 1) << 7)		/* AP[2] */
5830b1bc86SAndrew Jones #define PMD_SECT_S		(_AT(pmdval_t, 3) << 8)
5930b1bc86SAndrew Jones #define PMD_SECT_AF		(_AT(pmdval_t, 1) << 10)
6030b1bc86SAndrew Jones #define PMD_SECT_NG		(_AT(pmdval_t, 1) << 11)
6130b1bc86SAndrew Jones #define PMD_SECT_PXN		(_AT(pmdval_t, 1) << 53)
6230b1bc86SAndrew Jones #define PMD_SECT_UXN		(_AT(pmdval_t, 1) << 54)
6330b1bc86SAndrew Jones 
6430b1bc86SAndrew Jones /*
6530b1bc86SAndrew Jones  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
6630b1bc86SAndrew Jones  */
6730b1bc86SAndrew Jones #define PMD_ATTRINDX(t)		(_AT(pmdval_t, (t)) << 2)
6830b1bc86SAndrew Jones #define PMD_ATTRINDX_MASK	(_AT(pmdval_t, 7) << 2)
6930b1bc86SAndrew Jones 
7030b1bc86SAndrew Jones /*
7130b1bc86SAndrew Jones  * Level 3 descriptor (PTE).
7230b1bc86SAndrew Jones  */
7330b1bc86SAndrew Jones #define PTE_TYPE_MASK		(_AT(pteval_t, 3) << 0)
7430b1bc86SAndrew Jones #define PTE_TYPE_FAULT		(_AT(pteval_t, 0) << 0)
7530b1bc86SAndrew Jones #define PTE_TYPE_PAGE		(_AT(pteval_t, 3) << 0)
76*02f1cdc8SAlexandru Elisei #define PTE_VALID		(_AT(pteval_t, 1) << 0)
7730b1bc86SAndrew Jones #define PTE_TABLE_BIT		(_AT(pteval_t, 1) << 1)
7830b1bc86SAndrew Jones #define PTE_USER		(_AT(pteval_t, 1) << 6)		/* AP[1] */
7930b1bc86SAndrew Jones #define PTE_RDONLY		(_AT(pteval_t, 1) << 7)		/* AP[2] */
8030b1bc86SAndrew Jones #define PTE_SHARED		(_AT(pteval_t, 3) << 8)		/* SH[1:0], inner shareable */
8130b1bc86SAndrew Jones #define PTE_AF			(_AT(pteval_t, 1) << 10)	/* Access Flag */
8230b1bc86SAndrew Jones #define PTE_NG			(_AT(pteval_t, 1) << 11)	/* nG */
8330b1bc86SAndrew Jones #define PTE_PXN			(_AT(pteval_t, 1) << 53)	/* Privileged XN */
8430b1bc86SAndrew Jones #define PTE_UXN			(_AT(pteval_t, 1) << 54)	/* User XN */
8530b1bc86SAndrew Jones 
8630b1bc86SAndrew Jones /*
8730b1bc86SAndrew Jones  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
8830b1bc86SAndrew Jones  */
8930b1bc86SAndrew Jones #define PTE_ATTRINDX(t)		(_AT(pteval_t, (t)) << 2)
9030b1bc86SAndrew Jones #define PTE_ATTRINDX_MASK	(_AT(pteval_t, 7) << 2)
9130b1bc86SAndrew Jones 
9230b1bc86SAndrew Jones /*
9330b1bc86SAndrew Jones  * Highest possible physical address supported.
9430b1bc86SAndrew Jones  */
9530b1bc86SAndrew Jones #define PHYS_MASK_SHIFT		(48)
9630b1bc86SAndrew Jones #define PHYS_MASK		((UL(1) << PHYS_MASK_SHIFT) - 1)
9730b1bc86SAndrew Jones 
9830b1bc86SAndrew Jones /*
9930b1bc86SAndrew Jones  * TCR flags.
10030b1bc86SAndrew Jones  */
10130b1bc86SAndrew Jones #define TCR_TxSZ(x)		(((UL(64) - (x)) << 16) | ((UL(64) - (x)) << 0))
10230b1bc86SAndrew Jones #define TCR_IRGN_NC		((UL(0) << 8) | (UL(0) << 24))
10330b1bc86SAndrew Jones #define TCR_IRGN_WBWA		((UL(1) << 8) | (UL(1) << 24))
10430b1bc86SAndrew Jones #define TCR_IRGN_WT		((UL(2) << 8) | (UL(2) << 24))
10530b1bc86SAndrew Jones #define TCR_IRGN_WBnWA		((UL(3) << 8) | (UL(3) << 24))
10630b1bc86SAndrew Jones #define TCR_IRGN_MASK		((UL(3) << 8) | (UL(3) << 24))
10730b1bc86SAndrew Jones #define TCR_ORGN_NC		((UL(0) << 10) | (UL(0) << 26))
10830b1bc86SAndrew Jones #define TCR_ORGN_WBWA		((UL(1) << 10) | (UL(1) << 26))
10930b1bc86SAndrew Jones #define TCR_ORGN_WT		((UL(2) << 10) | (UL(2) << 26))
11030b1bc86SAndrew Jones #define TCR_ORGN_WBnWA		((UL(3) << 10) | (UL(3) << 26))
11130b1bc86SAndrew Jones #define TCR_ORGN_MASK		((UL(3) << 10) | (UL(3) << 26))
11230b1bc86SAndrew Jones #define TCR_SHARED		((UL(3) << 12) | (UL(3) << 28))
11330b1bc86SAndrew Jones #define TCR_TG0_4K		(UL(0) << 14)
11430b1bc86SAndrew Jones #define TCR_TG0_64K		(UL(1) << 14)
11530b1bc86SAndrew Jones #define TCR_TG0_16K		(UL(2) << 14)
11630b1bc86SAndrew Jones #define TCR_TG1_16K		(UL(1) << 30)
11730b1bc86SAndrew Jones #define TCR_TG1_4K		(UL(2) << 30)
11830b1bc86SAndrew Jones #define TCR_TG1_64K		(UL(3) << 30)
11930b1bc86SAndrew Jones #define TCR_ASID16		(UL(1) << 36)
12030b1bc86SAndrew Jones #define TCR_TBI0		(UL(1) << 37)
12130b1bc86SAndrew Jones 
12230b1bc86SAndrew Jones /*
12330b1bc86SAndrew Jones  * Memory types available.
12430b1bc86SAndrew Jones  */
12530b1bc86SAndrew Jones #define MT_DEVICE_nGnRnE	0	/* noncached */
12630b1bc86SAndrew Jones #define MT_DEVICE_nGnRE		1	/* device */
12730b1bc86SAndrew Jones #define MT_DEVICE_GRE		2
12830b1bc86SAndrew Jones #define MT_NORMAL_NC		3	/* writecombine */
12930b1bc86SAndrew Jones #define MT_NORMAL		4
13030b1bc86SAndrew Jones 
13130b1bc86SAndrew Jones #endif /* _ASMARM64_PGTABLE_HWDEF_H_ */
132