xref: /kvm-unit-tests/lib/arm/gic-v3.c (revision a5a2d35cba2e4b99ef5dfa77d220a28a7d0159cd)
191a6c3ceSAndrew Jones /*
291a6c3ceSAndrew Jones  * Copyright (C) 2016, Red Hat Inc, Andrew Jones <drjones@redhat.com>
391a6c3ceSAndrew Jones  *
491a6c3ceSAndrew Jones  * This work is licensed under the terms of the GNU LGPL, version 2.
591a6c3ceSAndrew Jones  */
691a6c3ceSAndrew Jones #include <asm/gic.h>
791a6c3ceSAndrew Jones #include <asm/io.h>
891a6c3ceSAndrew Jones 
991a6c3ceSAndrew Jones void gicv3_set_redist_base(size_t stride)
1091a6c3ceSAndrew Jones {
1191a6c3ceSAndrew Jones 	u32 aff = mpidr_compress(get_mpidr());
1291a6c3ceSAndrew Jones 	u64 typer;
13*a5a2d35cSAndrew Jones 	int i = 0;
1491a6c3ceSAndrew Jones 
15*a5a2d35cSAndrew Jones 	while (gicv3_data.redist_bases[i]) {
16*a5a2d35cSAndrew Jones 		void *ptr = gicv3_data.redist_bases[i];
1791a6c3ceSAndrew Jones 		do {
1891a6c3ceSAndrew Jones 			typer = gicv3_read_typer(ptr + GICR_TYPER);
1991a6c3ceSAndrew Jones 			if ((typer >> 32) == aff) {
2091a6c3ceSAndrew Jones 				gicv3_redist_base() = ptr;
2191a6c3ceSAndrew Jones 				return;
2291a6c3ceSAndrew Jones 			}
2391a6c3ceSAndrew Jones 			ptr += stride; /* skip RD_base, SGI_base, etc. */
2491a6c3ceSAndrew Jones 		} while (!(typer & GICR_TYPER_LAST));
25*a5a2d35cSAndrew Jones 		++i;
26*a5a2d35cSAndrew Jones 	}
2791a6c3ceSAndrew Jones 
2891a6c3ceSAndrew Jones 	/* should never reach here */
2991a6c3ceSAndrew Jones 	assert(0);
3091a6c3ceSAndrew Jones }
3191a6c3ceSAndrew Jones 
3291a6c3ceSAndrew Jones void gicv3_enable_defaults(void)
3391a6c3ceSAndrew Jones {
3491a6c3ceSAndrew Jones 	void *dist = gicv3_dist_base();
3591a6c3ceSAndrew Jones 	void *sgi_base;
3691a6c3ceSAndrew Jones 	unsigned int i;
3791a6c3ceSAndrew Jones 
3891a6c3ceSAndrew Jones 	gicv3_data.irq_nr = GICD_TYPER_IRQS(readl(dist + GICD_TYPER));
3991a6c3ceSAndrew Jones 	if (gicv3_data.irq_nr > 1020)
4091a6c3ceSAndrew Jones 		gicv3_data.irq_nr = 1020;
4191a6c3ceSAndrew Jones 
4291a6c3ceSAndrew Jones 	writel(0, dist + GICD_CTLR);
4391a6c3ceSAndrew Jones 	gicv3_dist_wait_for_rwp();
4491a6c3ceSAndrew Jones 
4591a6c3ceSAndrew Jones 	writel(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
4691a6c3ceSAndrew Jones 	       dist + GICD_CTLR);
4791a6c3ceSAndrew Jones 	gicv3_dist_wait_for_rwp();
4891a6c3ceSAndrew Jones 
4991a6c3ceSAndrew Jones 	for (i = 0; i < gicv3_data.irq_nr; i += 4)
5091a6c3ceSAndrew Jones 		writel(~0, dist + GICD_IGROUPR + i);
5191a6c3ceSAndrew Jones 
5291a6c3ceSAndrew Jones 	if (!gicv3_redist_base())
5391a6c3ceSAndrew Jones 		gicv3_set_redist_base(SZ_64K * 2);
5491a6c3ceSAndrew Jones 	sgi_base = gicv3_sgi_base();
5591a6c3ceSAndrew Jones 
5691a6c3ceSAndrew Jones 	writel(~0, sgi_base + GICR_IGROUPR0);
5791a6c3ceSAndrew Jones 
5891a6c3ceSAndrew Jones 	for (i = 0; i < 16; i += 4)
5991a6c3ceSAndrew Jones 		writel(GICD_INT_DEF_PRI_X4, sgi_base + GICR_IPRIORITYR0 + i);
6091a6c3ceSAndrew Jones 
6191a6c3ceSAndrew Jones 	writel(GICD_INT_EN_SET_SGI, sgi_base + GICR_ISENABLER0);
6291a6c3ceSAndrew Jones 
6391a6c3ceSAndrew Jones 	gicv3_write_pmr(GICC_INT_PRI_THRESHOLD);
6491a6c3ceSAndrew Jones 	gicv3_write_grpen1(1);
6591a6c3ceSAndrew Jones }
662e2d471dSAndrew Jones 
672e2d471dSAndrew Jones u32 gicv3_iar_irqnr(u32 iar)
682e2d471dSAndrew Jones {
692e2d471dSAndrew Jones 	return iar & ((1 << 24) - 1);
702e2d471dSAndrew Jones }
712e2d471dSAndrew Jones 
722e2d471dSAndrew Jones void gicv3_ipi_send_mask(int irq, const cpumask_t *dest)
732e2d471dSAndrew Jones {
742e2d471dSAndrew Jones 	u16 tlist;
752e2d471dSAndrew Jones 	int cpu;
762e2d471dSAndrew Jones 
772e2d471dSAndrew Jones 	assert(irq < 16);
782e2d471dSAndrew Jones 
792e2d471dSAndrew Jones 	/*
802e2d471dSAndrew Jones 	 * For each cpu in the mask collect its peers, which are also in
812e2d471dSAndrew Jones 	 * the mask, in order to form target lists.
822e2d471dSAndrew Jones 	 */
832e2d471dSAndrew Jones 	for_each_cpu(cpu, dest) {
842e2d471dSAndrew Jones 		u64 mpidr = cpus[cpu], sgi1r;
852e2d471dSAndrew Jones 		u64 cluster_id;
862e2d471dSAndrew Jones 
872e2d471dSAndrew Jones 		/*
882e2d471dSAndrew Jones 		 * GICv3 can send IPIs to up 16 peer cpus with a single
892e2d471dSAndrew Jones 		 * write to ICC_SGI1R_EL1 (using the target list). Peers
902e2d471dSAndrew Jones 		 * are cpus that have nearly identical MPIDRs, the only
912e2d471dSAndrew Jones 		 * difference being Aff0. The matching upper affinity
922e2d471dSAndrew Jones 		 * levels form the cluster ID.
932e2d471dSAndrew Jones 		 */
942e2d471dSAndrew Jones 		cluster_id = mpidr & ~0xffUL;
952e2d471dSAndrew Jones 		tlist = 0;
962e2d471dSAndrew Jones 
972e2d471dSAndrew Jones 		/*
982e2d471dSAndrew Jones 		 * Sort of open code for_each_cpu in order to have a
992e2d471dSAndrew Jones 		 * nested for_each_cpu loop.
1002e2d471dSAndrew Jones 		 */
1012e2d471dSAndrew Jones 		while (cpu < nr_cpus) {
1022e2d471dSAndrew Jones 			if ((mpidr & 0xff) >= 16) {
1032e2d471dSAndrew Jones 				printf("cpu%d MPIDR:aff0 is %d (>= 16)!\n",
1042e2d471dSAndrew Jones 					cpu, (int)(mpidr & 0xff));
1052e2d471dSAndrew Jones 				break;
1062e2d471dSAndrew Jones 			}
1072e2d471dSAndrew Jones 
1082e2d471dSAndrew Jones 			tlist |= 1 << (mpidr & 0xf);
1092e2d471dSAndrew Jones 
1102e2d471dSAndrew Jones 			cpu = cpumask_next(cpu, dest);
1112e2d471dSAndrew Jones 			if (cpu >= nr_cpus)
1122e2d471dSAndrew Jones 				break;
1132e2d471dSAndrew Jones 
1142e2d471dSAndrew Jones 			mpidr = cpus[cpu];
1152e2d471dSAndrew Jones 
1162e2d471dSAndrew Jones 			if (cluster_id != (mpidr & ~0xffUL)) {
1172e2d471dSAndrew Jones 				/*
1182e2d471dSAndrew Jones 				 * The next cpu isn't in our cluster. Roll
1192e2d471dSAndrew Jones 				 * back the cpu index allowing the outer
1202e2d471dSAndrew Jones 				 * for_each_cpu to find it again with
1212e2d471dSAndrew Jones 				 * cpumask_next
1222e2d471dSAndrew Jones 				 */
1232e2d471dSAndrew Jones 				--cpu;
1242e2d471dSAndrew Jones 				break;
1252e2d471dSAndrew Jones 			}
1262e2d471dSAndrew Jones 		}
1272e2d471dSAndrew Jones 
1282e2d471dSAndrew Jones 		/* Send the IPIs for the target list of this cluster */
1292e2d471dSAndrew Jones 		sgi1r = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3)	|
1302e2d471dSAndrew Jones 			 MPIDR_TO_SGI_AFFINITY(cluster_id, 2)	|
1312e2d471dSAndrew Jones 			 irq << 24				|
1322e2d471dSAndrew Jones 			 MPIDR_TO_SGI_AFFINITY(cluster_id, 1)	|
1332e2d471dSAndrew Jones 			 tlist);
1342e2d471dSAndrew Jones 
1352e2d471dSAndrew Jones 		gicv3_write_sgi1r(sgi1r);
1362e2d471dSAndrew Jones 	}
1372e2d471dSAndrew Jones 
1382e2d471dSAndrew Jones 	/* Force the above writes to ICC_SGI1R_EL1 to be executed */
1392e2d471dSAndrew Jones 	isb();
1402e2d471dSAndrew Jones }
1412e2d471dSAndrew Jones 
1422e2d471dSAndrew Jones void gicv3_ipi_send_single(int irq, int cpu)
1432e2d471dSAndrew Jones {
1442e2d471dSAndrew Jones 	cpumask_t dest;
1452e2d471dSAndrew Jones 
1462e2d471dSAndrew Jones 	cpumask_clear(&dest);
1472e2d471dSAndrew Jones 	cpumask_set_cpu(cpu, &dest);
1482e2d471dSAndrew Jones 	gicv3_ipi_send_mask(irq, &dest);
1492e2d471dSAndrew Jones }
150