xref: /kvm-unit-tests/lib/arm/asm/pgtable-hwdef.h (revision 74ff0e9675ec6d9477f5e98ec7d5d50878fa7ebc)
1 #ifndef _ASMARM_PGTABLE_HWDEF_H_
2 #define _ASMARM_PGTABLE_HWDEF_H_
3 /*
4  * From arch/arm/include/asm/pgtable-3level.h
5  *      arch/arm/include/asm/pgtable-3level-hwdef.h
6  *
7  * Copyright (C) 2017, Red Hat Inc, Andrew Jones <drjones@redhat.com>
8  *
9  * This work is licensed under the terms of the GNU GPL, version 2.
10  */
11 
12 #define PTRS_PER_PGD		4
13 #define PGDIR_SHIFT		30
14 #define PGDIR_SIZE		(_AC(1,UL) << PGDIR_SHIFT)
15 #define PGDIR_MASK		(~((1 << PGDIR_SHIFT) - 1))
16 
17 #define PGD_VALID		(_AT(pgdval_t, 1) << 0)
18 
19 #define PTRS_PER_PTE		512
20 #define PTRS_PER_PMD		512
21 
22 /* For compatibility with arm64 page tables */
23 #define PUD_SIZE		PGDIR_SIZE
24 #define PUD_MASK		PGDIR_MASK
25 
26 #define PMD_SHIFT		21
27 #define PMD_SIZE		(_AC(1,UL) << PMD_SHIFT)
28 #define PMD_MASK		(~((1 << PMD_SHIFT) - 1))
29 
30 #define L_PMD_SECT_VALID	(_AT(pmdval_t, 1) << 0)
31 
32 #define L_PTE_VALID		(_AT(pteval_t, 1) << 0)		/* Valid */
33 #define L_PTE_PRESENT		(_AT(pteval_t, 3) << 0)		/* Present */
34 #define L_PTE_USER		(_AT(pteval_t, 1) << 6)		/* AP[1] */
35 #define L_PTE_SHARED		(_AT(pteval_t, 3) << 8)		/* SH[1:0], inner shareable */
36 #define L_PTE_YOUNG		(_AT(pteval_t, 1) << 10)	/* AF */
37 #define L_PTE_PXN		(_AT(pteval_t, 1) << 53)	/* PXN */
38 #define L_PTE_XN		(_AT(pteval_t, 1) << 54)	/* XN */
39 
40 /*
41  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
42  */
43 #define L_PTE_MT_UNCACHED	(_AT(pteval_t, 0) << 2)	/* strongly ordered */
44 #define L_PTE_MT_BUFFERABLE	(_AT(pteval_t, 1) << 2)	/* normal non-cacheable */
45 #define L_PTE_MT_WRITETHROUGH	(_AT(pteval_t, 2) << 2)	/* normal inner write-through */
46 #define L_PTE_MT_WRITEBACK	(_AT(pteval_t, 3) << 2)	/* normal inner write-back */
47 #define L_PTE_MT_WRITEALLOC	(_AT(pteval_t, 7) << 2)	/* normal inner write-alloc */
48 #define L_PTE_MT_DEV_SHARED	(_AT(pteval_t, 4) << 2)	/* device */
49 #define L_PTE_MT_DEV_NONSHARED	(_AT(pteval_t, 4) << 2)	/* device */
50 #define L_PTE_MT_DEV_WC		(_AT(pteval_t, 1) << 2)	/* normal non-cacheable */
51 #define L_PTE_MT_DEV_CACHED	(_AT(pteval_t, 3) << 2)	/* normal inner write-back */
52 #define L_PTE_MT_MASK		(_AT(pteval_t, 7) << 2)
53 
54 /*
55  * Hardware page table definitions.
56  *
57  * + Level 1/2 descriptor
58  *   - common
59  */
60 #define PMD_TYPE_MASK		(_AT(pmdval_t, 3) << 0)
61 #define PMD_TYPE_FAULT		(_AT(pmdval_t, 0) << 0)
62 #define PMD_TYPE_TABLE		(_AT(pmdval_t, 3) << 0)
63 #define PMD_TYPE_SECT		(_AT(pmdval_t, 1) << 0)
64 #define PMD_SECT_VALID		(_AT(pmdval_t, 1) << 0)
65 #define PMD_TABLE_BIT		(_AT(pmdval_t, 1) << 1)
66 #define PMD_BIT4		(_AT(pmdval_t, 0))
67 #define PMD_DOMAIN(x)		(_AT(pmdval_t, 0))
68 #define PMD_APTABLE_SHIFT	(61)
69 #define PMD_APTABLE		(_AT(pgdval_t, 3) << PGD_APTABLE_SHIFT)
70 #define PMD_PXNTABLE		(_AT(pgdval_t, 1) << 59)
71 
72 /*
73  *   - section
74  */
75 #define PMD_SECT_BUFFERABLE	(_AT(pmdval_t, 1) << 2)
76 #define PMD_SECT_CACHEABLE	(_AT(pmdval_t, 1) << 3)
77 #define PMD_SECT_USER		(_AT(pmdval_t, 1) << 6)		/* AP[1] */
78 #define PMD_SECT_AP2		(_AT(pmdval_t, 1) << 7)		/* read only */
79 #define PMD_SECT_S		(_AT(pmdval_t, 3) << 8)
80 #define PMD_SECT_AF		(_AT(pmdval_t, 1) << 10)
81 #define PMD_SECT_nG		(_AT(pmdval_t, 1) << 11)
82 #define PMD_SECT_PXN		(_AT(pmdval_t, 1) << 53)
83 #define PMD_SECT_XN		(_AT(pmdval_t, 1) << 54)
84 #define PMD_SECT_AP_WRITE	(_AT(pmdval_t, 0))
85 #define PMD_SECT_AP_READ	(_AT(pmdval_t, 0))
86 #define PMD_SECT_AP1		(_AT(pmdval_t, 1) << 6)
87 #define PMD_SECT_TEX(x)		(_AT(pmdval_t, 0))
88 
89 /*
90  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
91  */
92 #define PMD_SECT_UNCACHED	(_AT(pmdval_t, 0) << 2)	/* strongly ordered */
93 #define PMD_SECT_BUFFERED	(_AT(pmdval_t, 1) << 2)	/* normal non-cacheable */
94 #define PMD_SECT_WT		(_AT(pmdval_t, 2) << 2)	/* normal inner write-through */
95 #define PMD_SECT_WB		(_AT(pmdval_t, 3) << 2)	/* normal inner write-back */
96 #define PMD_SECT_WBWA		(_AT(pmdval_t, 7) << 2)	/* normal inner write-alloc */
97 
98 /*
99  * + Level 3 descriptor (PTE)
100  */
101 #define PTE_TYPE_MASK		(_AT(pteval_t, 3) << 0)
102 #define PTE_TYPE_FAULT		(_AT(pteval_t, 0) << 0)
103 #define PTE_TYPE_PAGE		(_AT(pteval_t, 3) << 0)
104 #define PTE_TABLE_BIT		(_AT(pteval_t, 1) << 1)
105 #define PTE_BUFFERABLE		(_AT(pteval_t, 1) << 2)		/* AttrIndx[0] */
106 #define PTE_CACHEABLE		(_AT(pteval_t, 1) << 3)		/* AttrIndx[1] */
107 #define PTE_AP2			(_AT(pteval_t, 1) << 7)		/* AP[2] */
108 #define PTE_EXT_SHARED		(_AT(pteval_t, 3) << 8)		/* SH[1:0], inner shareable */
109 #define PTE_EXT_AF		(_AT(pteval_t, 1) << 10)	/* Access Flag */
110 #define PTE_EXT_NG		(_AT(pteval_t, 1) << 11)	/* nG */
111 #define PTE_EXT_XN		(_AT(pteval_t, 1) << 54)	/* XN */
112 
113 /*
114  * 40-bit physical address supported.
115  */
116 #define PHYS_MASK_SHIFT		(40)
117 #define PHYS_MASK		((_AC(1, ULL) << PHYS_MASK_SHIFT) - 1)
118 
119 #define TTBCR_IRGN0_WBWA	(_AC(1, UL) << 8)
120 #define TTBCR_ORGN0_WBWA	(_AC(1, UL) << 10)
121 #define TTBCR_SH0_SHARED	(_AC(3, UL) << 12)
122 #define TTBCR_IRGN1_WBWA	(_AC(1, UL) << 24)
123 #define TTBCR_ORGN1_WBWA	(_AC(1, UL) << 26)
124 #define TTBCR_SH1_SHARED	(_AC(3, UL) << 28)
125 #define TTBCR_EAE		(_AC(1, UL) << 31)
126 
127 #endif /* _ASMARM_PGTABLE_HWDEF_H_ */
128