Home
last modified time | relevance | path

Searched refs:SCLK (Results 1 – 25 of 25) sorted by relevance

/linux/drivers/spi/
H A Dspi-lm70llp.c51 * D6 8 --> SCLK 3
66 #define SCLK 0x40 macro
116 parport_write_data(pp->port, data | SCLK); in clkHigh()
123 parport_write_data(pp->port, data & ~SCLK); in clkLow()
/linux/include/dt-bindings/clock/
H A Dmicrochip,pic32-clock.h18 #define SCLK 7 macro
/linux/Documentation/devicetree/bindings/sound/
H A Dcs35l34.txt45 SCLK. Otherwise, data is on the falling edge of SCLK.
/linux/Documentation/iio/
H A Dad7944.rst43 +--------------------| SCLK |
67 +--------------------| SCLK |
87 +-------------------------+--------------------| SCLK |
H A Dad4000.rst77 +--------------------| SCLK |
102 +--------------------| SCLK |
119 +--------------------| SCLK |
145 +--------------------| SCLK |
H A Dad4695.rst44 | SCLK |<--------| SCLK |
65 | SCLK |<--------| SCLK |
H A Dad4030.rst86 | SCLK |<--------| SCLK |
H A Dad7606.rst43 | SCLK |<--------| SCLK |
/linux/Documentation/devicetree/bindings/spi/
H A Dspi_oc_tiny.txt9 the input clock to SCLK.
/linux/Documentation/hwmon/
H A Dlm70.rst45 the driver accesses the LM70 using SPI communication: 16 SCLK cycles
/linux/drivers/clk/microchip/
H A Dclk-pic32mzda.c210 clks[SCLK] = pic32_sys_clk_register(&sys_mux_clk, core); in pic32mzda_clk_probe()
/linux/Documentation/spi/
H A Dspi-lm70llp.rst45 D6 8 --> SCLK 3
H A Dspi-summary.rst183 All spiB.* devices share one physical SPI bus segment, with SCLK,
631 SCLK ___ ___ ___ ___ ___ ___ ___ ___
670 SCLK ___ ___ ___ ___ ___ ___ ___ ___
/linux/Documentation/input/devices/
H A Damijoy.rst107 the rising edge of SCLK. MLD output is used to parallel load
/linux/drivers/scsi/sym53c8xx_2/
H A Dsym_defs.h268 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
H A Dsym_hipd.c446 OUTB(np, nc_stest1, SCLK); /* Use the PCI clock as SCSI clock */
/linux/arch/arm/boot/dts/marvell/
H A Darmada-385-turris-omnia.dts588 /* MISO, MOSI, SCLK and CS2 are routed to pin header CN11 */
/linux/drivers/scsi/
H A Dncr53c8xx.h791 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
/linux/drivers/gpu/drm/amd/pm/swsmu/smu12/
H A Drenoir_ppt.c117 CLK_MAP(SCLK, CLOCK_GFXCLK),
/linux/drivers/gpu/drm/amd/pm/swsmu/smu11/
H A Darcturus_ppt.c166 CLK_MAP(SCLK, PPCLK_GFXCLK),
H A Dsienna_cichlid_ppt.c166 CLK_MAP(SCLK, PPCLK_GFXCLK),
1418 size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n", in sienna_cichlid_print_clk_levels()
H A Dnavi10_ppt.c151 CLK_MAP(SCLK, PPCLK_GFXCLK),
1410 *offset += sysfs_emit_at(buf, *offset, "SCLK: %7uMhz %10uMhz\n", in navi10_emit_clk_levels()
1613 size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n", in navi10_print_clk_levels()
/linux/drivers/gpu/drm/amd/pm/swsmu/smu13/
H A Daldebaran_ppt.c159 CLK_MAP(SCLK, PPCLK_GFXCLK),
H A Dsmu_v13_0_7_ppt.c150 CLK_MAP(SCLK, PPCLK_GFXCLK),
1495 size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n", in smu_v13_0_7_print_clk_levels()
/linux/drivers/gpu/drm/amd/pm/swsmu/smu14/
H A Dsmu_v14_0_2_ppt.c143 CLK_MAP(SCLK, PPCLK_GFXCLK),