/linux/Documentation/translations/zh_CN/kbuild/ |
H A D | gcc-plugins.rst | 5 :Original: Documentation/kbuild/gcc-plugins.rst 31 .. [1] https://gcc.gnu.org/onlinedocs/gccint/Plugins.html 32 .. [2] https://gcc.gnu.org/onlinedocs/gccint/Plugin-API.html#Plugin-API 33 .. [3] https://gcc.gnu.org/onlinedocs/gccint/GIMPLE.html 34 .. [4] https://gcc.gnu.org/onlinedocs/gccint/IPA.html 35 .. [5] https://gcc.gnu.org/onlinedocs/gccint/RTL.html 62 **$(src)/scripts/gcc-plugins** 66 **$(src)/scripts/gcc-plugins/gcc-common.h** 71 **$(src)/scripts/gcc-plugins/gcc-generate-gimple-pass.h, 72 $(src)/scripts/gcc-plugins/gcc-generate-ipa-pass.h, [all …]
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | ipq9574.dtsi | 11 #include <dt-bindings/clock/qcom,ipq9574-gcc.h> 14 #include <dt-bindings/reset/qcom,ipq9574-gcc.h> 246 clocks = <&gcc GCC_PCIE0_AUX_CLK>, 247 <&gcc GCC_PCIE0_AHB_CLK>, 248 <&gcc GCC_PCIE0_PIPE_CLK>; 251 assigned-clocks = <&gcc GCC_PCIE0_AUX_CLK>; 254 resets = <&gcc GCC_PCIE0_PHY_BCR>, 255 <&gcc GCC_PCIE0PHY_PHY_BCR>; 269 clocks = <&gcc GCC_PCIE2_AUX_CLK>, 270 <&gcc GCC_PCIE2_AHB_CLK>, [all …]
|
H A D | ipq5424.dtsi | 10 #include <dt-bindings/clock/qcom,ipq5424-gcc.h> 11 #include <dt-bindings/reset/qcom,ipq5424-gcc.h> 165 clocks = <&gcc GCC_PCIE0_AUX_CLK>, 166 <&gcc GCC_PCIE0_AHB_CLK>, 167 <&gcc GCC_PCIE0_PIPE_CLK>; 172 assigned-clocks = <&gcc GCC_PCIE0_AUX_CLK>; 175 resets = <&gcc GCC_PCIE0_PHY_BCR>, 176 <&gcc GCC_PCIE0PHY_PHY_BCR>; 191 clocks = <&gcc GCC_PCIE1_AUX_CLK>, 192 <&gcc GCC_PCIE1_AHB_CLK>, [all …]
|
H A D | ipq8074.dtsi | 7 #include <dt-bindings/clock/qcom,gcc-ipq8074.h> 130 clocks = <&gcc GCC_USB1_AUX_CLK>, 132 <&gcc GCC_USB1_PHY_CFG_AHB_CLK>, 133 <&gcc GCC_USB1_PIPE_CLK>; 142 resets = <&gcc GCC_USB1_PHY_BCR>, 143 <&gcc GCC_USB3PHY_1_PHY_BCR>; 155 clocks = <&gcc GCC_USB1_PHY_CFG_AHB_CLK>, 159 resets = <&gcc GCC_QUSB2_1_PHY_BCR>; 167 clocks = <&gcc GCC_USB0_AUX_CLK>, 169 <&gcc GCC_USB0_PHY_CFG_AHB_CLK>, [all …]
|
H A D | ipq5018.dtsi | 10 #include <dt-bindings/clock/qcom,gcc-ipq5018.h> 11 #include <dt-bindings/reset/qcom,gcc-ipq5018.h> 142 clocks = <&gcc GCC_USB0_PHY_CFG_AHB_CLK>; 144 resets = <&gcc GCC_QUSB2_0_PHY_BCR>; 155 clocks = <&gcc GCC_PCIE1_PIPE_CLK>; 157 resets = <&gcc GCC_PCIE1_PHY_BCR>, 158 <&gcc GCC_PCIE1PHY_PHY_BCR>; 172 clocks = <&gcc GCC_PCIE0_PIPE_CLK>; 174 resets = <&gcc GCC_PCIE0_PHY_BCR>, 175 <&gcc GCC_PCIE0PHY_PHY_BCR>; [all …]
|
H A D | ipq6018.dtsi | 9 #include <dt-bindings/clock/qcom,gcc-ipq6018.h> 10 #include <dt-bindings/reset/qcom,gcc-ipq6018.h> 238 clocks = <&gcc GCC_USB1_PHY_CFG_AHB_CLK>, 242 resets = <&gcc GCC_QUSB2_1_PHY_BCR>; 250 clocks = <&gcc GCC_USB0_AUX_CLK>, 252 <&gcc GCC_USB0_PHY_CFG_AHB_CLK>, 253 <&gcc GCC_USB0_PIPE_CLK>; 262 resets = <&gcc GCC_USB0_PHY_BCR>, 263 <&gcc GCC_USB3PHY_0_PHY_BCR>; 275 clocks = <&gcc GCC_USB0_PHY_CFG_AHB_CLK>, [all …]
|
H A D | sc8180x.dtsi | 9 #include <dt-bindings/clock/qcom,gcc-sc8180x.h> 784 gcc: clock-controller@100000 { label 785 compatible = "qcom,gcc-sc8180x"; 802 clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 803 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 814 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 829 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 843 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 855 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 870 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; [all …]
|
H A D | sc8280xp.dtsi | 8 #include <dt-bindings/clock/qcom,gcc-sc8280xp.h> 828 clocks = <&gcc GCC_EMAC0_AXI_CLK>, 829 <&gcc GCC_EMAC0_SLV_AHB_CLK>, 830 <&gcc GCC_EMAC0_PTP_CLK>, 831 <&gcc GCC_EMAC0_RGMII_CLK>; 842 power-domains = <&gcc EMAC_0_GDSC>; 852 gcc: clock-controller@100000 { label 853 compatible = "qcom,gcc-sc8280xp"; 918 clocks = <&gcc GCC_QUPV3_WRAP_2_M_AHB_CLK>, 919 <&gcc GCC_QUPV3_WRAP_2_S_AHB_CLK>; [all …]
|
H A D | qcs404.dtsi | 7 #include <dt-bindings/clock/qcom,gcc-qcs404.h> 316 clocks = <&gcc GCC_CDSP_CFG_AHB_CLK>; 334 <&gcc GCC_USB_HS_PHY_CFG_AHB_CLK>, 335 <&gcc GCC_USB3_PHY_PIPE_CLK>; 337 resets = <&gcc GCC_USB3_PHY_BCR>, 338 <&gcc GCC_USB3PHY_PHY_BCR>; 348 <&gcc GCC_USB_HS_PHY_CFG_AHB_CLK>, 349 <&gcc GCC_USB2A_PHY_SLEEP_CLK>; 351 resets = <&gcc GCC_USB_HS_PHY_CFG_AHB_BCR>, 352 <&gcc GCC_USB2A_PHY_BCR>; [all …]
|
H A D | msm8953.dtsi | 5 #include <dt-bindings/clock/qcom,gcc-msm8953.h> 188 clocks = <&gcc GCC_CRYPTO_CLK>, 189 <&gcc GCC_CRYPTO_AXI_CLK>, 190 <&gcc GCC_CRYPTO_AHB_CLK>; 474 clocks = <&gcc GCC_USB_PHY_CFG_AHB_CLK>, 475 <&gcc GCC_QUSB_REF_CLK>; 480 resets = <&gcc GCC_QUSB2_PHY_BCR>; 488 clocks = <&gcc GCC_PRNG_AHB_CLK>; 519 clocks = <&gcc GCC_PCNOC_USB3_AXI_CLK>; 865 gcc: clock-controller@1800000 { label [all …]
|
H A D | msm8916.dtsi | 8 #include <dt-bindings/clock/qcom,gcc-msm8916.h> 13 #include <dt-bindings/reset/qcom,gcc-msm8916.h> 258 clocks = <&gcc GCC_CRYPTO_CLK>, 259 <&gcc GCC_CRYPTO_AXI_CLK>, 260 <&gcc GCC_CRYPTO_AHB_CLK>; 448 clocks = <&gcc GCC_PRNG_AHB_CLK>; 1514 gcc: clock-controller@1800000 { label 1515 compatible = "qcom,gcc-msm8916"; 1554 power-domains = <&gcc MDSS_GDSC>; 1556 clocks = <&gcc GCC_MDSS_AHB_CLK>, [all …]
|
/linux/drivers/clk/qcom/ |
H A D | Makefile | 21 obj-$(CONFIG_APQ_GCC_8084) += gcc-apq8084.o 26 obj-$(CONFIG_CLK_X1E80100_GCC) += gcc-x1e80100.o 34 obj-$(CONFIG_IPQ_GCC_4019) += gcc-ipq4019.o 35 obj-$(CONFIG_IPQ_GCC_5018) += gcc-ipq5018.o 36 obj-$(CONFIG_IPQ_GCC_5332) += gcc-ipq5332.o 37 obj-$(CONFIG_IPQ_GCC_5424) += gcc-ipq5424.o 38 obj-$(CONFIG_IPQ_GCC_6018) += gcc-ipq6018.o 39 obj-$(CONFIG_IPQ_GCC_806X) += gcc-ipq806x.o 40 obj-$(CONFIG_IPQ_GCC_8074) += gcc-ipq8074.o 41 obj-$(CONFIG_IPQ_GCC_9574) += gcc-ipq9574.o [all …]
|
/linux/arch/arm/boot/dts/qcom/ |
H A D | qcom-ipq4019.dtsi | 8 #include <dt-bindings/clock/qcom,gcc-ipq4019.h> 54 clocks = <&gcc GCC_APPS_CLK_SRC>; 67 clocks = <&gcc GCC_APPS_CLK_SRC>; 80 clocks = <&gcc GCC_APPS_CLK_SRC>; 93 clocks = <&gcc GCC_APPS_CLK_SRC>; 183 gcc: clock-controller@1800000 { label 184 compatible = "qcom,gcc-ipq4019"; 195 clocks = <&gcc GCC_PRNG_AHB_CLK>; 228 clocks = <&gcc GCC_SDCC1_AHB_CLK>, 229 <&gcc GCC_SDCC1_APPS_CLK>, [all …]
|
H A D | qcom-ipq8064.dtsi | 7 #include <dt-bindings/clock/qcom,gcc-ipq806x.h> 10 #include <dt-bindings/reset/qcom,gcc-ipq806x.h> 360 clocks = <&gcc RPM_MSG_RAM_H_CLK>; 499 gcc: clock-controller@900000 { label 500 compatible = "qcom,gcc-ipq8064", "syscon"; 556 compatible = "qcom,kpss-gcc-ipq8064", "qcom,kpss-gcc", "syscon"; 558 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 566 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 580 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 601 clocks = <&gcc USB30_0_MASTER_CLK>; [all …]
|
H A D | qcom-msm8660.dtsi | 6 #include <dt-bindings/clock/qcom,gcc-msm8660.h> 22 enable-method = "qcom,gcc-msm8660"; 30 enable-method = "qcom,gcc-msm8660"; 113 gcc: clock-controller@900000 { label 114 compatible = "qcom,gcc-msm8660"; 126 clocks = <&gcc GSBI1_H_CLK>; 140 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>; 152 clocks = <&gcc GSBI3_H_CLK>; 165 clocks = <&gcc GSBI3_QUP_CLK>, <&gcc GSBI3_H_CLK>; 177 clocks = <&gcc GSBI6_H_CLK>; [all …]
|
H A D | qcom-mdm9615.dtsi | 12 #include <dt-bindings/clock/qcom,gcc-mdm9615.h> 14 #include <dt-bindings/reset/qcom,gcc-mdm9615.h> 102 gcc: clock-controller@900000 { label 103 compatible = "qcom,gcc-mdm9615"; 117 <&gcc PLL4_VOTE>, 133 compatible = "qcom,kpss-gcc-mdm9615", "qcom,kpss-gcc", "syscon"; 140 clocks = <&gcc PRNG_CLK>; 142 assigned-clocks = <&gcc PRNG_CLK>; 150 clocks = <&gcc GSBI2_H_CLK>; 164 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>; [all …]
|
H A D | qcom-msm8960.dtsi | 5 #include <dt-bindings/clock/qcom,gcc-msm8960.h> 6 #include <dt-bindings/reset/qcom,gcc-msm8960.h> 188 gcc: clock-controller@900000 { label 189 compatible = "qcom,gcc-msm8960", "syscon"; 217 <&gcc PLL4_VOTE>, 239 <&gcc PLL3>, 240 <&gcc PLL8_VOTE>, 257 compatible = "qcom,kpss-gcc-msm8960", "qcom,kpss-gcc", "syscon"; 259 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 278 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; [all …]
|
H A D | qcom-apq8064.dtsi | 4 #include <dt-bindings/clock/qcom,gcc-msm8960.h> 6 #include <dt-bindings/reset/qcom,gcc-msm8960.h> 366 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 375 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 384 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 393 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 449 clocks = <&gcc GSBI1_H_CLK>; 462 clocks = <&gcc GSBI1_UART_CLK>, <&gcc GSBI1_H_CLK>; 474 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>; 488 clocks = <&gcc GSBI2_H_CLK>; [all …]
|
H A D | qcom-sdx65.dtsi | 9 #include <dt-bindings/clock/qcom,gcc-sdx65.h> 204 gcc: clock-controller@100000 { label 205 compatible = "qcom,gcc-sdx65"; 226 clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 238 resets = <&gcc GCC_QUSB2PHY_BCR>; 246 clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 247 <&gcc GCC_USB3_PRIM_CLKREF_EN>, 248 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 249 <&gcc GCC_USB3_PHY_PIPE_CLK>; 258 resets = <&gcc GCC_USB3_PHY_BCR>, [all …]
|
H A D | qcom-msm8974pro.dtsi | 4 &gcc { 5 compatible = "qcom,gcc-msm8974pro"; 13 clocks = <&gcc GCC_SDCC1_AHB_CLK>, 14 <&gcc GCC_SDCC1_APPS_CLK>, 16 <&gcc GCC_SDCC1_CDCCAL_FF_CLK>, 17 <&gcc GCC_SDCC1_CDCCAL_SLEEP_CLK>;
|
/linux/Documentation/kbuild/ |
H A D | gcc-plugins.rst | 26 .. [1] https://gcc.gnu.org/onlinedocs/gccint/Plugins.html 27 .. [2] https://gcc.gnu.org/onlinedocs/gccint/Plugin-API.html#Plugin-API 28 .. [3] https://gcc.gnu.org/onlinedocs/gccint/GIMPLE.html 29 .. [4] https://gcc.gnu.org/onlinedocs/gccint/IPA.html 30 .. [5] https://gcc.gnu.org/onlinedocs/gccint/RTL.html 64 **$(src)/scripts/gcc-plugins** 68 **$(src)/scripts/gcc-plugins/gcc-common.h** 71 It should be always included instead of individual gcc headers. 73 **$(src)/scripts/gcc-plugins/gcc-generate-gimple-pass.h, 74 $(src)/scripts/gcc-plugins/gcc-generate-ipa-pass.h, [all …]
|
/linux/scripts/ |
H A D | Makefile.gcc-plugins | 3 gcc-plugin-$(CONFIG_GCC_PLUGIN_LATENT_ENTROPY) += latent_entropy_plugin.so 4 gcc-plugin-cflags-$(CONFIG_GCC_PLUGIN_LATENT_ENTROPY) \ 13 …CFLAGS := $(strip $(addprefix -fplugin=$(objtree)/scripts/gcc-plugins/, $(gcc-plugin-y)) $(gcc-plu… 21 gcc-plugin-external-$(CONFIG_GCC_PLUGIN_RANDSTRUCT) \ 23 gcc-plugin-external-$(CONFIG_GCC_PLUGIN_STACKLEAK) \ 28 GCC_PLUGIN := $(gcc-plugin-y) $(gcc-plugin-external-y)
|
/linux/Documentation/devicetree/bindings/net/ |
H A D | qcom-emac.txt | 41 clocks = <&gcc 0>, <&gcc 1>, <&gcc 3>, <&gcc 4>, <&gcc 5>, 42 <&gcc 6>, <&gcc 7>; 90 clocks = <&gcc 0>, <&gcc 1>, <&gcc 3>, <&gcc 4>, <&gcc 5>, 91 <&gcc 6>, <&gcc 7>;
|
/linux/Documentation/translations/sp_SP/process/ |
H A D | programming-language.rst | 12 Más concretamente, el kernel normalmente se compila con ``gcc`` [sp-gcc]_ 13 bajo ``-std=gnu11`` [sp-gcc-c-dialect-options]_: el dialecto GNU de ISO C11. 28 [sp-gcc-attribute-syntax]_. Los atributos permiten introducir semántica 47 .. [sp-gcc] https://gcc.gnu.org 50 .. [sp-gcc-c-dialect-options] https://gcc.gnu.org/onlinedocs/gcc/C-Dialect-Options.html 51 .. [sp-gnu-extensions] https://gcc.gnu.org/onlinedocs/gcc/C-Extensions.html 52 .. [sp-gcc-attribute-syntax] https://gcc.gnu.org/onlinedocs/gcc/Attribute-Syntax.html
|
/linux/Documentation/process/ |
H A D | programming-language.rst | 7 More precisely, the kernel is typically compiled with ``gcc`` [gcc]_ 8 under ``-std=gnu11`` [gcc-c-dialect-options]_: the GNU dialect of ISO C11. 19 [gcc-attribute-syntax]_. Attributes allow to introduce 49 .. [gcc] https://gcc.gnu.org citation in Rust 51 .. [gcc-c-dialect-options] https://gcc.gnu.org/onlinedocs/gcc/C-Dialect-Options.html 52 .. [gnu-extensions] https://gcc.gnu.org/onlinedocs/gcc/C-Extensions.html 53 .. [gcc-attribute-syntax] https://gcc.gnu.org/onlinedocs/gcc/Attribute-Syntax.html
|