1bae2f597SVamsi krishna Lanka// SPDX-License-Identifier: BSD-3-Clause 2bae2f597SVamsi krishna Lanka/* 3bae2f597SVamsi krishna Lanka * SDX65 SoC device tree source 4bae2f597SVamsi krishna Lanka * 5bae2f597SVamsi krishna Lanka * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved. 6bae2f597SVamsi krishna Lanka * 7bae2f597SVamsi krishna Lanka */ 8bae2f597SVamsi krishna Lanka 9bae2f597SVamsi krishna Lanka#include <dt-bindings/clock/qcom,gcc-sdx65.h> 10bae2f597SVamsi krishna Lanka#include <dt-bindings/clock/qcom,rpmh.h> 119c0bb384SRohit Agarwal#include <dt-bindings/gpio/gpio.h> 12bae2f597SVamsi krishna Lanka#include <dt-bindings/interrupt-controller/arm-gic.h> 1352fedb2fSRohit Agarwal#include <dt-bindings/power/qcom-rpmpd.h> 14bae2f597SVamsi krishna Lanka#include <dt-bindings/soc/qcom,rpmh-rsc.h> 1514079448SAlex Elder#include <dt-bindings/interconnect/qcom,sdx65.h> 16bae2f597SVamsi krishna Lanka 17bae2f597SVamsi krishna Lanka/ { 18bae2f597SVamsi krishna Lanka #address-cells = <1>; 19bae2f597SVamsi krishna Lanka #size-cells = <1>; 20bae2f597SVamsi krishna Lanka qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>; 21bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 22bae2f597SVamsi krishna Lanka 23bae2f597SVamsi krishna Lanka memory { 24bae2f597SVamsi krishna Lanka device_type = "memory"; 25bae2f597SVamsi krishna Lanka reg = <0 0>; 26bae2f597SVamsi krishna Lanka }; 27bae2f597SVamsi krishna Lanka 28bae2f597SVamsi krishna Lanka clocks { 29bae2f597SVamsi krishna Lanka xo_board: xo-board { 30bae2f597SVamsi krishna Lanka compatible = "fixed-clock"; 31bae2f597SVamsi krishna Lanka clock-frequency = <76800000>; 32bae2f597SVamsi krishna Lanka clock-output-names = "xo_board"; 33bae2f597SVamsi krishna Lanka #clock-cells = <0>; 34bae2f597SVamsi krishna Lanka }; 35bae2f597SVamsi krishna Lanka 36bae2f597SVamsi krishna Lanka sleep_clk: sleep-clk { 37bae2f597SVamsi krishna Lanka compatible = "fixed-clock"; 38bae2f597SVamsi krishna Lanka clock-frequency = <32764>; 39bae2f597SVamsi krishna Lanka clock-output-names = "sleep_clk"; 40bae2f597SVamsi krishna Lanka #clock-cells = <0>; 41bae2f597SVamsi krishna Lanka }; 420ec15b6fSKaushal Kumar 430ec15b6fSKaushal Kumar nand_clk_dummy: nand-clk-dummy { 440ec15b6fSKaushal Kumar compatible = "fixed-clock"; 450ec15b6fSKaushal Kumar clock-frequency = <32764>; 460ec15b6fSKaushal Kumar #clock-cells = <0>; 470ec15b6fSKaushal Kumar }; 48bae2f597SVamsi krishna Lanka }; 49bae2f597SVamsi krishna Lanka 50bae2f597SVamsi krishna Lanka cpus { 51bae2f597SVamsi krishna Lanka #address-cells = <1>; 52bae2f597SVamsi krishna Lanka #size-cells = <0>; 53bae2f597SVamsi krishna Lanka 54bae2f597SVamsi krishna Lanka cpu0: cpu@0 { 55bae2f597SVamsi krishna Lanka device_type = "cpu"; 56bae2f597SVamsi krishna Lanka compatible = "arm,cortex-a7"; 57bae2f597SVamsi krishna Lanka reg = <0x0>; 58bae2f597SVamsi krishna Lanka enable-method = "psci"; 59b427679aSRohit Agarwal clocks = <&apcs>; 60b427679aSRohit Agarwal power-domains = <&rpmhpd SDX65_CX_AO>; 61*ae33b874SRob Herring (Arm) power-domain-names = "perf"; 62b427679aSRohit Agarwal operating-points-v2 = <&cpu_opp_table>; 63b427679aSRohit Agarwal }; 64b427679aSRohit Agarwal }; 65b427679aSRohit Agarwal 66295bc719SKrzysztof Kozlowski firmware { 67295bc719SKrzysztof Kozlowski scm { 68295bc719SKrzysztof Kozlowski compatible = "qcom,scm-sdx65", "qcom,scm"; 69295bc719SKrzysztof Kozlowski }; 70295bc719SKrzysztof Kozlowski }; 71295bc719SKrzysztof Kozlowski 72295bc719SKrzysztof Kozlowski mc_virt: interconnect-mc-virt { 73295bc719SKrzysztof Kozlowski compatible = "qcom,sdx65-mc-virt"; 74295bc719SKrzysztof Kozlowski #interconnect-cells = <1>; 75295bc719SKrzysztof Kozlowski qcom,bcm-voters = <&apps_bcm_voter>; 76295bc719SKrzysztof Kozlowski }; 77295bc719SKrzysztof Kozlowski 78295bc719SKrzysztof Kozlowski cpu_opp_table: opp-table-cpu { 79b427679aSRohit Agarwal compatible = "operating-points-v2"; 80b427679aSRohit Agarwal opp-shared; 81b427679aSRohit Agarwal 82b427679aSRohit Agarwal opp-345600000 { 83b427679aSRohit Agarwal opp-hz = /bits/ 64 <345600000>; 84b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_low_svs>; 85b427679aSRohit Agarwal }; 86b427679aSRohit Agarwal 87b427679aSRohit Agarwal opp-576000000 { 88b427679aSRohit Agarwal opp-hz = /bits/ 64 <576000000>; 89b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_svs>; 90b427679aSRohit Agarwal }; 91b427679aSRohit Agarwal 92b427679aSRohit Agarwal opp-1094400000 { 93b427679aSRohit Agarwal opp-hz = /bits/ 64 <1094400000>; 94b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_nom>; 95b427679aSRohit Agarwal }; 96b427679aSRohit Agarwal 97b427679aSRohit Agarwal opp-1497600000 { 98b427679aSRohit Agarwal opp-hz = /bits/ 64 <1497600000>; 99b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_turbo>; 100bae2f597SVamsi krishna Lanka }; 101bae2f597SVamsi krishna Lanka }; 102bae2f597SVamsi krishna Lanka 103bae2f597SVamsi krishna Lanka psci { 104bae2f597SVamsi krishna Lanka compatible = "arm,psci-1.0"; 105bae2f597SVamsi krishna Lanka method = "smc"; 106bae2f597SVamsi krishna Lanka }; 107bae2f597SVamsi krishna Lanka 108bae2f597SVamsi krishna Lanka reserved_memory: reserved-memory { 109bae2f597SVamsi krishna Lanka #address-cells = <1>; 110bae2f597SVamsi krishna Lanka #size-cells = <1>; 111bae2f597SVamsi krishna Lanka ranges; 112bae2f597SVamsi krishna Lanka 113a30be444SRohit Agarwal tz_heap_mem: memory@8fcad000 { 114a30be444SRohit Agarwal no-map; 115a30be444SRohit Agarwal reg = <0x8fcad000 0x40000>; 116a30be444SRohit Agarwal }; 117a30be444SRohit Agarwal 118a30be444SRohit Agarwal secdata_mem: memory@8fcfd000 { 119a30be444SRohit Agarwal no-map; 120a30be444SRohit Agarwal reg = <0x8fcfd000 0x1000>; 121a30be444SRohit Agarwal }; 122a30be444SRohit Agarwal 123a30be444SRohit Agarwal hyp_mem: memory@8fd00000 { 124a30be444SRohit Agarwal no-map; 125a30be444SRohit Agarwal reg = <0x8fd00000 0x80000>; 126a30be444SRohit Agarwal }; 127a30be444SRohit Agarwal 128a30be444SRohit Agarwal access_control_mem: memory@8fd80000 { 129a30be444SRohit Agarwal no-map; 130a30be444SRohit Agarwal reg = <0x8fd80000 0x80000>; 131a30be444SRohit Agarwal }; 132a30be444SRohit Agarwal 133a30be444SRohit Agarwal aop_mem: memory@8fe00000 { 134a30be444SRohit Agarwal no-map; 135a30be444SRohit Agarwal reg = <0x8fe00000 0x20000>; 136a30be444SRohit Agarwal }; 137a30be444SRohit Agarwal 138a30be444SRohit Agarwal smem_mem: memory@8fe20000 { 139e378b965SRohit Agarwal compatible = "qcom,smem"; 140a30be444SRohit Agarwal reg = <0x8fe20000 0xc0000>; 141e378b965SRohit Agarwal hwlocks = <&tcsr_mutex 3>; 142e378b965SRohit Agarwal no-map; 143a30be444SRohit Agarwal }; 144a30be444SRohit Agarwal 145bae2f597SVamsi krishna Lanka cmd_db: reserved-memory@8fee0000 { 146bae2f597SVamsi krishna Lanka compatible = "qcom,cmd-db"; 147bae2f597SVamsi krishna Lanka reg = <0x8fee0000 0x20000>; 148bae2f597SVamsi krishna Lanka no-map; 149bae2f597SVamsi krishna Lanka }; 150a30be444SRohit Agarwal 151a30be444SRohit Agarwal tz_mem: memory@8ff00000 { 152a30be444SRohit Agarwal no-map; 153a30be444SRohit Agarwal reg = <0x8ff00000 0x100000>; 154a30be444SRohit Agarwal }; 155a30be444SRohit Agarwal 156a30be444SRohit Agarwal tz_apps_mem: memory@90000000 { 157a30be444SRohit Agarwal no-map; 158a30be444SRohit Agarwal reg = <0x90000000 0x500000>; 159a30be444SRohit Agarwal }; 160a30be444SRohit Agarwal 161a30be444SRohit Agarwal llcc_tcm_mem: memory@15800000 { 162a30be444SRohit Agarwal no-map; 163a30be444SRohit Agarwal reg = <0x15800000 0x800000>; 164a30be444SRohit Agarwal }; 165bae2f597SVamsi krishna Lanka }; 166bae2f597SVamsi krishna Lanka 1677f928c73SRohit Agarwal smp2p-mpss { 1687f928c73SRohit Agarwal compatible = "qcom,smp2p"; 1697f928c73SRohit Agarwal qcom,smem = <435>, <428>; 1707f928c73SRohit Agarwal interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>; 1717f928c73SRohit Agarwal mboxes = <&apcs 14>; 1727f928c73SRohit Agarwal qcom,local-pid = <0>; 1737f928c73SRohit Agarwal qcom,remote-pid = <1>; 1747f928c73SRohit Agarwal 1757f928c73SRohit Agarwal modem_smp2p_out: master-kernel { 1767f928c73SRohit Agarwal qcom,entry-name = "master-kernel"; 1777f928c73SRohit Agarwal #qcom,smem-state-cells = <1>; 1787f928c73SRohit Agarwal }; 1797f928c73SRohit Agarwal 1807f928c73SRohit Agarwal modem_smp2p_in: slave-kernel { 1817f928c73SRohit Agarwal qcom,entry-name = "slave-kernel"; 1827f928c73SRohit Agarwal interrupt-controller; 1837f928c73SRohit Agarwal #interrupt-cells = <2>; 1847f928c73SRohit Agarwal }; 1857f928c73SRohit Agarwal 1867f928c73SRohit Agarwal ipa_smp2p_out: ipa-ap-to-modem { 1877f928c73SRohit Agarwal qcom,entry-name = "ipa"; 1887f928c73SRohit Agarwal #qcom,smem-state-cells = <1>; 1897f928c73SRohit Agarwal }; 1907f928c73SRohit Agarwal 1917f928c73SRohit Agarwal ipa_smp2p_in: ipa-modem-to-ap { 1927f928c73SRohit Agarwal qcom,entry-name = "ipa"; 1937f928c73SRohit Agarwal interrupt-controller; 1947f928c73SRohit Agarwal #interrupt-cells = <2>; 1957f928c73SRohit Agarwal }; 1967f928c73SRohit Agarwal }; 1977f928c73SRohit Agarwal 198bae2f597SVamsi krishna Lanka soc: soc { 199bae2f597SVamsi krishna Lanka #address-cells = <1>; 200bae2f597SVamsi krishna Lanka #size-cells = <1>; 201bae2f597SVamsi krishna Lanka ranges; 202bae2f597SVamsi krishna Lanka compatible = "simple-bus"; 203bae2f597SVamsi krishna Lanka 204bae2f597SVamsi krishna Lanka gcc: clock-controller@100000 { 205bae2f597SVamsi krishna Lanka compatible = "qcom,gcc-sdx65"; 206bae2f597SVamsi krishna Lanka reg = <0x00100000 0x001f7400>; 207f64f653dSKrzysztof Kozlowski clocks = <&rpmhcc RPMH_CXO_CLK>, 208f64f653dSKrzysztof Kozlowski <&rpmhcc RPMH_CXO_CLK_A>, 209f64f653dSKrzysztof Kozlowski <&sleep_clk>, 210f64f653dSKrzysztof Kozlowski <&pcie_phy>, 211f64f653dSKrzysztof Kozlowski <0>; 212f64f653dSKrzysztof Kozlowski clock-names = "bi_tcxo", 213f64f653dSKrzysztof Kozlowski "bi_tcxo_ao", 214f64f653dSKrzysztof Kozlowski "sleep_clk", 215f64f653dSKrzysztof Kozlowski "pcie_pipe_clk", 216f64f653dSKrzysztof Kozlowski "usb3_phy_wrapper_gcc_usb30_pipe_clk"; 217fbb6447dSRohit Agarwal #power-domain-cells = <1>; 218bae2f597SVamsi krishna Lanka #clock-cells = <1>; 219bae2f597SVamsi krishna Lanka #reset-cells = <1>; 220bae2f597SVamsi krishna Lanka }; 221bae2f597SVamsi krishna Lanka 222bae2f597SVamsi krishna Lanka blsp1_uart3: serial@831000 { 223bae2f597SVamsi krishna Lanka compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 224bae2f597SVamsi krishna Lanka reg = <0x00831000 0x200>; 225bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 226bae2f597SVamsi krishna Lanka clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 227bae2f597SVamsi krishna Lanka clock-names = "core", "iface"; 228bae2f597SVamsi krishna Lanka status = "disabled"; 229bae2f597SVamsi krishna Lanka }; 230bae2f597SVamsi krishna Lanka 231fbb6447dSRohit Agarwal usb_hsphy: phy@ff4000 { 2324cd90875SKrzysztof Kozlowski compatible = "qcom,sdx65-usb-hs-phy", 2334cd90875SKrzysztof Kozlowski "qcom,usb-snps-hs-7nm-phy"; 234fbb6447dSRohit Agarwal reg = <0xff4000 0x120>; 235fbb6447dSRohit Agarwal #phy-cells = <0>; 236fbb6447dSRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 237fbb6447dSRohit Agarwal clock-names = "ref"; 238fbb6447dSRohit Agarwal resets = <&gcc GCC_QUSB2PHY_BCR>; 239280ecc19SAlex Elder status = "disabled"; 240fbb6447dSRohit Agarwal }; 241fbb6447dSRohit Agarwal 242fbb6447dSRohit Agarwal usb_qmpphy: phy@ff6000 { 243fbb6447dSRohit Agarwal compatible = "qcom,sdx65-qmp-usb3-uni-phy"; 244d721d6b1SDmitry Baryshkov reg = <0x00ff6000 0x2000>; 245fbb6447dSRohit Agarwal 246fbb6447dSRohit Agarwal clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 247d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PRIM_CLKREF_EN>, 248fbb6447dSRohit Agarwal <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 249d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PHY_PIPE_CLK>; 250d721d6b1SDmitry Baryshkov clock-names = "aux", 251d721d6b1SDmitry Baryshkov "ref", 252d721d6b1SDmitry Baryshkov "cfg_ahb", 253d721d6b1SDmitry Baryshkov "pipe"; 254d721d6b1SDmitry Baryshkov clock-output-names = "usb3_uni_phy_pipe_clk_src"; 255d721d6b1SDmitry Baryshkov #clock-cells = <0>; 256d721d6b1SDmitry Baryshkov #phy-cells = <0>; 257fbb6447dSRohit Agarwal 258d721d6b1SDmitry Baryshkov resets = <&gcc GCC_USB3_PHY_BCR>, 259d721d6b1SDmitry Baryshkov <&gcc GCC_USB3PHY_PHY_BCR>; 260d721d6b1SDmitry Baryshkov reset-names = "phy", 261d721d6b1SDmitry Baryshkov "phy_phy"; 262fbb6447dSRohit Agarwal 263280ecc19SAlex Elder status = "disabled"; 264280ecc19SAlex Elder 265fbb6447dSRohit Agarwal }; 266fbb6447dSRohit Agarwal 267b456b5e7SRohit Agarwal system_noc: interconnect@1620000 { 268b456b5e7SRohit Agarwal compatible = "qcom,sdx65-system-noc"; 269b456b5e7SRohit Agarwal reg = <0x01620000 0x31200>; 270b456b5e7SRohit Agarwal #interconnect-cells = <1>; 271b456b5e7SRohit Agarwal qcom,bcm-voters = <&apps_bcm_voter>; 272b456b5e7SRohit Agarwal }; 273b456b5e7SRohit Agarwal 274ab11b74dSKaushal Kumar qpic_bam: dma-controller@1b04000 { 275ab11b74dSKaushal Kumar compatible = "qcom,bam-v1.7.0"; 276ab11b74dSKaushal Kumar reg = <0x01b04000 0x1c000>; 277ab11b74dSKaushal Kumar interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 278ab11b74dSKaushal Kumar clocks = <&rpmhcc RPMH_QPIC_CLK>; 279ab11b74dSKaushal Kumar clock-names = "bam_clk"; 280ab11b74dSKaushal Kumar #dma-cells = <1>; 281ab11b74dSKaushal Kumar qcom,ee = <0>; 282ab11b74dSKaushal Kumar qcom,controlled-remotely; 283ab11b74dSKaushal Kumar status = "disabled"; 284ab11b74dSKaushal Kumar }; 285ab11b74dSKaushal Kumar 2860ec15b6fSKaushal Kumar qpic_nand: nand-controller@1b30000 { 2870ec15b6fSKaushal Kumar compatible = "qcom,sdx55-nand"; 2880ec15b6fSKaushal Kumar reg = <0x01b30000 0x10000>; 2890ec15b6fSKaushal Kumar #address-cells = <1>; 2900ec15b6fSKaushal Kumar #size-cells = <0>; 2910ec15b6fSKaushal Kumar clocks = <&rpmhcc RPMH_QPIC_CLK>, 2920ec15b6fSKaushal Kumar <&nand_clk_dummy>; 2930ec15b6fSKaushal Kumar clock-names = "core", "aon"; 2940ec15b6fSKaushal Kumar 2950ec15b6fSKaushal Kumar dmas = <&qpic_bam 0>, 2960ec15b6fSKaushal Kumar <&qpic_bam 1>, 2970ec15b6fSKaushal Kumar <&qpic_bam 2>; 2980ec15b6fSKaushal Kumar dma-names = "tx", "rx", "cmd"; 2990ec15b6fSKaushal Kumar status = "disabled"; 3000ec15b6fSKaushal Kumar }; 3010ec15b6fSKaushal Kumar 3029c0bb384SRohit Agarwal pcie_ep: pcie-ep@1c00000 { 3039c0bb384SRohit Agarwal compatible = "qcom,sdx65-pcie-ep", "qcom,sdx55-pcie-ep"; 3049c0bb384SRohit Agarwal reg = <0x01c00000 0x3000>, 3059c0bb384SRohit Agarwal <0x40000000 0xf1d>, 3069c0bb384SRohit Agarwal <0x40000f20 0xa8>, 3079c0bb384SRohit Agarwal <0x40001000 0x1000>, 3089c0bb384SRohit Agarwal <0x40200000 0x100000>, 3099c0bb384SRohit Agarwal <0x01c03000 0x3000>; 3109c0bb384SRohit Agarwal reg-names = "parf", 3119c0bb384SRohit Agarwal "dbi", 3129c0bb384SRohit Agarwal "elbi", 3139c0bb384SRohit Agarwal "atu", 3149c0bb384SRohit Agarwal "addr_space", 3159c0bb384SRohit Agarwal "mmio"; 3169c0bb384SRohit Agarwal 3179c0bb384SRohit Agarwal qcom,perst-regs = <&tcsr 0xb258 0xb270>; 3189c0bb384SRohit Agarwal 3199c0bb384SRohit Agarwal clocks = <&gcc GCC_PCIE_AUX_CLK>, 3209c0bb384SRohit Agarwal <&gcc GCC_PCIE_CFG_AHB_CLK>, 3219c0bb384SRohit Agarwal <&gcc GCC_PCIE_MSTR_AXI_CLK>, 3229c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLV_AXI_CLK>, 3239c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 3249c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLEEP_CLK>, 3259c0bb384SRohit Agarwal <&gcc GCC_PCIE_0_CLKREF_EN>; 3269c0bb384SRohit Agarwal clock-names = "aux", 3279c0bb384SRohit Agarwal "cfg", 3289c0bb384SRohit Agarwal "bus_master", 3299c0bb384SRohit Agarwal "bus_slave", 3309c0bb384SRohit Agarwal "slave_q2a", 3319c0bb384SRohit Agarwal "sleep", 3329c0bb384SRohit Agarwal "ref"; 3339c0bb384SRohit Agarwal 3349c0bb384SRohit Agarwal interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 3359c0bb384SRohit Agarwal <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 3369c0bb384SRohit Agarwal interrupt-names = "global", "doorbell"; 3379c0bb384SRohit Agarwal 33884d2ae7cSKrishna chaitanya chundru interconnects = <&system_noc MASTER_PCIE_0 &mc_virt SLAVE_EBI1>, 33984d2ae7cSKrishna chaitanya chundru <&mem_noc MASTER_APPSS_PROC &system_noc SLAVE_PCIE_0>; 34084d2ae7cSKrishna chaitanya chundru interconnect-names = "pcie-mem", "cpu-pcie"; 34184d2ae7cSKrishna chaitanya chundru 3429c0bb384SRohit Agarwal resets = <&gcc GCC_PCIE_BCR>; 3439c0bb384SRohit Agarwal reset-names = "core"; 3449c0bb384SRohit Agarwal 3459c0bb384SRohit Agarwal power-domains = <&gcc PCIE_GDSC>; 3469c0bb384SRohit Agarwal 3479c0bb384SRohit Agarwal phys = <&pcie_phy>; 34894da379dSKrzysztof Kozlowski phy-names = "pciephy"; 3499c0bb384SRohit Agarwal 3509c0bb384SRohit Agarwal max-link-speed = <3>; 3519c0bb384SRohit Agarwal num-lanes = <2>; 35246cc6872SManivannan Sadhasivam linux,pci-domain = <0>; 3539c0bb384SRohit Agarwal 3549c0bb384SRohit Agarwal status = "disabled"; 3559c0bb384SRohit Agarwal }; 3569c0bb384SRohit Agarwal 35757b60d03SRohit Agarwal pcie_phy: phy@1c06000 { 35857b60d03SRohit Agarwal compatible = "qcom,sdx65-qmp-gen4x2-pcie-phy"; 35957b60d03SRohit Agarwal reg = <0x01c06000 0x2000>; 36057b60d03SRohit Agarwal 36157b60d03SRohit Agarwal clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>, 36257b60d03SRohit Agarwal <&gcc GCC_PCIE_CFG_AHB_CLK>, 36357b60d03SRohit Agarwal <&gcc GCC_PCIE_0_CLKREF_EN>, 36457b60d03SRohit Agarwal <&gcc GCC_PCIE_RCHNG_PHY_CLK>, 36557b60d03SRohit Agarwal <&gcc GCC_PCIE_PIPE_CLK>; 36657b60d03SRohit Agarwal clock-names = "aux", 36757b60d03SRohit Agarwal "cfg_ahb", 36857b60d03SRohit Agarwal "ref", 36957b60d03SRohit Agarwal "rchng", 37057b60d03SRohit Agarwal "pipe"; 37157b60d03SRohit Agarwal 37257b60d03SRohit Agarwal resets = <&gcc GCC_PCIE_PHY_BCR>; 37357b60d03SRohit Agarwal reset-names = "phy"; 37457b60d03SRohit Agarwal 37557b60d03SRohit Agarwal assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 37657b60d03SRohit Agarwal assigned-clock-rates = <100000000>; 37757b60d03SRohit Agarwal 37857b60d03SRohit Agarwal power-domains = <&gcc PCIE_GDSC>; 37957b60d03SRohit Agarwal 38057b60d03SRohit Agarwal #clock-cells = <0>; 38157b60d03SRohit Agarwal clock-output-names = "pcie_pipe_clk"; 38257b60d03SRohit Agarwal 38357b60d03SRohit Agarwal #phy-cells = <0>; 38457b60d03SRohit Agarwal 38557b60d03SRohit Agarwal status = "disabled"; 38657b60d03SRohit Agarwal }; 38757b60d03SRohit Agarwal 38878254f3bSRohit Agarwal tcsr_mutex: hwlock@1f40000 { 38978254f3bSRohit Agarwal compatible = "qcom,tcsr-mutex"; 39078254f3bSRohit Agarwal reg = <0x01f40000 0x40000>; 39178254f3bSRohit Agarwal #hwlock-cells = <1>; 39278254f3bSRohit Agarwal }; 39378254f3bSRohit Agarwal 3949c0bb384SRohit Agarwal tcsr: syscon@1fcb000 { 3959c0bb384SRohit Agarwal compatible = "qcom,sdx65-tcsr", "syscon"; 3969c0bb384SRohit Agarwal reg = <0x01fc0000 0x1000>; 3979c0bb384SRohit Agarwal }; 3989c0bb384SRohit Agarwal 39914079448SAlex Elder ipa: ipa@3f40000 { 40014079448SAlex Elder compatible = "qcom,sdx65-ipa"; 40114079448SAlex Elder 40214079448SAlex Elder reg = <0x03f40000 0x10000>, 40314079448SAlex Elder <0x03f50000 0x5000>, 40414079448SAlex Elder <0x03e04000 0xfc000>; 40514079448SAlex Elder reg-names = "ipa-reg", 40614079448SAlex Elder "ipa-shared", 40714079448SAlex Elder "gsi"; 40814079448SAlex Elder 40914079448SAlex Elder interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>, 41014079448SAlex Elder <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 41114079448SAlex Elder <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 41214079448SAlex Elder <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 41314079448SAlex Elder interrupt-names = "ipa", 41414079448SAlex Elder "gsi", 41514079448SAlex Elder "ipa-clock-query", 41614079448SAlex Elder "ipa-setup-ready"; 41714079448SAlex Elder 41814079448SAlex Elder iommus = <&apps_smmu 0x5e0 0x0>, 41914079448SAlex Elder <&apps_smmu 0x5e2 0x0>; 42014079448SAlex Elder 42114079448SAlex Elder clocks = <&rpmhcc RPMH_IPA_CLK>; 42214079448SAlex Elder clock-names = "core"; 42314079448SAlex Elder 42414079448SAlex Elder interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI1>, 42514079448SAlex Elder <&mem_noc MASTER_APPSS_PROC &system_noc SLAVE_IPA_CFG>; 42614079448SAlex Elder interconnect-names = "memory", 42714079448SAlex Elder "config"; 42814079448SAlex Elder 42914079448SAlex Elder qcom,smem-states = <&ipa_smp2p_out 0>, 43014079448SAlex Elder <&ipa_smp2p_out 1>; 43114079448SAlex Elder qcom,smem-state-names = "ipa-clock-enabled-valid", 43214079448SAlex Elder "ipa-clock-enabled"; 43314079448SAlex Elder 43414079448SAlex Elder status = "disabled"; 43514079448SAlex Elder }; 43614079448SAlex Elder 437a3ae01edSRohit Agarwal remoteproc_mpss: remoteproc@4080000 { 438a3ae01edSRohit Agarwal compatible = "qcom,sdx55-mpss-pas"; 439a3ae01edSRohit Agarwal reg = <0x04080000 0x4040>; 440a3ae01edSRohit Agarwal 441a3ae01edSRohit Agarwal interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>, 442a3ae01edSRohit Agarwal <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 443a3ae01edSRohit Agarwal <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 444a3ae01edSRohit Agarwal <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 445a3ae01edSRohit Agarwal <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 446a3ae01edSRohit Agarwal <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 447a3ae01edSRohit Agarwal interrupt-names = "wdog", "fatal", "ready", "handover", 448a3ae01edSRohit Agarwal "stop-ack", "shutdown-ack"; 449a3ae01edSRohit Agarwal 450a3ae01edSRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 451a3ae01edSRohit Agarwal clock-names = "xo"; 452a3ae01edSRohit Agarwal 453a3ae01edSRohit Agarwal power-domains = <&rpmhpd SDX65_CX>, 454a3ae01edSRohit Agarwal <&rpmhpd SDX65_MSS>; 455a3ae01edSRohit Agarwal power-domain-names = "cx", "mss"; 456a3ae01edSRohit Agarwal 457a3ae01edSRohit Agarwal qcom,smem-states = <&modem_smp2p_out 0>; 458a3ae01edSRohit Agarwal qcom,smem-state-names = "stop"; 459a3ae01edSRohit Agarwal 460a3ae01edSRohit Agarwal status = "disabled"; 461a3ae01edSRohit Agarwal 462a3ae01edSRohit Agarwal glink-edge { 463a3ae01edSRohit Agarwal interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>; 464a3ae01edSRohit Agarwal label = "mpss"; 465a3ae01edSRohit Agarwal qcom,remote-pid = <1>; 466a3ae01edSRohit Agarwal mboxes = <&apcs 15>; 467a3ae01edSRohit Agarwal }; 468a3ae01edSRohit Agarwal }; 469a3ae01edSRohit Agarwal 4702477d819SBhupesh Sharma sdhc_1: mmc@8804000 { 471dc1a380fSRohit Agarwal compatible = "qcom,sdx65-sdhci", "qcom,sdhci-msm-v5"; 472dc1a380fSRohit Agarwal reg = <0x08804000 0x1000>; 4735eb82ddbSKrzysztof Kozlowski reg-names = "hc"; 474dc1a380fSRohit Agarwal interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 475dc1a380fSRohit Agarwal <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 476dc1a380fSRohit Agarwal interrupt-names = "hc_irq", "pwr_irq"; 47788fc274cSKrzysztof Kozlowski clocks = <&gcc GCC_SDCC1_AHB_CLK>, 47888fc274cSKrzysztof Kozlowski <&gcc GCC_SDCC1_APPS_CLK>; 47988fc274cSKrzysztof Kozlowski clock-names = "iface", "core"; 480dc1a380fSRohit Agarwal status = "disabled"; 481dc1a380fSRohit Agarwal }; 482dc1a380fSRohit Agarwal 483b456b5e7SRohit Agarwal mem_noc: interconnect@9680000 { 484b456b5e7SRohit Agarwal compatible = "qcom,sdx65-mem-noc"; 485b456b5e7SRohit Agarwal reg = <0x09680000 0x27200>; 486b456b5e7SRohit Agarwal #interconnect-cells = <1>; 487b456b5e7SRohit Agarwal qcom,bcm-voters = <&apps_bcm_voter>; 488b456b5e7SRohit Agarwal }; 489b456b5e7SRohit Agarwal 490fbb6447dSRohit Agarwal usb: usb@a6f8800 { 491fbb6447dSRohit Agarwal compatible = "qcom,sdx65-dwc3", "qcom,dwc3"; 492fbb6447dSRohit Agarwal reg = <0x0a6f8800 0x400>; 493fbb6447dSRohit Agarwal #address-cells = <1>; 494fbb6447dSRohit Agarwal #size-cells = <1>; 495fbb6447dSRohit Agarwal ranges; 496fbb6447dSRohit Agarwal 497fbb6447dSRohit Agarwal clocks = <&gcc GCC_USB30_SLV_AHB_CLK>, 498fbb6447dSRohit Agarwal <&gcc GCC_USB30_MASTER_CLK>, 499fbb6447dSRohit Agarwal <&gcc GCC_USB30_MSTR_AXI_CLK>, 5007d912adfSKrzysztof Kozlowski <&gcc GCC_USB30_SLEEP_CLK>, 5017d912adfSKrzysztof Kozlowski <&gcc GCC_USB30_MOCK_UTMI_CLK>; 5027d912adfSKrzysztof Kozlowski clock-names = "cfg_noc", "core", "iface", "sleep", 5037d912adfSKrzysztof Kozlowski "mock_utmi"; 504fbb6447dSRohit Agarwal 505fbb6447dSRohit Agarwal assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>, 506fbb6447dSRohit Agarwal <&gcc GCC_USB30_MASTER_CLK>; 507fbb6447dSRohit Agarwal assigned-clock-rates = <19200000>, <200000000>; 508fbb6447dSRohit Agarwal 5096bf150aeSKrishna Kurapati interrupts-extended = <&intc GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 5106bf150aeSKrishna Kurapati <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 5116bf150aeSKrishna Kurapati <&pdc 19 IRQ_TYPE_EDGE_BOTH>, 512079926b5SJohan Hovold <&pdc 18 IRQ_TYPE_EDGE_BOTH>, 5136bf150aeSKrishna Kurapati <&pdc 76 IRQ_TYPE_LEVEL_HIGH>; 5146bf150aeSKrishna Kurapati interrupt-names = "pwr_event", 5156bf150aeSKrishna Kurapati "hs_phy_irq", 5166bf150aeSKrishna Kurapati "dp_hs_phy_irq", 517079926b5SJohan Hovold "dm_hs_phy_irq", 5186bf150aeSKrishna Kurapati "ss_phy_irq"; 519fbb6447dSRohit Agarwal 520fbb6447dSRohit Agarwal power-domains = <&gcc USB30_GDSC>; 521fbb6447dSRohit Agarwal 522fbb6447dSRohit Agarwal resets = <&gcc GCC_USB30_BCR>; 523fbb6447dSRohit Agarwal 524280ecc19SAlex Elder status = "disabled"; 525280ecc19SAlex Elder 526fbb6447dSRohit Agarwal usb_dwc3: usb@a600000 { 527fbb6447dSRohit Agarwal compatible = "snps,dwc3"; 528fbb6447dSRohit Agarwal reg = <0x0a600000 0xcd00>; 529fbb6447dSRohit Agarwal interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 530fbb6447dSRohit Agarwal iommus = <&apps_smmu 0x1a0 0x0>; 531fbb6447dSRohit Agarwal snps,dis_u2_susphy_quirk; 532fbb6447dSRohit Agarwal snps,dis_enblslpm_quirk; 5335c876b86SPrashanth K snps,dis-u1-entry-quirk; 5345c876b86SPrashanth K snps,dis-u2-entry-quirk; 535d721d6b1SDmitry Baryshkov phys = <&usb_hsphy>, <&usb_qmpphy>; 536fbb6447dSRohit Agarwal phy-names = "usb2-phy", "usb3-phy"; 537fbb6447dSRohit Agarwal }; 538fbb6447dSRohit Agarwal }; 539fbb6447dSRohit Agarwal 540df6d7b86SRohit Agarwal restart@c264000 { 541df6d7b86SRohit Agarwal compatible = "qcom,pshold"; 542df6d7b86SRohit Agarwal reg = <0x0c264000 0x1000>; 543df6d7b86SRohit Agarwal }; 544df6d7b86SRohit Agarwal 545a900ad78SKrzysztof Kozlowski spmi_bus: spmi@c440000 { 546324db76dSRohit Agarwal compatible = "qcom,spmi-pmic-arb"; 547324db76dSRohit Agarwal reg = <0xc440000 0xd00>, 548324db76dSRohit Agarwal <0xc600000 0x2000000>, 549324db76dSRohit Agarwal <0xe600000 0x100000>, 550324db76dSRohit Agarwal <0xe700000 0xa0000>, 551324db76dSRohit Agarwal <0xc40a000 0x26000>; 552324db76dSRohit Agarwal reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 553324db76dSRohit Agarwal interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 554324db76dSRohit Agarwal interrupt-names = "periph_irq"; 555324db76dSRohit Agarwal interrupt-controller; 556324db76dSRohit Agarwal #interrupt-cells = <4>; 557324db76dSRohit Agarwal #address-cells = <2>; 558324db76dSRohit Agarwal #size-cells = <0>; 559324db76dSRohit Agarwal qcom,channel = <0>; 560324db76dSRohit Agarwal qcom,ee = <0>; 561324db76dSRohit Agarwal }; 562324db76dSRohit Agarwal 563ff8b573aSVamsi krishna Lanka tlmm: pinctrl@f100000 { 564ff8b573aSVamsi krishna Lanka compatible = "qcom,sdx65-tlmm"; 565ff8b573aSVamsi krishna Lanka reg = <0xf100000 0x300000>; 566ff8b573aSVamsi krishna Lanka interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 567ff8b573aSVamsi krishna Lanka gpio-controller; 568ff8b573aSVamsi krishna Lanka #gpio-cells = <2>; 569ff8b573aSVamsi krishna Lanka gpio-ranges = <&tlmm 0 0 109>; 570ff8b573aSVamsi krishna Lanka interrupt-controller; 571ff8b573aSVamsi krishna Lanka interrupt-parent = <&intc>; 572ff8b573aSVamsi krishna Lanka #interrupt-cells = <2>; 573ff8b573aSVamsi krishna Lanka }; 574ff8b573aSVamsi krishna Lanka 575bae2f597SVamsi krishna Lanka pdc: interrupt-controller@b210000 { 576bae2f597SVamsi krishna Lanka compatible = "qcom,sdx65-pdc", "qcom,pdc"; 577bae2f597SVamsi krishna Lanka reg = <0xb210000 0x10000>; 578bae2f597SVamsi krishna Lanka qcom,pdc-ranges = <0 147 52>, <52 266 32>; 579bae2f597SVamsi krishna Lanka #interrupt-cells = <2>; 580bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 581bae2f597SVamsi krishna Lanka interrupt-controller; 582bae2f597SVamsi krishna Lanka }; 583bae2f597SVamsi krishna Lanka 5849b4dc87dSKrzysztof Kozlowski sram@1468f000 { 5859b4dc87dSKrzysztof Kozlowski compatible = "qcom,sdx65-imem", "syscon", "simple-mfd"; 58669117a2aSRohit Agarwal reg = <0x1468f000 0x1000>; 58769117a2aSRohit Agarwal ranges = <0x0 0x1468f000 0x1000>; 58869117a2aSRohit Agarwal #address-cells = <1>; 58969117a2aSRohit Agarwal #size-cells = <1>; 59069117a2aSRohit Agarwal 59169117a2aSRohit Agarwal pil-reloc@94c { 59269117a2aSRohit Agarwal compatible = "qcom,pil-reloc-info"; 59369117a2aSRohit Agarwal reg = <0x94c 0xc8>; 59469117a2aSRohit Agarwal }; 59569117a2aSRohit Agarwal }; 59669117a2aSRohit Agarwal 59798187f7bSRohit Agarwal apps_smmu: iommu@15000000 { 598157178a7SManivannan Sadhasivam compatible = "qcom,sdx65-smmu-500", "qcom,smmu-500", "arm,mmu-500"; 59998187f7bSRohit Agarwal reg = <0x15000000 0x40000>; 60098187f7bSRohit Agarwal #iommu-cells = <2>; 60198187f7bSRohit Agarwal #global-interrupts = <1>; 60298187f7bSRohit Agarwal interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 60398187f7bSRohit Agarwal <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 60498187f7bSRohit Agarwal <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 60598187f7bSRohit Agarwal <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 60698187f7bSRohit Agarwal <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 60798187f7bSRohit Agarwal <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 60898187f7bSRohit Agarwal <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 60998187f7bSRohit Agarwal <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 61098187f7bSRohit Agarwal <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 61198187f7bSRohit Agarwal <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 61298187f7bSRohit Agarwal <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 61398187f7bSRohit Agarwal <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 61498187f7bSRohit Agarwal <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 61598187f7bSRohit Agarwal <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 61698187f7bSRohit Agarwal <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 61798187f7bSRohit Agarwal <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 61898187f7bSRohit Agarwal <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 61998187f7bSRohit Agarwal <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 62098187f7bSRohit Agarwal <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 62198187f7bSRohit Agarwal <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 62298187f7bSRohit Agarwal <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 62398187f7bSRohit Agarwal <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 62498187f7bSRohit Agarwal <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>, 62598187f7bSRohit Agarwal <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>, 62698187f7bSRohit Agarwal <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>, 62798187f7bSRohit Agarwal <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>, 62898187f7bSRohit Agarwal <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>, 62998187f7bSRohit Agarwal <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 63098187f7bSRohit Agarwal <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 63198187f7bSRohit Agarwal <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>, 63298187f7bSRohit Agarwal <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>, 63398187f7bSRohit Agarwal <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>, 63498187f7bSRohit Agarwal <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>; 63598187f7bSRohit Agarwal }; 63698187f7bSRohit Agarwal 637bae2f597SVamsi krishna Lanka intc: interrupt-controller@17800000 { 638bae2f597SVamsi krishna Lanka compatible = "qcom,msm-qgic2"; 639bae2f597SVamsi krishna Lanka interrupt-controller; 640bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 641bae2f597SVamsi krishna Lanka #interrupt-cells = <3>; 642bae2f597SVamsi krishna Lanka reg = <0x17800000 0x1000>, 643bae2f597SVamsi krishna Lanka <0x17802000 0x1000>; 644bae2f597SVamsi krishna Lanka }; 645bae2f597SVamsi krishna Lanka 64602c55535SRohit Agarwal a7pll: clock@17808000 { 64702c55535SRohit Agarwal compatible = "qcom,sdx55-a7pll"; 64802c55535SRohit Agarwal reg = <0x17808000 0x1000>; 64902c55535SRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 65002c55535SRohit Agarwal clock-names = "bi_tcxo"; 65102c55535SRohit Agarwal #clock-cells = <0>; 65202c55535SRohit Agarwal }; 65302c55535SRohit Agarwal 654ce91bc00SRohit Agarwal apcs: mailbox@17810000 { 655ce91bc00SRohit Agarwal compatible = "qcom,sdx55-apcs-gcc", "syscon"; 656ce91bc00SRohit Agarwal reg = <0x17810000 0x2000>; 657ce91bc00SRohit Agarwal #mbox-cells = <1>; 658ce91bc00SRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>; 659ce91bc00SRohit Agarwal clock-names = "ref", "pll", "aux"; 660ce91bc00SRohit Agarwal #clock-cells = <0>; 661ce91bc00SRohit Agarwal }; 662ce91bc00SRohit Agarwal 66339eebfceSRohit Agarwal watchdog@17817000 { 66439eebfceSRohit Agarwal compatible = "qcom,apss-wdt-sdx65", "qcom,kpss-wdt"; 66539eebfceSRohit Agarwal reg = <0x17817000 0x1000>; 66639eebfceSRohit Agarwal clocks = <&sleep_clk>; 66739eebfceSRohit Agarwal }; 66839eebfceSRohit Agarwal 669bae2f597SVamsi krishna Lanka timer@17820000 { 670bae2f597SVamsi krishna Lanka #address-cells = <1>; 671bae2f597SVamsi krishna Lanka #size-cells = <1>; 672bae2f597SVamsi krishna Lanka ranges; 673bae2f597SVamsi krishna Lanka compatible = "arm,armv7-timer-mem"; 674bae2f597SVamsi krishna Lanka reg = <0x17820000 0x1000>; 675bae2f597SVamsi krishna Lanka clock-frequency = <19200000>; 676bae2f597SVamsi krishna Lanka 677bae2f597SVamsi krishna Lanka frame@17821000 { 678bae2f597SVamsi krishna Lanka frame-number = <0>; 67981924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 68081924ec7SKrzysztof Kozlowski <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 681bae2f597SVamsi krishna Lanka reg = <0x17821000 0x1000>, 682bae2f597SVamsi krishna Lanka <0x17822000 0x1000>; 683bae2f597SVamsi krishna Lanka }; 684bae2f597SVamsi krishna Lanka 685bae2f597SVamsi krishna Lanka frame@17823000 { 686bae2f597SVamsi krishna Lanka frame-number = <1>; 68781924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 688bae2f597SVamsi krishna Lanka reg = <0x17823000 0x1000>; 689bae2f597SVamsi krishna Lanka status = "disabled"; 690bae2f597SVamsi krishna Lanka }; 691bae2f597SVamsi krishna Lanka 692bae2f597SVamsi krishna Lanka frame@17824000 { 693bae2f597SVamsi krishna Lanka frame-number = <2>; 69481924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 695bae2f597SVamsi krishna Lanka reg = <0x17824000 0x1000>; 696bae2f597SVamsi krishna Lanka status = "disabled"; 697bae2f597SVamsi krishna Lanka }; 698bae2f597SVamsi krishna Lanka 699bae2f597SVamsi krishna Lanka frame@17825000 { 700bae2f597SVamsi krishna Lanka frame-number = <3>; 70181924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 702bae2f597SVamsi krishna Lanka reg = <0x17825000 0x1000>; 703bae2f597SVamsi krishna Lanka status = "disabled"; 704bae2f597SVamsi krishna Lanka }; 705bae2f597SVamsi krishna Lanka 706bae2f597SVamsi krishna Lanka frame@17826000 { 707bae2f597SVamsi krishna Lanka frame-number = <4>; 70881924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 709bae2f597SVamsi krishna Lanka reg = <0x17826000 0x1000>; 710bae2f597SVamsi krishna Lanka status = "disabled"; 711bae2f597SVamsi krishna Lanka }; 712bae2f597SVamsi krishna Lanka 713bae2f597SVamsi krishna Lanka frame@17827000 { 714bae2f597SVamsi krishna Lanka frame-number = <5>; 71581924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 716bae2f597SVamsi krishna Lanka reg = <0x17827000 0x1000>; 717bae2f597SVamsi krishna Lanka status = "disabled"; 718bae2f597SVamsi krishna Lanka }; 719bae2f597SVamsi krishna Lanka 720bae2f597SVamsi krishna Lanka frame@17828000 { 721bae2f597SVamsi krishna Lanka frame-number = <6>; 72281924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 723bae2f597SVamsi krishna Lanka reg = <0x17828000 0x1000>; 724bae2f597SVamsi krishna Lanka status = "disabled"; 725bae2f597SVamsi krishna Lanka }; 726bae2f597SVamsi krishna Lanka 727bae2f597SVamsi krishna Lanka frame@17829000 { 728bae2f597SVamsi krishna Lanka frame-number = <7>; 72981924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 730bae2f597SVamsi krishna Lanka reg = <0x17829000 0x1000>; 731bae2f597SVamsi krishna Lanka status = "disabled"; 732bae2f597SVamsi krishna Lanka }; 733bae2f597SVamsi krishna Lanka }; 734bae2f597SVamsi krishna Lanka 735bae2f597SVamsi krishna Lanka apps_rsc: rsc@17830000 { 736bae2f597SVamsi krishna Lanka label = "apps_rsc"; 737bae2f597SVamsi krishna Lanka compatible = "qcom,rpmh-rsc"; 738bae2f597SVamsi krishna Lanka reg = <0x17830000 0x10000>, 739bae2f597SVamsi krishna Lanka <0x17840000 0x10000>; 740bae2f597SVamsi krishna Lanka reg-names = "drv-0", "drv-1"; 741bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 742bae2f597SVamsi krishna Lanka <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 743bae2f597SVamsi krishna Lanka qcom,tcs-offset = <0xd00>; 744bae2f597SVamsi krishna Lanka qcom,drv-id = <1>; 745bae2f597SVamsi krishna Lanka qcom,tcs-config = <ACTIVE_TCS 2>, 746bae2f597SVamsi krishna Lanka <SLEEP_TCS 2>, 747bae2f597SVamsi krishna Lanka <WAKE_TCS 2>, 748bae2f597SVamsi krishna Lanka <CONTROL_TCS 1>; 749bae2f597SVamsi krishna Lanka 75097c246c8SKrzysztof Kozlowski rpmhcc: clock-controller { 751bae2f597SVamsi krishna Lanka compatible = "qcom,sdx65-rpmh-clk"; 752bae2f597SVamsi krishna Lanka #clock-cells = <1>; 753bae2f597SVamsi krishna Lanka clock-names = "xo"; 754bae2f597SVamsi krishna Lanka clocks = <&xo_board>; 755bae2f597SVamsi krishna Lanka }; 75652fedb2fSRohit Agarwal 75752fedb2fSRohit Agarwal rpmhpd: power-controller { 75852fedb2fSRohit Agarwal compatible = "qcom,sdx65-rpmhpd"; 75952fedb2fSRohit Agarwal #power-domain-cells = <1>; 76052fedb2fSRohit Agarwal operating-points-v2 = <&rpmhpd_opp_table>; 76152fedb2fSRohit Agarwal 76252fedb2fSRohit Agarwal rpmhpd_opp_table: opp-table { 76352fedb2fSRohit Agarwal compatible = "operating-points-v2"; 76452fedb2fSRohit Agarwal 76552fedb2fSRohit Agarwal rpmhpd_opp_ret: opp1 { 76652fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 76752fedb2fSRohit Agarwal }; 76852fedb2fSRohit Agarwal 76952fedb2fSRohit Agarwal rpmhpd_opp_min_svs: opp2 { 77052fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 77152fedb2fSRohit Agarwal }; 77252fedb2fSRohit Agarwal 77352fedb2fSRohit Agarwal rpmhpd_opp_low_svs: opp3 { 77452fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 77552fedb2fSRohit Agarwal }; 77652fedb2fSRohit Agarwal 77752fedb2fSRohit Agarwal rpmhpd_opp_svs: opp4 { 77852fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 77952fedb2fSRohit Agarwal }; 78052fedb2fSRohit Agarwal 78152fedb2fSRohit Agarwal rpmhpd_opp_svs_l1: opp5 { 78252fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 78352fedb2fSRohit Agarwal }; 78452fedb2fSRohit Agarwal 78552fedb2fSRohit Agarwal rpmhpd_opp_nom: opp6 { 78652fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 78752fedb2fSRohit Agarwal }; 78852fedb2fSRohit Agarwal 78952fedb2fSRohit Agarwal rpmhpd_opp_nom_l1: opp7 { 79052fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 79152fedb2fSRohit Agarwal }; 79252fedb2fSRohit Agarwal 79352fedb2fSRohit Agarwal rpmhpd_opp_nom_l2: opp8 { 79452fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 79552fedb2fSRohit Agarwal }; 79652fedb2fSRohit Agarwal 79752fedb2fSRohit Agarwal rpmhpd_opp_turbo: opp9 { 79852fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 79952fedb2fSRohit Agarwal }; 80052fedb2fSRohit Agarwal 80152fedb2fSRohit Agarwal rpmhpd_opp_turbo_l1: opp10 { 80252fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 80352fedb2fSRohit Agarwal }; 80452fedb2fSRohit Agarwal }; 80552fedb2fSRohit Agarwal }; 806b456b5e7SRohit Agarwal 807b456b5e7SRohit Agarwal apps_bcm_voter: bcm-voter { 808b456b5e7SRohit Agarwal compatible = "qcom,bcm-voter"; 809b456b5e7SRohit Agarwal }; 810b456b5e7SRohit Agarwal 811bae2f597SVamsi krishna Lanka }; 812bae2f597SVamsi krishna Lanka }; 813bae2f597SVamsi krishna Lanka 814bae2f597SVamsi krishna Lanka timer { 815bae2f597SVamsi krishna Lanka compatible = "arm,armv7-timer"; 81681924ec7SKrzysztof Kozlowski interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 81781924ec7SKrzysztof Kozlowski <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 81881924ec7SKrzysztof Kozlowski <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 81981924ec7SKrzysztof Kozlowski <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 820bae2f597SVamsi krishna Lanka clock-frequency = <19200000>; 821bae2f597SVamsi krishna Lanka }; 822bae2f597SVamsi krishna Lanka}; 823