Home
last modified time | relevance | path

Searched refs:uint8_t (Results 1 – 25 of 1558) sorted by relevance

12345678910>>...63

/linux/drivers/gpu/drm/amd/display/dc/
H A Ddc_dp_types.h159 uint8_t link_rate_set;
165 uint8_t cm_id;
166 uint8_t group_id;
174 uint8_t level : 4;
175 uint8_t reserved : 1;
176 uint8_t no_preshoot : 1;
177 uint8_t no_deemphasis : 1;
178 uint8_t method2 : 1;
180 uint8_t raw;
210 uint8_t VC_PAYLOAD_TABLE_UPDATE
[all...]
H A Ddc_hdmi_types.h48 uint8_t eot;/* end of transmition '\x4' */
75 uint8_t byte[2];
77 uint8_t STATUS_UPDATE:1;
78 uint8_t CED_UPDATE:1;
79 uint8_t RR_TEST:1;
80 uint8_t RESERVED:5;
81 uint8_t RESERVED2:8;
86 uint8_t byte;
88 uint8_t CLOCK_DETECTED:1;
89 uint8_t CH0_LOCKE
[all...]
/linux/drivers/gpu/drm/amd/include/
H A Datomfirmware.h52 #ifndef uint8_t
53 typedef unsigned char uint8_t; typedef
236 uint8_t format_revision; //mainly used for a hw function, when the parser is not backward compatible
237 uint8_t content_revision; //change it when a data table has a structure change, or a hw function has a input/output parameter change
246 uint8_t atom_bios_string[4]; //enum atom_string_def atom_bios_string; //Signature to distinguish between Atombios and non-atombios,
449 uint8_t h_border;
450 uint8_t v_border;
452 uint8_t atom_mode_id;
453 uint8_t refreshrate;
492 uint8_t mem_module_i
[all...]
/linux/drivers/scsi/megaraid/
H A Dmbox_defs.h158 uint8_t cmd;
159 uint8_t cmdid;
163 uint8_t logdrv;
164 uint8_t numsge;
165 uint8_t resvd;
166 uint8_t busy;
167 uint8_t numstatus;
168 uint8_t status;
169 uint8_t completed[MBOX_MAX_FIRMWARE_STATUS];
170 uint8_t pol
[all...]
/linux/drivers/gpu/drm/radeon/
H A Dsmu7_fusion.h45 uint8_t DisplayPhy1Config;
46 uint8_t DisplayPhy2Config;
47 uint8_t DisplayPhy3Config;
48 uint8_t DisplayPhy4Config;
50 uint8_t DisplayPhy5Config;
51 uint8_t DisplayPhy6Config;
52 uint8_t DisplayPhy7Config;
53 uint8_t DisplayPhy8Config;
59 uint8_t SClkDpmEnabledLevels;
60 uint8_t MClkDpmEnabledLevel
[all...]
H A Dsmu7_discrete.h54 uint8_t DisplayPhy1Config;
55 uint8_t DisplayPhy2Config;
56 uint8_t DisplayPhy3Config;
57 uint8_t DisplayPhy4Config;
59 uint8_t DisplayPhy5Config;
60 uint8_t DisplayPhy6Config;
61 uint8_t DisplayPhy7Config;
62 uint8_t DisplayPhy8Config;
68 uint8_t SClkDpmEnabledLevels;
69 uint8_t MClkDpmEnabledLevel
[all...]
/linux/drivers/gpu/drm/amd/pm/powerplay/inc/
H A Dsmu7_fusion.h45 uint8_t DisplayPhy1Config;
46 uint8_t DisplayPhy2Config;
47 uint8_t DisplayPhy3Config;
48 uint8_t DisplayPhy4Config;
50 uint8_t DisplayPhy5Config;
51 uint8_t DisplayPhy6Config;
52 uint8_t DisplayPhy7Config;
53 uint8_t DisplayPhy8Config;
59 uint8_t SClkDpmEnabledLevels;
60 uint8_t MClkDpmEnabledLevel
[all...]
H A Dsmu74_discrete.h44 uint8_t vco_setting;
45 uint8_t postdiv;
55 uint8_t Smio;
56 uint8_t padding;
72 uint8_t PllRange;
73 uint8_t SSc_En;
85 uint8_t pcieDpmLevel;
86 uint8_t DeepSleepDivId;
92 uint8_t SclkDid;
93 uint8_t paddin
[all...]
H A Dsmu73_discrete.h32 uint8_t Smio;
33 uint8_t padding;
49 uint8_t pcieDpmLevel;
50 uint8_t DeepSleepDivId;
58 uint8_t SclkDid;
59 uint8_t DisplayWatermark;
60 uint8_t EnabledForActivity;
61 uint8_t EnabledForThrottle;
62 uint8_t UpHyst;
63 uint8_t DownHys
[all...]
H A Dsmu71_discrete.h41 uint8_t Smio;
42 uint8_t padding;
54 uint8_t pcieDpmLevel;
55 uint8_t DeepSleepDivId;
64 uint8_t SclkDid;
65 uint8_t DisplayWatermark;
66 uint8_t EnabledForActivity;
67 uint8_t EnabledForThrottle;
68 uint8_t UpHyst;
69 uint8_t DownHys
[all...]
H A Dsmu7_discrete.h55 uint8_t DisplayPhy1Config;
56 uint8_t DisplayPhy2Config;
57 uint8_t DisplayPhy3Config;
58 uint8_t DisplayPhy4Config;
60 uint8_t DisplayPhy5Config;
61 uint8_t DisplayPhy6Config;
62 uint8_t DisplayPhy7Config;
63 uint8_t DisplayPhy8Config;
69 uint8_t SClkDpmEnabledLevels;
70 uint8_t MClkDpmEnabledLevel
[all...]
H A Dsmu75_discrete.h43 uint8_t vco_setting; /* 1: 3-6GHz, 3: 2-4GHz */
44 uint8_t postdiv; /* divide by 2^n */
53 uint8_t Smio;
54 uint8_t padding;
70 uint8_t PllRange;
71 uint8_t SSc_En;
84 uint8_t pcieDpmLevel;
85 uint8_t DeepSleepDivId;
93 uint8_t SclkDid;
94 uint8_t paddin
[all...]
H A Dsmu72_discrete.h35 uint8_t Smio;
36 uint8_t padding;
52 uint8_t pcieDpmLevel;
53 uint8_t DeepSleepDivId;
62 uint8_t SclkDid;
63 uint8_t DisplayWatermark;
64 uint8_t EnabledForActivity;
65 uint8_t EnabledForThrottle;
66 uint8_t UpHyst;
67 uint8_t DownHys
[all...]
H A Dsmu9_driver_if.h84 uint8_t SsOn;
85 uint8_t Did; /* DID */
93 uint8_t a0_shift;
94 uint8_t a1_shift;
95 uint8_t a2_shift;
96 uint8_t padding;
104 uint8_t m1_shift;
105 uint8_t m2_shift;
106 uint8_t b_shift;
107 uint8_t paddin
[all...]
H A Dsmu71.h148 uint8_t TdpClampMode;
149 uint8_t TdcClampMode;
150 uint8_t ThermClampMode;
151 uint8_t VoltageBusy;
155 uint8_t LevelChangeInProgress;
156 uint8_t UpHyst;
158 uint8_t DownHyst;
159 uint8_t VoltageDownHyst;
160 uint8_t DpmEnable;
161 uint8_t DpmRunnin
[all...]
/linux/drivers/scsi/
H A Dqla1280.h99 uint8_t flags; /* (1) Status flags. */
100 uint8_t dir; /* direction of transfer */
335 uint8_t id0; /* 0 */
336 uint8_t id1; /* 1 */
337 uint8_t id2; /* 2 */
338 uint8_t id3; /* 3 */
339 uint8_t version; /* 4 */
342 uint8_t bios_configuration_mode:2;
343 uint8_t bios_disable:1;
344 uint8_t selectable_scsi_boot_enabl
[all...]
H A Dips.h410 uint8_t op_code;
411 uint8_t command_id;
412 uint8_t log_drv;
413 uint8_t sg_count;
417 uint8_t segment_4G;
418 uint8_t enhanced_sg;
424 uint8_t op_code;
425 uint8_t command_id;
435 uint8_t op_code;
436 uint8_t command_i
[all...]
/linux/include/scsi/
H A Discsi_proto.h77 uint8_t opcode;
78 uint8_t flags; /* Final bit */
79 uint8_t rsvd2[2];
80 uint8_t hlength; /* AHSs total length */
81 uint8_t dlength[3]; /* Data length */
88 uint8_t other[12];
129 uint8_t ahstype;
130 uint8_t ahspec[5];
139 uint8_t opcode;
140 uint8_t flag
[all...]
/linux/drivers/scsi/qla2xxx/
H A Dqla_edif_bsg.h28 uint8_t extra_control_flags;
33 uint8_t version;
34 uint8_t pad[2];
35 uint8_t reserved[VND_CMD_APP_RESERVED_SIZE];
46 uint8_t version;
47 uint8_t pad[VND_CMD_PAD_SIZE];
48 uint8_t reserved[VND_CMD_APP_RESERVED_SIZE];
53 uint8_t version;
54 uint8_t pad[VND_CMD_PAD_SIZE];
55 uint8_t reserve
[all...]
H A Dqla_mr.h20 uint8_t entry_type; /* Entry type. */
21 uint8_t entry_count; /* Entry count. */
22 uint8_t sys_define; /* System defined. */
23 uint8_t entry_status; /* Entry Status. */
26 uint8_t reserved_0;
27 uint8_t port_path_ctrl;
34 uint8_t scsi_rsp_dsd_len;
35 uint8_t reserved_2;
39 uint8_t cntrl_flags;
41 uint8_t task_mgmt_flag
[all...]
H A Dqla_fw.h53 uint8_t current_login_state;
54 uint8_t last_login_state;
64 uint8_t hard_address[3];
65 uint8_t reserved_1;
67 uint8_t port_id[3];
68 uint8_t sequence_id;
77 uint8_t prli_svc_param_word_0[2]; /* Big endian */
79 uint8_t prli_svc_param_word_3[2]; /* Big endian */
82 uint8_t port_name[WWN_SIZE];
83 uint8_t node_nam
[all...]
/linux/drivers/gpu/drm/amd/pm/swsmu/inc/pmfw_if/
H A Dsmu11_driver_if_sienna_cichlid.h343 uint8_t Enabled;
344 uint8_t Speed;
345 uint8_t SlaveAddress;
346 uint8_t ControllerPort;
347 uint8_t ControllerName;
348 uint8_t ThermalThrotter;
349 uint8_t I2cProtocol;
350 uint8_t PaddingConfig;
388 uint8_t ReadWriteData; //Return data for read. Data to send for write
389 uint8_t CmdConfi
[all...]
/linux/drivers/gpu/drm/amd/display/modules/hdcp/
H A Dhdcp.h42 uint8_t bksv_read;
43 uint8_t bksv_validation;
44 uint8_t create_session;
45 uint8_t an_write;
46 uint8_t aksv_write;
47 uint8_t ainfo_write;
48 uint8_t bcaps_read;
49 uint8_t r0p_read;
50 uint8_t rx_validation;
51 uint8_t encryptio
[all...]
/linux/drivers/hid/intel-ish-hid/ishtp/
H A Dhbm.h84 uint8_t hbm_cmd;
85 uint8_t data[];
98 uint8_t hbm_cmd;
99 uint8_t fw_addr;
100 uint8_t host_addr;
101 uint8_t data;
105 uint8_t minor_version;
106 uint8_t major_version;
110 uint8_t hbm_cmd;
111 uint8_t reserve
[all...]
/linux/drivers/gpu/drm/amd/display/dmub/inc/
H A Ddmub_cmd.h598 uint8_t minor : 5;
599 uint8_t major : 3;
601 uint8_t ver;
612 uint8_t psr;
613 uint8_t fw_assisted_mclk_switch_ver;
614 uint8_t reserved[4];
615 uint8_t subvp_psr_support;
616 uint8_t gecc_enable;
617 uint8_t replay_supported;
618 uint8_t replay_reserve
[all...]

12345678910>>...63