Home
last modified time | relevance | path

Searched full:dte (Results 1 – 25 of 75) sorted by relevance

123

/linux-6.8/Documentation/devicetree/bindings/ptp/
Dbrcm,ptp-dte.txt1 * Broadcom Digital Timing Engine(DTE) based PTP clock
9 "brcm,ptp-dte"
11 "brcm,iproc-ptp-dte" - for iproc based SoC's
12 - reg: address and length of the DTE block's NCO registers
16 ptp: ptp-dte@180af650 {
17 compatible = "brcm,iproc-ptp-dte", "brcm,ptp-dte";
/linux-6.8/drivers/iommu/
Drockchip-iommu.c98 phys_addr_t (*pt_address)(u32 dte);
159 * | DTE | -> +-----+
173 * Each DTE has a PT address and a valid bit:
184 static inline phys_addr_t rk_dte_pt_address(u32 dte) in rk_dte_pt_address() argument
186 return (phys_addr_t)dte & RK_DTE_PT_ADDRESS_MASK; in rk_dte_pt_address()
205 static inline phys_addr_t rk_dte_pt_address_v2(u32 dte) in rk_dte_pt_address_v2() argument
207 u64 dte_v2 = dte; in rk_dte_pt_address_v2()
216 static inline bool rk_dte_is_pt_valid(u32 dte) in rk_dte_is_pt_valid() argument
218 return dte & RK_DTE_PT_VALID; in rk_dte_is_pt_valid()
306 * | DTE index | PTE index | Page offset |
[all …]
Dsun50i-iommu.c150 * 4096 4-bytes Directory Table Entries (DTE), each pointing to a Page
195 static phys_addr_t sun50i_dte_get_pt_address(u32 dte) in sun50i_dte_get_pt_address() argument
197 return (phys_addr_t)dte & SUN50I_DTE_PT_ADDRESS_MASK; in sun50i_dte_get_pt_address()
200 static bool sun50i_dte_is_pt_valid(u32 dte) in sun50i_dte_is_pt_valid() argument
202 return (dte & SUN50I_DTE_PT_ATTRS) == SUN50I_DTE_PT_VALID; in sun50i_dte_is_pt_valid()
560 u32 dte; in sun50i_dte_get_page_table() local
563 dte = *dte_addr; in sun50i_dte_get_page_table()
564 if (sun50i_dte_is_pt_valid(dte)) { in sun50i_dte_get_page_table()
565 phys_addr_t pt_phys = sun50i_dte_get_pt_address(dte); in sun50i_dte_get_page_table()
573 dte = sun50i_mk_dte(virt_to_phys(page_table)); in sun50i_dte_get_page_table()
[all …]
/linux-6.8/drivers/i2c/busses/
Di2c-sh_mobile.c32 /* IRQ: DTE WAIT */
39 /* IRQ: DTE WAIT WAIT */
40 /* ICIC: -DTE */
46 /* IRQ: DTE WAIT WAIT WAIT */
47 /* ICIC: -DTE */
60 /* IRQ: DTE WAIT | WAIT DTE */
61 /* ICIC: -DTE | +DTE */
67 /* IRQ: DTE WAIT | WAIT WAIT DTE */
68 /* ICIC: -DTE | +DTE */
74 /* IRQ: DTE WAIT | WAIT WAIT WAIT DTE */
[all …]
/linux-6.8/net/x25/
Dx25_facilities.c32 * @dte_facs: ITU DTE facilities, updated as DTE facilities are found
266 struct x25_facilities *new, struct x25_dte_facilities *dte) in x25_negotiate_facilities() argument
275 memset(dte, 0, sizeof(*dte)); in x25_negotiate_facilities()
277 len = x25_parse_facilities(skb, &theirs, dte, &x25->vc_facil_mask); in x25_negotiate_facilities()
/linux-6.8/drivers/ptp/
Dptp_dte.c40 /* ptp dte priv structure */
218 .name = "DTE PTP timer",
320 { .compatible = "brcm,ptp-dte", },
327 .name = "ptp-dte",
337 MODULE_DESCRIPTION("Broadcom DTE PTP Clock driver");
DKconfig43 tristate "Broadcom DTE as PTP clock"
50 (DTE) in the Broadcom SoC's as a PTP clock.
/linux-6.8/Documentation/devicetree/bindings/serial/
Dfsl-imx-uart.yaml75 fsl,dte-mode:
78 Indicate the uart works in DTE mode. The uart works in DCE mode by default.
152 fsl,dte-mode;
/linux-6.8/Documentation/ABI/testing/
Dsysfs-class-led-trigger-tty29 DCE is ready to accept data from the DTE.
49 DTE is receiving a carrier from the DCE.
/linux-6.8/arch/arm/boot/dts/nxp/imx/
Dimx6qdl-apalis.dtsi803 fsl,dte-mode;
811 fsl,dte-mode;
819 fsl,dte-mode;
826 fsl,dte-mode;
1267 /* DTE mode */
1284 /* DTE mode */
1301 /* DTE mode */
1316 /* DTE mode */
Dimx6dl-eckelmann-ci4x10.dts332 fsl,dte-mode;
343 fsl,dte-mode;
Dimx6ull-colibri.dtsi274 fsl,dte-mode;
282 fsl,dte-mode;
289 fsl,dte-mode;
Dimx6qdl-colibri.dtsi662 fsl,dte-mode;
671 fsl,dte-mode;
680 fsl,dte-mode;
1040 /* DTE mode */
Dmba6ulx.dtsi344 /* for DTE mode, add below change */
345 /* fsl,dte-mode; */
Dimx6q-arm2.dts209 fsl,dte-mode;
/linux-6.8/include/uapi/linux/
Dx25.h67 * DTE/DCE subscription options.
111 * ITU DTE facilities
Datmsap.h36 #define ATM_L2_ISO7776 0x11 /* ISO 7776 DTE-DTE */
/linux-6.8/drivers/net/wan/
Dwanxl.c9 * - Only DTE (external clock) support with NRZ and NRZI encodings
112 const char *cable, *pm, *dte = "", *dsr = "", *dcd = ""; in wanxl_cable_intr() local
163 dte = (value & STATUS_CABLE_DCE) ? " DCE" : " DTE"; in wanxl_cable_intr()
166 pm, dte, cable, dsr, dcd); in wanxl_cable_intr()
/linux-6.8/Documentation/virt/kvm/devices/
Darm-vgic-its.rst156 Device Table Entry (DTE)::
166 corresponds to the DeviceID offset to the next DTE, capped by
/linux-6.8/drivers/iommu/amd/
Diommu.c577 pr_err("DTE[%d]: %016llx\n", i, dev_table[devid].data[i]); in dump_dte_entry()
1756 /* Encode GCR3 table into DTE */ in set_dte_entry()
1853 /* Flush the DTE entry */ in do_detach()
2204 * Since DTE[Mode]=0 is prohibited on SNP-enabled system, in do_iommu_domain_alloc()
2460 /* Flush device DTE */ in amd_iommu_set_dirty_tracking()
2601 * - SNP is enabled, because it prohibits DTE[Mode]=0. in amd_iommu_def_domain_type()
2898 u64 dte; in set_dte_irq_entry() local
2901 dte = dev_table[devid].data[2]; in set_dte_irq_entry()
2902 dte &= ~DTE_IRQ_PHYS_ADDR_MASK; in set_dte_irq_entry()
2903 dte |= iommu_virt_to_phys(table->table); in set_dte_irq_entry()
[all …]
/linux-6.8/include/uapi/linux/hdlc/
Dioctl.h9 #define CLOCK_EXT 1 /* External TX and RX clock - DTE */
/linux-6.8/arch/arm/boot/dts/nvidia/
Dtegra20-trimslice.dts97 nvidia,pins = "dta", "dtb", "dtc", "dtd", "dte";
204 "dtb", "dtc", "dtd", "dte", "gmb",
Dtegra20-tamonten.dtsi92 nvidia,pins = "dtb", "dtc", "dte";
206 "dtc", "dte", "gpu", "sdio1",
/linux-6.8/drivers/gpu/drm/lima/
Dlima_mmu.c105 dev_err(dev->dev, "mmu %s dte write test fail\n", lima_ip_name(ip)); in lima_mmu_init()
/linux-6.8/Documentation/devicetree/bindings/pinctrl/
Dnvidia,tegra20-pinmux.yaml36 dap2, dap3, dap4, ddc, dta, dtb, dtc, dtd, dte, dtf, gma,

123