Searched +full:0 +full:xae91000 (Results 1 – 11 of 11) sorted by relevance
/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | dp-controller.yaml | 81 - description: phy 0 parent 111 const: 0 113 vdda-0p9-supply: 121 port@0: 138 enum: [ 0, 1, 2, 3 ] 147 - port@0 194 reg = <0xae90000 0x200>, 195 <0xae90200 0x200>, 196 <0xae90400 0xc00>, 197 <0xae91000 0x400>, [all …]
|
H A D | qcom,x1e80100-mdss.yaml | 38 "^display-controller@[0-9a-f]+$": 45 "^displayport-controller@[0-9a-f]+$": 52 "^phy@[0-9a-f]+$": 74 reg = <0x0ae00000 0x1000>; 77 interconnects = <&mmss_noc MASTER_MDP 0 &gem_noc SLAVE_LLCC 0>, 78 <&mc_virt MASTER_LLCC 0 &mc_virt SLAVE_EBI1 0>, 79 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_DISPLAY_CFG 0>; 95 iommus = <&apps_smmu 0x1c00 0x2>; 103 reg = <0x0ae01000 0x8f000>, 104 <0x0aeb0000 0x2008>; [all …]
|
H A D | qcom,sm7150-mdss.yaml | 52 "^display-controller@[0-9a-f]+$": 59 "^displayport-controller@[0-9a-f]+$": 66 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 97 reg = <0x0ae00000 0x1000>; 125 iommus = <&apps_smmu 0x800 0x440>; 133 reg = <0x0ae01000 0x8f000>, 134 <0x0aeb0000 0x2008>; 157 interrupts = <0>; 161 #size-cells = <0>; [all …]
|
H A D | qcom,sar2130p-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 50 "^displayport-controller@[0-9a-f]+$": 58 "^dsi@[0-9a-f]+$": 66 "^phy@[0-9a-f]+$": 86 reg = <0x0ae00000 0x1000>; 107 iommus = <&apps_smmu 0x1c00 0x2>; 115 reg = <0x0ae01000 0x8f000>, 116 <0x0aeb0000 0x2008>; 139 interrupts = <0>; 143 #size-cells = <0>; [all …]
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm6350.dtsi | 35 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; 90 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sar2130p.dtsi | 34 #clock-cells = <0>; 40 #clock-cells = <0>; 47 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; 82 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sc8180x.dtsi | 31 #clock-cells = <0>; 37 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 61 clocks = <&cpufreq_hw 0>; 79 reg = <0x0 0x100>; 83 qcom,freq-domain = <&cpufreq_hw 0>; 90 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8350.dtsi | 40 #clock-cells = <0>; 48 #clock-cells = <0>; 54 #size-cells = <0>; 56 cpu0: cpu@0 { 59 reg = <0x0 0x0>; 60 clocks = <&cpufreq_hw 0>; 63 qcom,freq-domain = <&cpufreq_hw 0>; 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sc8280xp.dtsi | 33 #clock-cells = <0>; 38 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 cpu0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|
H A D | sm8550.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 49 #clock-cells = <0>; 57 #clock-cells = <0>; 67 #size-cells = <0>; 69 cpu0: cpu@0 { 72 reg = <0 0>; 73 clocks = <&cpufreq_hw 0>; 78 qcom,freq-domain = <&cpufreq_hw 0>; 98 reg = <0 0x100>; [all …]
|