Lines Matching +full:stm32f469 +full:- +full:qspi
1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
9 #include <linux/dma-mapping.h>
23 #include <linux/spi/spi-mem.h>
93 #define STM32_AUTOSUSPEND_DELAY -1
131 struct stm32_qspi *qspi = (struct stm32_qspi *)dev_id; in stm32_qspi_irq() local
134 cr = readl_relaxed(qspi->io_base + QSPI_CR); in stm32_qspi_irq()
135 sr = readl_relaxed(qspi->io_base + QSPI_SR); in stm32_qspi_irq()
140 writel_relaxed(cr, qspi->io_base + QSPI_CR); in stm32_qspi_irq()
141 complete(&qspi->match_completion); in stm32_qspi_irq()
149 writel_relaxed(cr, qspi->io_base + QSPI_CR); in stm32_qspi_irq()
150 complete(&qspi->data_completion); in stm32_qspi_irq()
166 static int stm32_qspi_tx_poll(struct stm32_qspi *qspi, in stm32_qspi_tx_poll() argument
170 u32 len = op->data.nbytes, sr; in stm32_qspi_tx_poll()
174 if (op->data.dir == SPI_MEM_DATA_IN) { in stm32_qspi_tx_poll()
176 buf = op->data.buf.in; in stm32_qspi_tx_poll()
180 buf = (u8 *)op->data.buf.out; in stm32_qspi_tx_poll()
183 while (len--) { in stm32_qspi_tx_poll()
184 ret = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR, in stm32_qspi_tx_poll()
188 dev_err(qspi->dev, "fifo timeout (len:%d stat:%#x)\n", in stm32_qspi_tx_poll()
192 tx_fifo(buf++, qspi->io_base + QSPI_DR); in stm32_qspi_tx_poll()
198 static int stm32_qspi_tx_mm(struct stm32_qspi *qspi, in stm32_qspi_tx_mm() argument
201 memcpy_fromio(op->data.buf.in, qspi->mm_base + op->addr.val, in stm32_qspi_tx_mm()
202 op->data.nbytes); in stm32_qspi_tx_mm()
213 static int stm32_qspi_tx_dma(struct stm32_qspi *qspi, in stm32_qspi_tx_dma() argument
224 if (op->data.dir == SPI_MEM_DATA_IN) { in stm32_qspi_tx_dma()
226 dma_ch = qspi->dma_chrx; in stm32_qspi_tx_dma()
229 dma_ch = qspi->dma_chtx; in stm32_qspi_tx_dma()
233 * spi_map_buf return -EINVAL if the buffer is not DMA-able in stm32_qspi_tx_dma()
234 * (DMA-able: in vmalloc | kmap | virt_addr_valid) in stm32_qspi_tx_dma()
236 err = spi_controller_dma_map_mem_op_data(qspi->ctrl, op, &sgt); in stm32_qspi_tx_dma()
243 err = -ENOMEM; in stm32_qspi_tx_dma()
247 cr = readl_relaxed(qspi->io_base + QSPI_CR); in stm32_qspi_tx_dma()
249 reinit_completion(&qspi->dma_completion); in stm32_qspi_tx_dma()
250 desc->callback = stm32_qspi_dma_callback; in stm32_qspi_tx_dma()
251 desc->callback_param = &qspi->dma_completion; in stm32_qspi_tx_dma()
259 writel_relaxed(cr | CR_DMAEN, qspi->io_base + QSPI_CR); in stm32_qspi_tx_dma()
262 if (!wait_for_completion_timeout(&qspi->dma_completion, in stm32_qspi_tx_dma()
264 err = -ETIMEDOUT; in stm32_qspi_tx_dma()
270 writel_relaxed(cr & ~CR_DMAEN, qspi->io_base + QSPI_CR); in stm32_qspi_tx_dma()
272 spi_controller_dma_unmap_mem_op_data(qspi->ctrl, op, &sgt); in stm32_qspi_tx_dma()
277 static int stm32_qspi_tx(struct stm32_qspi *qspi, const struct spi_mem_op *op) in stm32_qspi_tx() argument
279 if (!op->data.nbytes) in stm32_qspi_tx()
282 if (qspi->fmode == CCR_FMODE_MM) in stm32_qspi_tx()
283 return stm32_qspi_tx_mm(qspi, op); in stm32_qspi_tx()
284 else if (((op->data.dir == SPI_MEM_DATA_IN && qspi->dma_chrx) || in stm32_qspi_tx()
285 (op->data.dir == SPI_MEM_DATA_OUT && qspi->dma_chtx)) && in stm32_qspi_tx()
286 op->data.nbytes > 4) in stm32_qspi_tx()
287 if (!stm32_qspi_tx_dma(qspi, op)) in stm32_qspi_tx()
290 return stm32_qspi_tx_poll(qspi, op); in stm32_qspi_tx()
293 static int stm32_qspi_wait_nobusy(struct stm32_qspi *qspi) in stm32_qspi_wait_nobusy() argument
297 return readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR, sr, in stm32_qspi_wait_nobusy()
302 static int stm32_qspi_wait_cmd(struct stm32_qspi *qspi) in stm32_qspi_wait_cmd() argument
307 if ((readl_relaxed(qspi->io_base + QSPI_SR) & SR_TCF) || in stm32_qspi_wait_cmd()
308 qspi->fmode == CCR_FMODE_APM) in stm32_qspi_wait_cmd()
311 reinit_completion(&qspi->data_completion); in stm32_qspi_wait_cmd()
312 cr = readl_relaxed(qspi->io_base + QSPI_CR); in stm32_qspi_wait_cmd()
313 writel_relaxed(cr | CR_TCIE | CR_TEIE, qspi->io_base + QSPI_CR); in stm32_qspi_wait_cmd()
315 if (!wait_for_completion_timeout(&qspi->data_completion, in stm32_qspi_wait_cmd()
317 err = -ETIMEDOUT; in stm32_qspi_wait_cmd()
319 sr = readl_relaxed(qspi->io_base + QSPI_SR); in stm32_qspi_wait_cmd()
321 err = -EIO; in stm32_qspi_wait_cmd()
326 writel_relaxed(FCR_CTCF | FCR_CTEF, qspi->io_base + QSPI_FCR); in stm32_qspi_wait_cmd()
328 err = stm32_qspi_wait_nobusy(qspi); in stm32_qspi_wait_cmd()
333 static int stm32_qspi_wait_poll_status(struct stm32_qspi *qspi) in stm32_qspi_wait_poll_status() argument
337 reinit_completion(&qspi->match_completion); in stm32_qspi_wait_poll_status()
338 cr = readl_relaxed(qspi->io_base + QSPI_CR); in stm32_qspi_wait_poll_status()
339 writel_relaxed(cr | CR_SMIE, qspi->io_base + QSPI_CR); in stm32_qspi_wait_poll_status()
341 if (!wait_for_completion_timeout(&qspi->match_completion, in stm32_qspi_wait_poll_status()
342 msecs_to_jiffies(qspi->status_timeout))) in stm32_qspi_wait_poll_status()
343 return -ETIMEDOUT; in stm32_qspi_wait_poll_status()
345 writel_relaxed(FCR_CSMF, qspi->io_base + QSPI_FCR); in stm32_qspi_wait_poll_status()
360 struct stm32_qspi *qspi = spi_controller_get_devdata(spi->controller); in stm32_qspi_send() local
361 struct stm32_qspi_flash *flash = &qspi->flash[spi_get_chipselect(spi, 0)]; in stm32_qspi_send()
365 cr = readl_relaxed(qspi->io_base + QSPI_CR); in stm32_qspi_send()
367 cr |= FIELD_PREP(CR_PRESC_MASK, flash->presc); in stm32_qspi_send()
368 cr |= FIELD_PREP(CR_FSEL, flash->cs); in stm32_qspi_send()
369 writel_relaxed(cr, qspi->io_base + QSPI_CR); in stm32_qspi_send()
371 if (op->data.nbytes) in stm32_qspi_send()
372 writel_relaxed(op->data.nbytes - 1, in stm32_qspi_send()
373 qspi->io_base + QSPI_DLR); in stm32_qspi_send()
375 ccr = qspi->fmode; in stm32_qspi_send()
376 ccr |= FIELD_PREP(CCR_INST_MASK, op->cmd.opcode); in stm32_qspi_send()
378 stm32_qspi_get_mode(op->cmd.buswidth)); in stm32_qspi_send()
380 if (op->addr.nbytes) { in stm32_qspi_send()
382 stm32_qspi_get_mode(op->addr.buswidth)); in stm32_qspi_send()
383 ccr |= FIELD_PREP(CCR_ADSIZE_MASK, op->addr.nbytes - 1); in stm32_qspi_send()
386 if (op->dummy.nbytes) in stm32_qspi_send()
388 op->dummy.nbytes * 8 / op->dummy.buswidth); in stm32_qspi_send()
390 if (op->data.nbytes) { in stm32_qspi_send()
392 stm32_qspi_get_mode(op->data.buswidth)); in stm32_qspi_send()
395 writel_relaxed(ccr, qspi->io_base + QSPI_CCR); in stm32_qspi_send()
397 if (op->addr.nbytes && qspi->fmode != CCR_FMODE_MM) in stm32_qspi_send()
398 writel_relaxed(op->addr.val, qspi->io_base + QSPI_AR); in stm32_qspi_send()
400 if (qspi->fmode == CCR_FMODE_APM) in stm32_qspi_send()
401 err_poll_status = stm32_qspi_wait_poll_status(qspi); in stm32_qspi_send()
403 err = stm32_qspi_tx(qspi, op); in stm32_qspi_send()
407 * -error case in stm32_qspi_send()
408 * -read memory map: prefetching must be stopped if we read the last in stm32_qspi_send()
409 * byte of device (device size - fifo size). like device size is not in stm32_qspi_send()
412 if (err || err_poll_status || qspi->fmode == CCR_FMODE_MM) in stm32_qspi_send()
416 err = stm32_qspi_wait_cmd(qspi); in stm32_qspi_send()
423 cr = readl_relaxed(qspi->io_base + QSPI_CR) | CR_ABORT; in stm32_qspi_send()
424 writel_relaxed(cr, qspi->io_base + QSPI_CR); in stm32_qspi_send()
427 timeout = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_CR, in stm32_qspi_send()
431 writel_relaxed(FCR_CTCF | FCR_CSMF, qspi->io_base + QSPI_FCR); in stm32_qspi_send()
434 dev_err(qspi->dev, "%s err:%d err_poll_status:%d abort timeout:%d\n", in stm32_qspi_send()
446 struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->controller); in stm32_qspi_poll_status() local
450 return -EOPNOTSUPP; in stm32_qspi_poll_status()
452 ret = pm_runtime_resume_and_get(qspi->dev); in stm32_qspi_poll_status()
456 mutex_lock(&qspi->lock); in stm32_qspi_poll_status()
458 writel_relaxed(mask, qspi->io_base + QSPI_PSMKR); in stm32_qspi_poll_status()
459 writel_relaxed(match, qspi->io_base + QSPI_PSMAR); in stm32_qspi_poll_status()
460 qspi->fmode = CCR_FMODE_APM; in stm32_qspi_poll_status()
461 qspi->status_timeout = timeout_ms; in stm32_qspi_poll_status()
463 ret = stm32_qspi_send(mem->spi, op); in stm32_qspi_poll_status()
464 mutex_unlock(&qspi->lock); in stm32_qspi_poll_status()
466 pm_runtime_mark_last_busy(qspi->dev); in stm32_qspi_poll_status()
467 pm_runtime_put_autosuspend(qspi->dev); in stm32_qspi_poll_status()
474 struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->controller); in stm32_qspi_exec_op() local
477 ret = pm_runtime_resume_and_get(qspi->dev); in stm32_qspi_exec_op()
481 mutex_lock(&qspi->lock); in stm32_qspi_exec_op()
482 if (op->data.dir == SPI_MEM_DATA_IN && op->data.nbytes) in stm32_qspi_exec_op()
483 qspi->fmode = CCR_FMODE_INDR; in stm32_qspi_exec_op()
485 qspi->fmode = CCR_FMODE_INDW; in stm32_qspi_exec_op()
487 ret = stm32_qspi_send(mem->spi, op); in stm32_qspi_exec_op()
488 mutex_unlock(&qspi->lock); in stm32_qspi_exec_op()
490 pm_runtime_mark_last_busy(qspi->dev); in stm32_qspi_exec_op()
491 pm_runtime_put_autosuspend(qspi->dev); in stm32_qspi_exec_op()
498 struct stm32_qspi *qspi = spi_controller_get_devdata(desc->mem->spi->controller); in stm32_qspi_dirmap_create() local
500 if (desc->info.op_tmpl.data.dir == SPI_MEM_DATA_OUT) in stm32_qspi_dirmap_create()
501 return -EOPNOTSUPP; in stm32_qspi_dirmap_create()
504 if (!qspi->mm_base && desc->info.op_tmpl.data.dir == SPI_MEM_DATA_IN) in stm32_qspi_dirmap_create()
505 return -EOPNOTSUPP; in stm32_qspi_dirmap_create()
507 if (!qspi->mm_size) in stm32_qspi_dirmap_create()
508 return -EOPNOTSUPP; in stm32_qspi_dirmap_create()
516 struct stm32_qspi *qspi = spi_controller_get_devdata(desc->mem->spi->controller); in stm32_qspi_dirmap_read() local
521 ret = pm_runtime_resume_and_get(qspi->dev); in stm32_qspi_dirmap_read()
525 mutex_lock(&qspi->lock); in stm32_qspi_dirmap_read()
530 memcpy(&op, &desc->info.op_tmpl, sizeof(struct spi_mem_op)); in stm32_qspi_dirmap_read()
531 dev_dbg(qspi->dev, "%s len = 0x%zx offs = 0x%llx buf = 0x%p\n", __func__, len, offs, buf); in stm32_qspi_dirmap_read()
534 op.addr.val = desc->info.offset + offs; in stm32_qspi_dirmap_read()
538 if (addr_max < qspi->mm_size && op.addr.buswidth) in stm32_qspi_dirmap_read()
539 qspi->fmode = CCR_FMODE_MM; in stm32_qspi_dirmap_read()
541 qspi->fmode = CCR_FMODE_INDR; in stm32_qspi_dirmap_read()
543 ret = stm32_qspi_send(desc->mem->spi, &op); in stm32_qspi_dirmap_read()
544 mutex_unlock(&qspi->lock); in stm32_qspi_dirmap_read()
546 pm_runtime_mark_last_busy(qspi->dev); in stm32_qspi_dirmap_read()
547 pm_runtime_put_autosuspend(qspi->dev); in stm32_qspi_dirmap_read()
555 struct stm32_qspi *qspi = spi_controller_get_devdata(ctrl); in stm32_qspi_transfer_one_message() local
557 struct spi_device *spi = msg->spi; in stm32_qspi_transfer_one_message()
562 return -EOPNOTSUPP; in stm32_qspi_transfer_one_message()
564 ret = pm_runtime_resume_and_get(qspi->dev); in stm32_qspi_transfer_one_message()
568 mutex_lock(&qspi->lock); in stm32_qspi_transfer_one_message()
572 list_for_each_entry(transfer, &msg->transfers, transfer_list) { in stm32_qspi_transfer_one_message()
577 dev_dbg(qspi->dev, "tx_buf:%p tx_nbits:%d rx_buf:%p rx_nbits:%d len:%d dummy_data:%d\n", in stm32_qspi_transfer_one_message()
578 transfer->tx_buf, transfer->tx_nbits, in stm32_qspi_transfer_one_message()
579 transfer->rx_buf, transfer->rx_nbits, in stm32_qspi_transfer_one_message()
580 transfer->len, transfer->dummy_data); in stm32_qspi_transfer_one_message()
583 * QSPI hardware supports dummy bytes transfer. in stm32_qspi_transfer_one_message()
585 * transfer in order to take into account QSPI block constraint in stm32_qspi_transfer_one_message()
587 if (transfer->dummy_data) { in stm32_qspi_transfer_one_message()
588 op.dummy.buswidth = transfer->tx_nbits; in stm32_qspi_transfer_one_message()
589 op.dummy.nbytes = transfer->len; in stm32_qspi_transfer_one_message()
590 dummy_bytes = transfer->len; in stm32_qspi_transfer_one_message()
593 if (list_is_last(&transfer->transfer_list, &msg->transfers)) { in stm32_qspi_transfer_one_message()
594 ret = -EINVAL; in stm32_qspi_transfer_one_message()
601 op.data.nbytes = transfer->len; in stm32_qspi_transfer_one_message()
603 if (transfer->rx_buf) { in stm32_qspi_transfer_one_message()
604 qspi->fmode = CCR_FMODE_INDR; in stm32_qspi_transfer_one_message()
605 op.data.buswidth = transfer->rx_nbits; in stm32_qspi_transfer_one_message()
607 op.data.buf.in = transfer->rx_buf; in stm32_qspi_transfer_one_message()
609 qspi->fmode = CCR_FMODE_INDW; in stm32_qspi_transfer_one_message()
610 op.data.buswidth = transfer->tx_nbits; in stm32_qspi_transfer_one_message()
612 op.data.buf.out = transfer->tx_buf; in stm32_qspi_transfer_one_message()
619 msg->actual_length += transfer->len + dummy_bytes; in stm32_qspi_transfer_one_message()
625 mutex_unlock(&qspi->lock); in stm32_qspi_transfer_one_message()
627 msg->status = ret; in stm32_qspi_transfer_one_message()
630 pm_runtime_mark_last_busy(qspi->dev); in stm32_qspi_transfer_one_message()
631 pm_runtime_put_autosuspend(qspi->dev); in stm32_qspi_transfer_one_message()
638 struct spi_controller *ctrl = spi->controller; in stm32_qspi_setup()
639 struct stm32_qspi *qspi = spi_controller_get_devdata(ctrl); in stm32_qspi_setup() local
644 if (ctrl->busy) in stm32_qspi_setup()
645 return -EBUSY; in stm32_qspi_setup()
647 if (!spi->max_speed_hz) in stm32_qspi_setup()
648 return -EINVAL; in stm32_qspi_setup()
650 mode = spi->mode & (SPI_TX_OCTAL | SPI_RX_OCTAL); in stm32_qspi_setup()
651 if (mode && gpiod_count(qspi->dev, "cs") == -ENOENT) { in stm32_qspi_setup()
652 dev_err(qspi->dev, "spi-rx-bus-width\\/spi-tx-bus-width\\/cs-gpios\n"); in stm32_qspi_setup()
653 dev_err(qspi->dev, "configuration not supported\n"); in stm32_qspi_setup()
655 return -EINVAL; in stm32_qspi_setup()
658 ret = pm_runtime_resume_and_get(qspi->dev); in stm32_qspi_setup()
662 presc = DIV_ROUND_UP(qspi->clk_rate, spi->max_speed_hz) - 1; in stm32_qspi_setup()
664 flash = &qspi->flash[spi_get_chipselect(spi, 0)]; in stm32_qspi_setup()
665 flash->cs = spi_get_chipselect(spi, 0); in stm32_qspi_setup()
666 flash->presc = presc; in stm32_qspi_setup()
668 mutex_lock(&qspi->lock); in stm32_qspi_setup()
669 qspi->cr_reg = CR_APMS | 3 << CR_FTHRES_SHIFT | CR_SSHIFT | CR_EN; in stm32_qspi_setup()
673 * is set in spi->mode and "cs-gpios" properties is found in DT in stm32_qspi_setup()
676 qspi->cr_reg |= CR_DFM; in stm32_qspi_setup()
677 dev_dbg(qspi->dev, "Dual flash mode enable"); in stm32_qspi_setup()
680 writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR); in stm32_qspi_setup()
683 qspi->dcr_reg = DCR_FSIZE_MASK; in stm32_qspi_setup()
684 writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR); in stm32_qspi_setup()
685 mutex_unlock(&qspi->lock); in stm32_qspi_setup()
687 pm_runtime_mark_last_busy(qspi->dev); in stm32_qspi_setup()
688 pm_runtime_put_autosuspend(qspi->dev); in stm32_qspi_setup()
693 static int stm32_qspi_dma_setup(struct stm32_qspi *qspi) in stm32_qspi_dma_setup() argument
696 struct device *dev = qspi->dev; in stm32_qspi_dma_setup()
703 dma_cfg.src_addr = qspi->phys_base + QSPI_DR; in stm32_qspi_dma_setup()
704 dma_cfg.dst_addr = qspi->phys_base + QSPI_DR; in stm32_qspi_dma_setup()
708 qspi->dma_chrx = dma_request_chan(dev, "rx"); in stm32_qspi_dma_setup()
709 if (IS_ERR(qspi->dma_chrx)) { in stm32_qspi_dma_setup()
710 ret = PTR_ERR(qspi->dma_chrx); in stm32_qspi_dma_setup()
711 qspi->dma_chrx = NULL; in stm32_qspi_dma_setup()
712 if (ret == -EPROBE_DEFER) in stm32_qspi_dma_setup()
715 if (dmaengine_slave_config(qspi->dma_chrx, &dma_cfg)) { in stm32_qspi_dma_setup()
717 dma_release_channel(qspi->dma_chrx); in stm32_qspi_dma_setup()
718 qspi->dma_chrx = NULL; in stm32_qspi_dma_setup()
722 qspi->dma_chtx = dma_request_chan(dev, "tx"); in stm32_qspi_dma_setup()
723 if (IS_ERR(qspi->dma_chtx)) { in stm32_qspi_dma_setup()
724 ret = PTR_ERR(qspi->dma_chtx); in stm32_qspi_dma_setup()
725 qspi->dma_chtx = NULL; in stm32_qspi_dma_setup()
727 if (dmaengine_slave_config(qspi->dma_chtx, &dma_cfg)) { in stm32_qspi_dma_setup()
729 dma_release_channel(qspi->dma_chtx); in stm32_qspi_dma_setup()
730 qspi->dma_chtx = NULL; in stm32_qspi_dma_setup()
735 init_completion(&qspi->dma_completion); in stm32_qspi_dma_setup()
737 if (ret != -EPROBE_DEFER) in stm32_qspi_dma_setup()
743 static void stm32_qspi_dma_free(struct stm32_qspi *qspi) in stm32_qspi_dma_free() argument
745 if (qspi->dma_chtx) in stm32_qspi_dma_free()
746 dma_release_channel(qspi->dma_chtx); in stm32_qspi_dma_free()
747 if (qspi->dma_chrx) in stm32_qspi_dma_free()
748 dma_release_channel(qspi->dma_chrx); in stm32_qspi_dma_free()
764 struct device *dev = &pdev->dev; in stm32_qspi_probe()
767 struct stm32_qspi *qspi; in stm32_qspi_probe() local
771 ctrl = devm_spi_alloc_host(dev, sizeof(*qspi)); in stm32_qspi_probe()
773 return -ENOMEM; in stm32_qspi_probe()
775 qspi = spi_controller_get_devdata(ctrl); in stm32_qspi_probe()
776 qspi->ctrl = ctrl; in stm32_qspi_probe()
778 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi"); in stm32_qspi_probe()
779 qspi->io_base = devm_ioremap_resource(dev, res); in stm32_qspi_probe()
780 if (IS_ERR(qspi->io_base)) in stm32_qspi_probe()
781 return PTR_ERR(qspi->io_base); in stm32_qspi_probe()
783 qspi->phys_base = res->start; in stm32_qspi_probe()
786 qspi->mm_base = devm_ioremap_resource(dev, res); in stm32_qspi_probe()
787 if (IS_ERR(qspi->mm_base)) in stm32_qspi_probe()
788 return PTR_ERR(qspi->mm_base); in stm32_qspi_probe()
790 qspi->mm_size = resource_size(res); in stm32_qspi_probe()
791 if (qspi->mm_size > STM32_QSPI_MAX_MMAP_SZ) in stm32_qspi_probe()
792 return -EINVAL; in stm32_qspi_probe()
799 dev_name(dev), qspi); in stm32_qspi_probe()
805 init_completion(&qspi->data_completion); in stm32_qspi_probe()
806 init_completion(&qspi->match_completion); in stm32_qspi_probe()
808 qspi->clk = devm_clk_get(dev, NULL); in stm32_qspi_probe()
809 if (IS_ERR(qspi->clk)) in stm32_qspi_probe()
810 return PTR_ERR(qspi->clk); in stm32_qspi_probe()
812 qspi->clk_rate = clk_get_rate(qspi->clk); in stm32_qspi_probe()
813 if (!qspi->clk_rate) in stm32_qspi_probe()
814 return -EINVAL; in stm32_qspi_probe()
816 ret = clk_prepare_enable(qspi->clk); in stm32_qspi_probe()
825 if (ret == -EPROBE_DEFER) in stm32_qspi_probe()
833 qspi->dev = dev; in stm32_qspi_probe()
834 platform_set_drvdata(pdev, qspi); in stm32_qspi_probe()
835 ret = stm32_qspi_dma_setup(qspi); in stm32_qspi_probe()
839 mutex_init(&qspi->lock); in stm32_qspi_probe()
841 ctrl->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD | SPI_TX_OCTAL in stm32_qspi_probe()
843 ctrl->setup = stm32_qspi_setup; in stm32_qspi_probe()
844 ctrl->bus_num = -1; in stm32_qspi_probe()
845 ctrl->mem_ops = &stm32_qspi_mem_ops; in stm32_qspi_probe()
846 ctrl->use_gpio_descriptors = true; in stm32_qspi_probe()
847 ctrl->transfer_one_message = stm32_qspi_transfer_one_message; in stm32_qspi_probe()
848 ctrl->num_chipselect = STM32_QSPI_MAX_NORCHIP; in stm32_qspi_probe()
849 ctrl->dev.of_node = dev->of_node; in stm32_qspi_probe()
867 pm_runtime_get_sync(qspi->dev); in stm32_qspi_probe()
868 /* disable qspi */ in stm32_qspi_probe()
869 writel_relaxed(0, qspi->io_base + QSPI_CR); in stm32_qspi_probe()
870 mutex_destroy(&qspi->lock); in stm32_qspi_probe()
871 pm_runtime_put_noidle(qspi->dev); in stm32_qspi_probe()
872 pm_runtime_disable(qspi->dev); in stm32_qspi_probe()
873 pm_runtime_set_suspended(qspi->dev); in stm32_qspi_probe()
874 pm_runtime_dont_use_autosuspend(qspi->dev); in stm32_qspi_probe()
876 stm32_qspi_dma_free(qspi); in stm32_qspi_probe()
878 clk_disable_unprepare(qspi->clk); in stm32_qspi_probe()
885 struct stm32_qspi *qspi = platform_get_drvdata(pdev); in stm32_qspi_remove() local
887 pm_runtime_get_sync(qspi->dev); in stm32_qspi_remove()
888 spi_unregister_controller(qspi->ctrl); in stm32_qspi_remove()
889 /* disable qspi */ in stm32_qspi_remove()
890 writel_relaxed(0, qspi->io_base + QSPI_CR); in stm32_qspi_remove()
891 stm32_qspi_dma_free(qspi); in stm32_qspi_remove()
892 mutex_destroy(&qspi->lock); in stm32_qspi_remove()
893 pm_runtime_put_noidle(qspi->dev); in stm32_qspi_remove()
894 pm_runtime_disable(qspi->dev); in stm32_qspi_remove()
895 pm_runtime_set_suspended(qspi->dev); in stm32_qspi_remove()
896 pm_runtime_dont_use_autosuspend(qspi->dev); in stm32_qspi_remove()
897 clk_disable_unprepare(qspi->clk); in stm32_qspi_remove()
902 struct stm32_qspi *qspi = dev_get_drvdata(dev); in stm32_qspi_runtime_suspend() local
904 clk_disable_unprepare(qspi->clk); in stm32_qspi_runtime_suspend()
911 struct stm32_qspi *qspi = dev_get_drvdata(dev); in stm32_qspi_runtime_resume() local
913 return clk_prepare_enable(qspi->clk); in stm32_qspi_runtime_resume()
925 struct stm32_qspi *qspi = dev_get_drvdata(dev); in stm32_qspi_resume() local
938 writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR); in stm32_qspi_resume()
939 writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR); in stm32_qspi_resume()
954 {.compatible = "st,stm32f469-qspi"},
963 .name = "stm32-qspi",