Lines Matching +full:reserved +full:- +full:ipi +full:- +full:vectors
1 // SPDX-License-Identifier: GPL-2.0-only
50 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
66 * VM-Exit (to inject the guest event) and the subsequent VM-Enter to resume
77 /* step-by-step approximation to mitigate fluctuation */
89 __kvm_lapic_set_reg(apic->regs, reg_off, val); in kvm_lapic_set_reg()
100 return __kvm_lapic_get_reg64(apic->regs, reg); in kvm_lapic_get_reg64()
112 __kvm_lapic_set_reg64(apic->regs, reg, val); in kvm_lapic_set_reg64()
122 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_pending_eoi()
124 return apic_test_vector(vector, apic->regs + APIC_ISR) || in kvm_apic_pending_eoi()
125 apic_test_vector(vector, apic->regs + APIC_IRR); in kvm_apic_pending_eoi()
158 return apic->vcpu->vcpu_id; in kvm_x2apic_id()
164 (kvm_mwait_in_guest(vcpu->kvm) || kvm_hlt_in_guest(vcpu->kvm)); in kvm_can_post_timer_interrupt()
170 && !(kvm_mwait_in_guest(vcpu->kvm) || in kvm_can_use_hv_timer()
176 return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE; in kvm_use_posted_timer_interrupt()
186 switch (map->logical_mode) { in kvm_apic_map_get_logical_dest()
189 *cluster = map->xapic_flat_map; in kvm_apic_map_get_logical_dest()
194 u32 max_apic_id = map->max_apic_id; in kvm_apic_map_get_logical_dest()
197 u8 cluster_size = min(max_apic_id - offset + 1, 16U); in kvm_apic_map_get_logical_dest()
199 offset = array_index_nospec(offset, map->max_apic_id + 1); in kvm_apic_map_get_logical_dest()
200 *cluster = &map->phys_map[offset]; in kvm_apic_map_get_logical_dest()
201 *mask = dest_id & (0xffff >> (16 - cluster_size)); in kvm_apic_map_get_logical_dest()
209 *cluster = map->xapic_flat_map; in kvm_apic_map_get_logical_dest()
213 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf]; in kvm_apic_map_get_logical_dest()
228 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_recalculate_phys_map()
238 if (WARN_ON_ONCE(xapic_id > new->max_apic_id)) in kvm_recalculate_phys_map()
239 return -EINVAL; in kvm_recalculate_phys_map()
247 if (x2apic_id > new->max_apic_id) in kvm_recalculate_phys_map()
248 return -E2BIG; in kvm_recalculate_phys_map()
253 * 32-bit value. Any unwanted aliasing due to truncation results will in kvm_recalculate_phys_map()
256 if (!apic_x2apic_mode(apic) && xapic_id != (u8)vcpu->vcpu_id) in kvm_recalculate_phys_map()
260 * Apply KVM's hotplug hack if userspace has enable 32-bit APIC IDs. in kvm_recalculate_phys_map()
266 * Honor the architectural (and KVM's non-optimized) behavior if in kvm_recalculate_phys_map()
267 * userspace has not enabled 32-bit x2APIC IDs. Each APIC is supposed in kvm_recalculate_phys_map()
273 if (vcpu->kvm->arch.x2apic_format) { in kvm_recalculate_phys_map()
276 new->phys_map[x2apic_id] = apic; in kvm_recalculate_phys_map()
278 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id]) in kvm_recalculate_phys_map()
279 new->phys_map[xapic_id] = apic; in kvm_recalculate_phys_map()
291 if (new->phys_map[physical_id]) in kvm_recalculate_phys_map()
292 return -EINVAL; in kvm_recalculate_phys_map()
294 new->phys_map[physical_id] = apic; in kvm_recalculate_phys_map()
303 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_recalculate_logical_map()
309 if (new->logical_mode == KVM_APIC_MODE_MAP_DISABLED) in kvm_recalculate_logical_map()
330 * To optimize logical mode delivery, all software-enabled APICs must in kvm_recalculate_logical_map()
333 if (new->logical_mode == KVM_APIC_MODE_SW_DISABLED) { in kvm_recalculate_logical_map()
334 new->logical_mode = logical_mode; in kvm_recalculate_logical_map()
335 } else if (new->logical_mode != logical_mode) { in kvm_recalculate_logical_map()
336 new->logical_mode = KVM_APIC_MODE_MAP_DISABLED; in kvm_recalculate_logical_map()
341 * In x2APIC mode, the LDR is read-only and derived directly from the in kvm_recalculate_logical_map()
352 new->logical_mode = KVM_APIC_MODE_MAP_DISABLED; in kvm_recalculate_logical_map()
359 ldr = ffs(mask) - 1; in kvm_recalculate_logical_map()
361 new->logical_mode = KVM_APIC_MODE_MAP_DISABLED; in kvm_recalculate_logical_map()
367 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
369 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
387 /* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map. */ in kvm_recalculate_apic_map()
388 if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN) in kvm_recalculate_apic_map()
392 "Dirty APIC map without an in-kernel local APIC"); in kvm_recalculate_apic_map()
394 mutex_lock(&kvm->arch.apic_map_lock); in kvm_recalculate_apic_map()
398 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map (if clean) in kvm_recalculate_apic_map()
401 * ID, i.e. the map may still show up as in-progress. In that case in kvm_recalculate_apic_map()
404 if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty, in kvm_recalculate_apic_map()
407 mutex_unlock(&kvm->arch.apic_map_lock); in kvm_recalculate_apic_map()
422 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic)); in kvm_recalculate_apic_map()
431 new->max_apic_id = max_id; in kvm_recalculate_apic_map()
432 new->logical_mode = KVM_APIC_MODE_SW_DISABLED; in kvm_recalculate_apic_map()
442 if (r == -E2BIG) { in kvm_recalculate_apic_map()
463 if (!new || new->logical_mode == KVM_APIC_MODE_MAP_DISABLED) in kvm_recalculate_apic_map()
473 old = rcu_dereference_protected(kvm->arch.apic_map, in kvm_recalculate_apic_map()
474 lockdep_is_held(&kvm->arch.apic_map_lock)); in kvm_recalculate_apic_map()
475 rcu_assign_pointer(kvm->arch.apic_map, new); in kvm_recalculate_apic_map()
477 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty. in kvm_recalculate_apic_map()
480 atomic_cmpxchg_release(&kvm->arch.apic_map_dirty, in kvm_recalculate_apic_map()
482 mutex_unlock(&kvm->arch.apic_map_lock); in kvm_recalculate_apic_map()
496 if (enabled != apic->sw_enabled) { in apic_set_spiv()
497 apic->sw_enabled = enabled; in apic_set_spiv()
503 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in apic_set_spiv()
508 kvm_make_request(KVM_REQ_APF_READY, apic->vcpu); in apic_set_spiv()
509 kvm_xen_sw_enable_lapic(apic->vcpu); in apic_set_spiv()
516 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in kvm_apic_set_xapic_id()
522 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in kvm_apic_set_ldr()
528 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in kvm_apic_set_dfr()
535 WARN_ON_ONCE(id != apic->vcpu->vcpu_id); in kvm_apic_set_x2apic_id()
539 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in kvm_apic_set_x2apic_id()
549 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT; in apic_lvtt_oneshot()
554 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC; in apic_lvtt_period()
559 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE; in apic_lvtt_tscdeadline()
569 return apic->nr_lvt_entries > lvt_index; in kvm_lapic_lvt_supported()
574 return KVM_APIC_MAX_NR_LVT_ENTRIES - !(vcpu->arch.mcg_cap & MCG_CMCI_P); in kvm_apic_calc_nr_lvt_entries()
579 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_set_version()
585 v = APIC_VERSION | ((apic->nr_lvt_entries - 1) << 16); in kvm_apic_set_version()
588 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation) in kvm_apic_set_version()
590 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC in kvm_apic_set_version()
591 * version first and level-triggered interrupts never get EOIed in in kvm_apic_set_version()
595 !ioapic_in_kernel(vcpu->kvm)) in kvm_apic_set_version()
603 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_after_set_mcg_cap()
606 if (!lapic_in_kernel(vcpu) || nr_lvt_entries == apic->nr_lvt_entries) in kvm_apic_after_set_mcg_cap()
610 for (i = apic->nr_lvt_entries; i < nr_lvt_entries; i++) in kvm_apic_after_set_mcg_cap()
613 apic->nr_lvt_entries = nr_lvt_entries; in kvm_apic_after_set_mcg_cap()
634 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG; in find_highest_vector()
635 vec >= 0; vec -= APIC_VECTORS_PER_REG) { in find_highest_vector()
641 return -1; in find_highest_vector()
664 max_updated_irr = -1; in __kvm_apic_update_irr()
665 *max_irr = -1; in __kvm_apic_update_irr()
689 return ((max_updated_irr != -1) && in __kvm_apic_update_irr()
696 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_update_irr()
697 bool irr_updated = __kvm_apic_update_irr(pir, apic->regs, max_irr); in kvm_apic_update_irr()
699 if (unlikely(!apic->apicv_active && irr_updated)) in kvm_apic_update_irr()
700 apic->irr_pending = true; in kvm_apic_update_irr()
707 return find_highest_vector(apic->regs + APIC_IRR); in apic_search_irr()
718 if (!apic->irr_pending) in apic_find_highest_irr()
719 return -1; in apic_find_highest_irr()
722 ASSERT(result == -1 || result >= 16); in apic_find_highest_irr()
729 if (unlikely(apic->apicv_active)) { in apic_clear_irr()
730 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR); in apic_clear_irr()
732 apic->irr_pending = false; in apic_clear_irr()
733 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR); in apic_clear_irr()
734 if (apic_search_irr(apic) != -1) in apic_clear_irr()
735 apic->irr_pending = true; in apic_clear_irr()
741 apic_clear_irr(vec, vcpu->arch.apic); in kvm_apic_clear_irr()
747 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR)) in apic_set_isr()
755 if (unlikely(apic->apicv_active)) in apic_set_isr()
756 kvm_x86_call(hwapic_isr_update)(apic->vcpu, vec); in apic_set_isr()
758 ++apic->isr_count; in apic_set_isr()
759 BUG_ON(apic->isr_count > MAX_APIC_VECTOR); in apic_set_isr()
765 apic->highest_isr_cache = vec; in apic_set_isr()
775 * is always -1, with APIC virtualization enabled. in apic_find_highest_isr()
777 if (!apic->isr_count) in apic_find_highest_isr()
778 return -1; in apic_find_highest_isr()
779 if (likely(apic->highest_isr_cache != -1)) in apic_find_highest_isr()
780 return apic->highest_isr_cache; in apic_find_highest_isr()
782 result = find_highest_vector(apic->regs + APIC_ISR); in apic_find_highest_isr()
783 ASSERT(result == -1 || result >= 16); in apic_find_highest_isr()
790 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR)) in apic_clear_isr()
795 * uses the Hyper-V APIC enlightenment. In this case we may need in apic_clear_isr()
800 if (unlikely(apic->apicv_active)) in apic_clear_isr()
801 kvm_x86_call(hwapic_isr_update)(apic->vcpu, apic_find_highest_isr(apic)); in apic_clear_isr()
803 --apic->isr_count; in apic_clear_isr()
804 BUG_ON(apic->isr_count < 0); in apic_clear_isr()
805 apic->highest_isr_cache = -1; in apic_clear_isr()
811 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_update_hwapic_isr()
813 if (WARN_ON_ONCE(!lapic_in_kernel(vcpu)) || !apic->apicv_active) in kvm_apic_update_hwapic_isr()
827 return apic_find_highest_irr(vcpu->arch.apic); in kvm_lapic_find_highest_irr()
838 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_set_irq()
840 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector, in kvm_apic_set_irq()
841 irq->level, irq->trig_mode, dest_map); in kvm_apic_set_irq()
850 if (min > map->max_apic_id) in __pv_send_ipi()
854 min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) { in __pv_send_ipi()
855 if (map->phys_map[min + i]) { in __pv_send_ipi()
856 vcpu = map->phys_map[min + i]->vcpu; in __pv_send_ipi()
874 return -KVM_EINVAL; in kvm_pv_send_ipi()
882 map = rcu_dereference(kvm->arch.apic_map); in kvm_pv_send_ipi()
884 count = -EOPNOTSUPP; in kvm_pv_send_ipi()
898 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val, in pv_eoi_put_user()
905 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val, in pv_eoi_get_user()
911 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED; in pv_eoi_enabled()
919 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); in pv_eoi_set_pending()
939 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); in pv_eoi_test_and_clr_pending()
948 highest_irr = kvm_x86_call(sync_pir_to_irr)(apic->vcpu); in apic_has_interrupt_for_ppr()
951 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr) in apic_has_interrupt_for_ppr()
952 return -1; in apic_has_interrupt_for_ppr()
964 isrv = (isr != -1) ? isr : 0; in __apic_update_ppr()
983 apic_has_interrupt_for_ppr(apic, ppr) != -1) in apic_update_ppr()
984 kvm_make_request(KVM_REQ_EVENT, apic->vcpu); in apic_update_ppr()
989 apic_update_ppr(vcpu->arch.apic); in kvm_apic_update_ppr()
1053 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
1057 * - in-kernel IOAPIC messages have to be delivered directly to
1060 * rewrites the destination of non-IPI messages from APIC_BROADCAST
1064 * important when userspace wants to use x2APIC-format MSIs, because
1065 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
1070 bool ipi = source != NULL; in kvm_apic_mda() local
1072 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled && in kvm_apic_mda()
1073 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target)) in kvm_apic_mda()
1082 struct kvm_lapic *target = vcpu->arch.apic; in kvm_apic_match_dest()
1108 int i, idx = -1; in kvm_vector_to_index()
1122 if (!kvm->arch.disabled_lapic_found) { in kvm_apic_disabled_lapic_found()
1123 kvm->arch.disabled_lapic_found = true; in kvm_apic_disabled_lapic_found()
1131 if (kvm->arch.x2apic_broadcast_quirk_disabled) { in kvm_apic_is_broadcast_dest()
1132 if ((irq->dest_id == APIC_BROADCAST && in kvm_apic_is_broadcast_dest()
1133 map->logical_mode != KVM_APIC_MODE_X2APIC)) in kvm_apic_is_broadcast_dest()
1135 if (irq->dest_id == X2APIC_BROADCAST) in kvm_apic_is_broadcast_dest()
1139 if (irq->dest_id == (x2apic_ipi ? in kvm_apic_is_broadcast_dest()
1161 if (irq->shorthand == APIC_DEST_SELF && src) { in kvm_apic_map_get_dest_lapic()
1165 } else if (irq->shorthand) in kvm_apic_map_get_dest_lapic()
1171 if (irq->dest_mode == APIC_DEST_PHYSICAL) { in kvm_apic_map_get_dest_lapic()
1172 if (irq->dest_id > map->max_apic_id) { in kvm_apic_map_get_dest_lapic()
1175 u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1); in kvm_apic_map_get_dest_lapic()
1176 *dst = &map->phys_map[dest_id]; in kvm_apic_map_get_dest_lapic()
1183 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst, in kvm_apic_map_get_dest_lapic()
1191 lowest = -1; in kvm_apic_map_get_dest_lapic()
1197 else if (kvm_apic_compare_prio((*dst)[i]->vcpu, in kvm_apic_map_get_dest_lapic()
1198 (*dst)[lowest]->vcpu) < 0) in kvm_apic_map_get_dest_lapic()
1205 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap), in kvm_apic_map_get_dest_lapic()
1229 *r = -1; in kvm_irq_delivery_to_apic_fast()
1231 if (irq->shorthand == APIC_DEST_SELF) { in kvm_irq_delivery_to_apic_fast()
1236 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map); in kvm_irq_delivery_to_apic_fast()
1241 map = rcu_dereference(kvm->arch.apic_map); in kvm_irq_delivery_to_apic_fast()
1249 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map); in kvm_irq_delivery_to_apic_fast()
1260 * - For single-destination interrupts, handle it in posted mode
1261 * - Else if vector hashing is enabled and it is a lowest-priority
1264 * 1. For lowest-priority interrupts, store all the possible
1267 * the right destination vCPU in the array for the lowest-priority
1269 * - Otherwise, use remapped mode to inject the interrupt.
1279 if (irq->shorthand) in kvm_intr_is_single_vcpu_fast()
1283 map = rcu_dereference(kvm->arch.apic_map); in kvm_intr_is_single_vcpu_fast()
1290 *dest_vcpu = dst[i]->vcpu; in kvm_intr_is_single_vcpu_fast()
1308 struct kvm_vcpu *vcpu = apic->vcpu; in __apic_accept_irq()
1310 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode, in __apic_accept_irq()
1314 vcpu->arch.apic_arb_prio++; in __apic_accept_irq()
1327 __set_bit(vcpu->vcpu_id, dest_map->map); in __apic_accept_irq()
1328 dest_map->vectors[vcpu->vcpu_id] = vector; in __apic_accept_irq()
1331 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) { in __apic_accept_irq()
1334 apic->regs + APIC_TMR); in __apic_accept_irq()
1337 apic->regs + APIC_TMR); in __apic_accept_irq()
1346 vcpu->arch.pv.pv_unhalted = 1; in __apic_accept_irq()
1368 apic->pending_events = (1UL << KVM_APIC_INIT); in __apic_accept_irq()
1376 apic->sipi_vector = vector; in __apic_accept_irq()
1379 set_bit(KVM_APIC_SIPI, &apic->pending_events); in __apic_accept_irq()
1418 map = rcu_dereference(kvm->arch.apic_map); in kvm_bitmap_or_dest_vcpus()
1426 vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx; in kvm_bitmap_or_dest_vcpus()
1434 irq->shorthand, in kvm_bitmap_or_dest_vcpus()
1435 irq->dest_id, in kvm_bitmap_or_dest_vcpus()
1436 irq->dest_mode)) in kvm_bitmap_or_dest_vcpus()
1446 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio; in kvm_apic_compare_prio()
1451 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors); in kvm_ioapic_handles_vector()
1463 if (irqchip_split(apic->vcpu->kvm)) { in kvm_ioapic_send_eoi()
1464 apic->vcpu->arch.pending_ioapic_eoi = vector; in kvm_ioapic_send_eoi()
1465 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu); in kvm_ioapic_send_eoi()
1469 if (apic_test_vector(vector, apic->regs + APIC_TMR)) in kvm_ioapic_send_eoi()
1474 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode); in kvm_ioapic_send_eoi()
1487 if (vector == -1) in apic_set_eoi()
1493 if (kvm_hv_synic_has_vector(apic->vcpu, vector)) in apic_set_eoi()
1494 kvm_hv_synic_send_eoi(apic->vcpu, vector); in apic_set_eoi()
1497 kvm_make_request(KVM_REQ_EVENT, apic->vcpu); in apic_set_eoi()
1502 * this interface assumes a trap-like exit, which has already finished
1507 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_set_eoi_accelerated()
1512 kvm_make_request(KVM_REQ_EVENT, apic->vcpu); in kvm_apic_set_eoi_accelerated()
1537 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL); in kvm_apic_send_ipi()
1550 apic->lapic_timer.period == 0) in apic_get_tmcct()
1554 remaining = ktime_sub(apic->lapic_timer.target_expiration, now); in apic_get_tmcct()
1558 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period); in apic_get_tmcct()
1559 return div64_u64(ns, (apic->vcpu->kvm->arch.apic_bus_cycle_ns * in apic_get_tmcct()
1560 apic->divide_count)); in apic_get_tmcct()
1565 struct kvm_vcpu *vcpu = apic->vcpu; in __report_tpr_access()
1566 struct kvm_run *run = vcpu->run; in __report_tpr_access()
1569 run->tpr_access.rip = kvm_rip_read(vcpu); in __report_tpr_access()
1570 run->tpr_access.is_write = write; in __report_tpr_access()
1575 if (apic->vcpu->arch.tpr_access_reporting) in report_tpr_access()
1618 (APIC_REG_MASK(first) * ((1ull << (count)) - 1))
1622 /* Leave bits '0' for reserved and write-only registers. */ in kvm_lapic_readable_reg_mask()
1665 * WARN if KVM reads ICR in x2APIC mode, as it's an 8-byte register in in kvm_lapic_reg_read()
1697 return addr >= apic->base_address && in apic_mmio_in_range()
1698 addr < apic->base_address + LAPIC_MMIO_LENGTH; in apic_mmio_in_range()
1705 u32 offset = address - apic->base_address; in apic_mmio_read()
1708 return -EOPNOTSUPP; in apic_mmio_read()
1711 if (!kvm_check_has_quirk(vcpu->kvm, in apic_mmio_read()
1713 return -EOPNOTSUPP; in apic_mmio_read()
1731 apic->divide_count = 0x1 << (tmp2 & 0x7); in update_divide_count()
1741 if (apic_lvtt_period(apic) && apic->lapic_timer.period) { in limit_periodic_timer_frequency()
1744 if (apic->lapic_timer.period < min_period) { in limit_periodic_timer_frequency()
1748 apic->vcpu->vcpu_id, in limit_periodic_timer_frequency()
1749 apic->lapic_timer.period, min_period); in limit_periodic_timer_frequency()
1750 apic->lapic_timer.period = min_period; in limit_periodic_timer_frequency()
1759 hrtimer_cancel(&apic->lapic_timer.timer); in cancel_apic_timer()
1761 if (apic->lapic_timer.hv_timer_in_use) in cancel_apic_timer()
1764 atomic_set(&apic->lapic_timer.pending, 0); in cancel_apic_timer()
1770 apic->lapic_timer.timer_mode_mask; in apic_update_lvtt()
1772 if (apic->lapic_timer.timer_mode != timer_mode) { in apic_update_lvtt()
1777 apic->lapic_timer.period = 0; in apic_update_lvtt()
1778 apic->lapic_timer.tscdeadline = 0; in apic_update_lvtt()
1780 apic->lapic_timer.timer_mode = timer_mode; in apic_update_lvtt()
1787 * during a higher-priority task.
1792 struct kvm_lapic *apic = vcpu->arch.apic; in lapic_timer_int_injected()
1797 void *bitmap = apic->regs + APIC_ISR; in lapic_timer_int_injected()
1799 if (apic->apicv_active) in lapic_timer_int_injected()
1800 bitmap = apic->regs + APIC_IRR; in lapic_timer_int_injected()
1810 u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns; in __wait_lapic_expire()
1818 if (vcpu->arch.tsc_scaling_ratio == kvm_caps.default_tsc_scaling_ratio) { in __wait_lapic_expire()
1823 do_div(delay_ns, vcpu->arch.virtual_tsc_khz); in __wait_lapic_expire()
1831 struct kvm_lapic *apic = vcpu->arch.apic; in adjust_lapic_timer_advance()
1832 u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns; in adjust_lapic_timer_advance()
1842 ns = -advance_expire_delta * 1000000ULL; in adjust_lapic_timer_advance()
1843 do_div(ns, vcpu->arch.virtual_tsc_khz); in adjust_lapic_timer_advance()
1844 timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP; in adjust_lapic_timer_advance()
1848 do_div(ns, vcpu->arch.virtual_tsc_khz); in adjust_lapic_timer_advance()
1854 apic->lapic_timer.timer_advance_ns = timer_advance_ns; in adjust_lapic_timer_advance()
1859 struct kvm_lapic *apic = vcpu->arch.apic; in __kvm_wait_lapic_expire()
1862 tsc_deadline = apic->lapic_timer.expired_tscdeadline; in __kvm_wait_lapic_expire()
1863 apic->lapic_timer.expired_tscdeadline = 0; in __kvm_wait_lapic_expire()
1865 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline); in __kvm_wait_lapic_expire()
1867 adjust_lapic_timer_advance(vcpu, guest_tsc - tsc_deadline); in __kvm_wait_lapic_expire()
1877 __wait_lapic_expire(vcpu, tsc_deadline - guest_tsc); in __kvm_wait_lapic_expire()
1883 vcpu->arch.apic->lapic_timer.expired_tscdeadline && in kvm_wait_lapic_expire()
1884 vcpu->arch.apic->lapic_timer.timer_advance_ns && in kvm_wait_lapic_expire()
1892 struct kvm_timer *ktimer = &apic->lapic_timer; in kvm_apic_inject_pending_timer_irqs()
1896 ktimer->tscdeadline = 0; in kvm_apic_inject_pending_timer_irqs()
1898 ktimer->tscdeadline = 0; in kvm_apic_inject_pending_timer_irqs()
1899 ktimer->target_expiration = 0; in kvm_apic_inject_pending_timer_irqs()
1905 struct kvm_vcpu *vcpu = apic->vcpu; in apic_timer_expired()
1906 struct kvm_timer *ktimer = &apic->lapic_timer; in apic_timer_expired()
1908 if (atomic_read(&apic->lapic_timer.pending)) in apic_timer_expired()
1911 if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use) in apic_timer_expired()
1912 ktimer->expired_tscdeadline = ktimer->tscdeadline; in apic_timer_expired()
1914 if (!from_timer_fn && apic->apicv_active) { in apic_timer_expired()
1920 if (kvm_use_posted_timer_interrupt(apic->vcpu)) { in apic_timer_expired()
1928 if (vcpu->arch.apic->lapic_timer.expired_tscdeadline && in apic_timer_expired()
1929 vcpu->arch.apic->lapic_timer.timer_advance_ns) in apic_timer_expired()
1935 atomic_inc(&apic->lapic_timer.pending); in apic_timer_expired()
1943 struct kvm_timer *ktimer = &apic->lapic_timer; in start_sw_tscdeadline()
1944 u64 guest_tsc, tscdeadline = ktimer->tscdeadline; in start_sw_tscdeadline()
1947 struct kvm_vcpu *vcpu = apic->vcpu; in start_sw_tscdeadline()
1948 u32 this_tsc_khz = vcpu->arch.virtual_tsc_khz; in start_sw_tscdeadline()
1960 ns = (tscdeadline - guest_tsc) * 1000000ULL; in start_sw_tscdeadline()
1964 likely(ns > apic->lapic_timer.timer_advance_ns)) { in start_sw_tscdeadline()
1966 expire = ktime_sub_ns(expire, ktimer->timer_advance_ns); in start_sw_tscdeadline()
1967 hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD); in start_sw_tscdeadline()
1976 return (u64)tmict * apic->vcpu->kvm->arch.apic_bus_cycle_ns * in tmict_to_ns()
1977 (u64)apic->divide_count; in tmict_to_ns()
1985 apic->lapic_timer.period = in update_target_expiration()
1990 remaining = ktime_sub(apic->lapic_timer.target_expiration, now); in update_target_expiration()
1996 apic->divide_count, old_divisor); in update_target_expiration()
1998 apic->lapic_timer.tscdeadline += in update_target_expiration()
1999 nsec_to_cycles(apic->vcpu, ns_remaining_new) - in update_target_expiration()
2000 nsec_to_cycles(apic->vcpu, ns_remaining_old); in update_target_expiration()
2001 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new); in update_target_expiration()
2011 apic->lapic_timer.period = in set_target_expiration()
2014 if (!apic->lapic_timer.period) { in set_target_expiration()
2015 apic->lapic_timer.tscdeadline = 0; in set_target_expiration()
2020 deadline = apic->lapic_timer.period; in set_target_expiration()
2028 deadline = apic->lapic_timer.period; in set_target_expiration()
2032 else if (unlikely(deadline > apic->lapic_timer.period)) { in set_target_expiration()
2037 apic->vcpu->vcpu_id, in set_target_expiration()
2040 deadline, apic->lapic_timer.period); in set_target_expiration()
2042 deadline = apic->lapic_timer.period; in set_target_expiration()
2047 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) + in set_target_expiration()
2048 nsec_to_cycles(apic->vcpu, deadline); in set_target_expiration()
2049 apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline); in set_target_expiration()
2067 apic->lapic_timer.target_expiration = in advance_periodic_target_expiration()
2068 ktime_add_ns(apic->lapic_timer.target_expiration, in advance_periodic_target_expiration()
2069 apic->lapic_timer.period); in advance_periodic_target_expiration()
2070 delta = ktime_sub(apic->lapic_timer.target_expiration, now); in advance_periodic_target_expiration()
2071 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) + in advance_periodic_target_expiration()
2072 nsec_to_cycles(apic->vcpu, delta); in advance_periodic_target_expiration()
2077 if (!apic->lapic_timer.period) in start_sw_period()
2081 apic->lapic_timer.target_expiration)) { in start_sw_period()
2090 hrtimer_start(&apic->lapic_timer.timer, in start_sw_period()
2091 apic->lapic_timer.target_expiration, in start_sw_period()
2100 return vcpu->arch.apic->lapic_timer.hv_timer_in_use; in kvm_lapic_hv_timer_in_use()
2106 WARN_ON(!apic->lapic_timer.hv_timer_in_use); in cancel_hv_timer()
2107 kvm_x86_call(cancel_hv_timer)(apic->vcpu); in cancel_hv_timer()
2108 apic->lapic_timer.hv_timer_in_use = false; in cancel_hv_timer()
2113 struct kvm_timer *ktimer = &apic->lapic_timer; in start_hv_timer()
2114 struct kvm_vcpu *vcpu = apic->vcpu; in start_hv_timer()
2121 if (!ktimer->tscdeadline) in start_hv_timer()
2124 if (kvm_x86_call(set_hv_timer)(vcpu, ktimer->tscdeadline, &expired)) in start_hv_timer()
2127 ktimer->hv_timer_in_use = true; in start_hv_timer()
2128 hrtimer_cancel(&ktimer->timer); in start_hv_timer()
2133 * VM-Exit to recompute the periodic timer's target expiration. in start_hv_timer()
2140 if (atomic_read(&ktimer->pending)) { in start_hv_timer()
2148 trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use); in start_hv_timer()
2155 struct kvm_timer *ktimer = &apic->lapic_timer; in start_sw_timer()
2158 if (apic->lapic_timer.hv_timer_in_use) in start_sw_timer()
2160 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending)) in start_sw_timer()
2167 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false); in start_sw_timer()
2174 if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending)) in restart_apic_timer()
2185 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_lapic_expired_hv_timer()
2189 if (!apic->lapic_timer.hv_timer_in_use) in kvm_lapic_expired_hv_timer()
2195 if (apic_lvtt_period(apic) && apic->lapic_timer.period) { in kvm_lapic_expired_hv_timer()
2206 restart_apic_timer(vcpu->arch.apic); in kvm_lapic_switch_to_hv_timer()
2211 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_lapic_switch_to_sw_timer()
2215 if (apic->lapic_timer.hv_timer_in_use) in kvm_lapic_switch_to_sw_timer()
2222 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_lapic_restart_hv_timer()
2224 WARN_ON(!apic->lapic_timer.hv_timer_in_use); in kvm_lapic_restart_hv_timer()
2230 atomic_set(&apic->lapic_timer.pending, 0); in __start_apic_timer()
2248 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) { in apic_manage_nmi_watchdog()
2249 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode; in apic_manage_nmi_watchdog()
2251 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode); in apic_manage_nmi_watchdog()
2253 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode); in apic_manage_nmi_watchdog()
2262 return -1; in get_lvt_index()
2264 (reg - APIC_LVTT) >> 4, KVM_APIC_MAX_NR_LVT_ENTRIES); in get_lvt_index()
2313 for (i = 0; i < apic->nr_lvt_entries; i++) { in kvm_lapic_reg_write()
2318 atomic_set(&apic->lapic_timer.pending, 0); in kvm_lapic_reg_write()
2361 val &= (apic_lvt_mask[LVT_TIMER] | apic->lapic_timer.timer_mode_mask); in kvm_lapic_reg_write()
2376 uint32_t old_divisor = apic->divide_count; in kvm_lapic_reg_write()
2380 if (apic->divide_count != old_divisor && in kvm_lapic_reg_write()
2381 apic->lapic_timer.period) { in kvm_lapic_reg_write()
2382 hrtimer_cancel(&apic->lapic_timer.timer); in kvm_lapic_reg_write()
2395 * Self-IPI exists only when x2APIC is enabled. Bits 7:0 hold in kvm_lapic_reg_write()
2396 * the vector, everything else is reserved. in kvm_lapic_reg_write()
2413 kvm_recalculate_apic_map(apic->vcpu->kvm); in kvm_lapic_reg_write()
2422 unsigned int offset = address - apic->base_address; in apic_mmio_write()
2426 return -EOPNOTSUPP; in apic_mmio_write()
2429 if (!kvm_check_has_quirk(vcpu->kvm, in apic_mmio_write()
2431 return -EOPNOTSUPP; in apic_mmio_write()
2437 * APIC register must be aligned on 128-bits boundary. in apic_mmio_write()
2453 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0); in kvm_lapic_set_eoi()
2465 * The BUSY bit is reserved on both Intel and AMD in x2APIC mode, but in kvm_x2apic_icr_write()
2467 * bit. And if IPI virtualization (Intel) or x2AVIC (AMD) is enabled, in kvm_x2apic_icr_write()
2468 * the CPU performs the reserved bits checks, i.e. the underlying CPU in kvm_x2apic_icr_write()
2497 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_write_nodecode()
2500 * ICR is a single 64-bit register when x2APIC is enabled, all others in kvm_apic_write_nodecode()
2501 * registers hold 32-bit values. For legacy xAPIC, ICR writes need to in kvm_apic_write_nodecode()
2508 * maybe-unecessary write, and both are in the noise anyways. in kvm_apic_write_nodecode()
2519 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_free_lapic()
2521 if (!vcpu->arch.apic) { in kvm_free_lapic()
2526 hrtimer_cancel(&apic->lapic_timer.timer); in kvm_free_lapic()
2528 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE)) in kvm_free_lapic()
2531 if (!apic->sw_enabled) in kvm_free_lapic()
2534 if (apic->regs) in kvm_free_lapic()
2535 free_page((unsigned long)apic->regs); in kvm_free_lapic()
2541 *----------------------------------------------------------------------
2543 *----------------------------------------------------------------------
2547 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_get_lapic_tscdeadline_msr()
2552 return apic->lapic_timer.tscdeadline; in kvm_get_lapic_tscdeadline_msr()
2557 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_set_lapic_tscdeadline_msr()
2562 hrtimer_cancel(&apic->lapic_timer.timer); in kvm_set_lapic_tscdeadline_msr()
2563 apic->lapic_timer.tscdeadline = data; in kvm_set_lapic_tscdeadline_msr()
2569 apic_set_tpr(vcpu->arch.apic, (cr8 & 0x0f) << 4); in kvm_lapic_set_tpr()
2576 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI); in kvm_lapic_get_cr8()
2583 u64 old_value = vcpu->arch.apic_base; in __kvm_apic_set_base()
2584 struct kvm_lapic *apic = vcpu->arch.apic; in __kvm_apic_set_base()
2586 vcpu->arch.apic_base = value; in __kvm_apic_set_base()
2589 vcpu->arch.cpuid_dynamic_bits_dirty = true; in __kvm_apic_set_base()
2597 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id); in __kvm_apic_set_base()
2603 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in __kvm_apic_set_base()
2609 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id); in __kvm_apic_set_base()
2611 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id); in __kvm_apic_set_base()
2619 apic->base_address = apic->vcpu->arch.apic_base & in __kvm_apic_set_base()
2623 apic->base_address != APIC_DEFAULT_PHYS_BASE) { in __kvm_apic_set_base()
2624 kvm_set_apicv_inhibit(apic->vcpu->kvm, in __kvm_apic_set_base()
2634 if (vcpu->arch.apic_base == value) in kvm_apic_set_base()
2650 kvm_recalculate_apic_map(vcpu->kvm); in kvm_apic_set_base()
2656 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_update_apicv()
2671 apic->irr_pending = true; in kvm_apic_update_apicv()
2673 if (apic->apicv_active) in kvm_apic_update_apicv()
2674 apic->isr_count = 1; in kvm_apic_update_apicv()
2676 apic->isr_count = count_vectors(apic->regs + APIC_ISR); in kvm_apic_update_apicv()
2678 apic->highest_isr_cache = -1; in kvm_apic_update_apicv()
2686 mutex_lock(&kvm->slots_lock); in kvm_alloc_apic_access_page()
2687 if (kvm->arch.apic_access_memslot_enabled || in kvm_alloc_apic_access_page()
2688 kvm->arch.apic_access_memslot_inhibited) in kvm_alloc_apic_access_page()
2698 kvm->arch.apic_access_memslot_enabled = true; in kvm_alloc_apic_access_page()
2700 mutex_unlock(&kvm->slots_lock); in kvm_alloc_apic_access_page()
2707 struct kvm *kvm = vcpu->kvm; in kvm_inhibit_apic_access_page()
2709 if (!kvm->arch.apic_access_memslot_enabled) in kvm_inhibit_apic_access_page()
2714 mutex_lock(&kvm->slots_lock); in kvm_inhibit_apic_access_page()
2716 if (kvm->arch.apic_access_memslot_enabled) { in kvm_inhibit_apic_access_page()
2726 kvm->arch.apic_access_memslot_enabled = false; in kvm_inhibit_apic_access_page()
2732 kvm->arch.apic_access_memslot_inhibited = true; in kvm_inhibit_apic_access_page()
2735 mutex_unlock(&kvm->slots_lock); in kvm_inhibit_apic_access_page()
2742 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_lapic_reset()
2766 hrtimer_cancel(&apic->lapic_timer.timer); in kvm_lapic_reset()
2770 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id); in kvm_lapic_reset()
2771 kvm_apic_set_version(apic->vcpu); in kvm_lapic_reset()
2773 for (i = 0; i < apic->nr_lvt_entries; i++) in kvm_lapic_reset()
2777 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED)) in kvm_lapic_reset()
2803 atomic_set(&apic->lapic_timer.pending, 0); in kvm_lapic_reset()
2805 vcpu->arch.pv_eoi.msr_val = 0; in kvm_lapic_reset()
2807 if (apic->apicv_active) { in kvm_lapic_reset()
2809 kvm_x86_call(hwapic_isr_update)(vcpu, -1); in kvm_lapic_reset()
2812 vcpu->arch.apic_arb_prio = 0; in kvm_lapic_reset()
2813 vcpu->arch.apic_attention = 0; in kvm_lapic_reset()
2815 kvm_recalculate_apic_map(vcpu->kvm); in kvm_lapic_reset()
2819 *----------------------------------------------------------------------
2821 *----------------------------------------------------------------------
2831 struct kvm_lapic *apic = vcpu->arch.apic; in apic_has_pending_timer()
2834 return atomic_read(&apic->lapic_timer.pending); in apic_has_pending_timer()
2852 guest_cpuid_is_intel_compatible(apic->vcpu)) in kvm_apic_local_deliver()
2861 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_nmi_wd_deliver()
2881 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period); in apic_timer_fn()
2893 if (!irqchip_in_kernel(vcpu->kvm)) { in kvm_create_lapic()
2902 vcpu->arch.apic = apic; in kvm_create_lapic()
2905 apic->regs = kvm_x86_call(alloc_apic_backing_page)(vcpu); in kvm_create_lapic()
2907 apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT); in kvm_create_lapic()
2908 if (!apic->regs) { in kvm_create_lapic()
2910 vcpu->vcpu_id); in kvm_create_lapic()
2913 apic->vcpu = vcpu; in kvm_create_lapic()
2915 apic->nr_lvt_entries = kvm_apic_calc_nr_lvt_entries(vcpu); in kvm_create_lapic()
2917 hrtimer_setup(&apic->lapic_timer.timer, apic_timer_fn, CLOCK_MONOTONIC, in kvm_create_lapic()
2920 apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT; in kvm_create_lapic()
2926 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE; in kvm_create_lapic()
2928 kvm_iodevice_init(&apic->dev, &apic_mmio_ops); in kvm_create_lapic()
2936 * unlikely to have inhibits. Ignore the current per-VM APICv state so in kvm_create_lapic()
2938 * the request will ensure the vCPU gets the correct state before VM-Entry. in kvm_create_lapic()
2941 apic->apicv_active = true; in kvm_create_lapic()
2948 vcpu->arch.apic = NULL; in kvm_create_lapic()
2950 return -ENOMEM; in kvm_create_lapic()
2955 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_has_interrupt()
2959 return -1; in kvm_apic_has_interrupt()
2968 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0); in kvm_apic_accept_pic_intr()
2970 if (!kvm_apic_hw_enabled(vcpu->arch.apic)) in kvm_apic_accept_pic_intr()
2980 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_inject_apic_timer_irqs()
2982 if (atomic_read(&apic->lapic_timer.pending) > 0) { in kvm_inject_apic_timer_irqs()
2984 atomic_set(&apic->lapic_timer.pending, 0); in kvm_inject_apic_timer_irqs()
2990 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_ack_interrupt()
3006 * For auto-EOI interrupts, there might be another pending in kvm_apic_ack_interrupt()
3014 * be a higher-priority pending interrupt---except if there was in kvm_apic_ack_interrupt()
3028 if (apic_x2apic_mode(vcpu->arch.apic)) { in kvm_apic_state_fixup()
3029 u32 x2apic_id = kvm_x2apic_id(vcpu->arch.apic); in kvm_apic_state_fixup()
3030 u32 *id = (u32 *)(s->regs + APIC_ID); in kvm_apic_state_fixup()
3031 u32 *ldr = (u32 *)(s->regs + APIC_LDR); in kvm_apic_state_fixup()
3034 if (vcpu->kvm->arch.x2apic_format) { in kvm_apic_state_fixup()
3036 return -EINVAL; in kvm_apic_state_fixup()
3055 * if the ICR is _not_ split, ICR is internally a single 64-bit in kvm_apic_state_fixup()
3064 icr = __kvm_lapic_get_reg(s->regs, APIC_ICR) | in kvm_apic_state_fixup()
3065 (u64)__kvm_lapic_get_reg(s->regs, APIC_ICR2) << 32; in kvm_apic_state_fixup()
3066 __kvm_lapic_set_reg64(s->regs, APIC_ICR, icr); in kvm_apic_state_fixup()
3068 icr = __kvm_lapic_get_reg64(s->regs, APIC_ICR); in kvm_apic_state_fixup()
3069 __kvm_lapic_set_reg(s->regs, APIC_ICR2, icr >> 32); in kvm_apic_state_fixup()
3079 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s)); in kvm_apic_get_state()
3085 __kvm_lapic_set_reg(s->regs, APIC_TMCCT, in kvm_apic_get_state()
3086 __apic_read(vcpu->arch.apic, APIC_TMCCT)); in kvm_apic_get_state()
3093 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_set_state()
3099 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV))); in kvm_apic_set_state()
3103 kvm_recalculate_apic_map(vcpu->kvm); in kvm_apic_set_state()
3106 memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s)); in kvm_apic_set_state()
3108 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY); in kvm_apic_set_state()
3109 kvm_recalculate_apic_map(vcpu->kvm); in kvm_apic_set_state()
3114 apic->lapic_timer.expired_tscdeadline = 0; in kvm_apic_set_state()
3121 if (apic->apicv_active) { in kvm_apic_set_state()
3126 if (ioapic_in_kernel(vcpu->kvm)) in kvm_apic_set_state()
3129 vcpu->arch.apic_arb_prio = 0; in kvm_apic_set_state()
3142 timer = &vcpu->arch.apic->lapic_timer.timer; in __kvm_migrate_apic_timer()
3148 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
3163 * -> host disabled PV EOI. in apic_sync_pv_eoi_from_guest()
3165 * -> host enabled PV EOI, guest did not execute EOI yet. in apic_sync_pv_eoi_from_guest()
3167 * -> host enabled PV EOI, guest executed EOI. in apic_sync_pv_eoi_from_guest()
3181 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention)) in kvm_lapic_sync_from_vapic()
3182 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic); in kvm_lapic_sync_from_vapic()
3184 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) in kvm_lapic_sync_from_vapic()
3187 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, in kvm_lapic_sync_from_vapic()
3191 apic_set_tpr(vcpu->arch.apic, data & 0xff); in kvm_lapic_sync_from_vapic()
3195 * apic_sync_pv_eoi_to_guest - called before vmentry
3205 apic->irr_pending || in apic_sync_pv_eoi_to_guest()
3207 apic->highest_isr_cache == -1 || in apic_sync_pv_eoi_to_guest()
3209 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) { in apic_sync_pv_eoi_to_guest()
3217 pv_eoi_set_pending(apic->vcpu); in apic_sync_pv_eoi_to_guest()
3224 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_lapic_sync_to_vapic()
3228 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) in kvm_lapic_sync_to_vapic()
3240 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, in kvm_lapic_sync_to_vapic()
3247 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, in kvm_lapic_set_vapic_addr()
3248 &vcpu->arch.apic->vapic_cache, in kvm_lapic_set_vapic_addr()
3250 return -EINVAL; in kvm_lapic_set_vapic_addr()
3251 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); in kvm_lapic_set_vapic_addr()
3253 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); in kvm_lapic_set_vapic_addr()
3256 vcpu->arch.apic->vapic_addr = vapic_addr; in kvm_lapic_set_vapic_addr()
3280 * ICR is a 64-bit register in x2APIC mode (and Hyper-V PV vAPIC) and in kvm_lapic_msr_write()
3282 * through 32-bit reads/writes. in kvm_lapic_msr_write()
3287 /* Bits 63:32 are reserved in all other registers. */ in kvm_lapic_msr_write()
3296 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_x2apic_msr_write()
3297 u32 reg = (msr - APIC_BASE_MSR) << 4; in kvm_x2apic_msr_write()
3307 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_x2apic_msr_read()
3308 u32 reg = (msr - APIC_BASE_MSR) << 4; in kvm_x2apic_msr_read()
3321 return kvm_lapic_msr_write(vcpu->arch.apic, reg, data); in kvm_hv_vapic_msr_write()
3329 return kvm_lapic_msr_read(vcpu->arch.apic, reg, data); in kvm_hv_vapic_msr_read()
3335 struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data; in kvm_lapic_set_pv_eoi()
3343 if (addr == ghc->gpa && len <= ghc->len) in kvm_lapic_set_pv_eoi()
3344 new_len = ghc->len; in kvm_lapic_set_pv_eoi()
3348 ret = kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len); in kvm_lapic_set_pv_eoi()
3353 vcpu->arch.pv_eoi.msr_val = data; in kvm_lapic_set_pv_eoi()
3360 struct kvm_lapic *apic = vcpu->arch.apic; in kvm_apic_accept_events()
3370 return r == -EBUSY ? 0 : r; in kvm_apic_accept_events()
3372 * Continue processing INIT/SIPI even if a nested VM-Exit in kvm_apic_accept_events()
3381 * wait-for-SIPI (WFS). in kvm_apic_accept_events()
3384 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED); in kvm_apic_accept_events()
3385 clear_bit(KVM_APIC_SIPI, &apic->pending_events); in kvm_apic_accept_events()
3389 if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) { in kvm_apic_accept_events()
3391 if (kvm_vcpu_is_bsp(apic->vcpu)) in kvm_apic_accept_events()
3396 if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events)) { in kvm_apic_accept_events()
3397 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) { in kvm_apic_accept_events()
3400 sipi_vector = apic->sipi_vector; in kvm_apic_accept_events()