xref: /src/sys/dev/virtio/gpu/virtio_gpu.h (revision 02f2706606e1a4364d10a313dade29a9d4cfffe1)
102f27066SAndrew Turner /*
202f27066SAndrew Turner  * Virtio GPU Device
302f27066SAndrew Turner  *
402f27066SAndrew Turner  * Copyright Red Hat, Inc. 2013-2014
502f27066SAndrew Turner  *
602f27066SAndrew Turner  * Authors:
702f27066SAndrew Turner  *     Dave Airlie <airlied@redhat.com>
802f27066SAndrew Turner  *     Gerd Hoffmann <kraxel@redhat.com>
902f27066SAndrew Turner  *
1002f27066SAndrew Turner  * This header is BSD licensed so anyone can use the definitions
1102f27066SAndrew Turner  * to implement compatible drivers/servers:
1202f27066SAndrew Turner  *
1302f27066SAndrew Turner  * Redistribution and use in source and binary forms, with or without
1402f27066SAndrew Turner  * modification, are permitted provided that the following conditions
1502f27066SAndrew Turner  * are met:
1602f27066SAndrew Turner  * 1. Redistributions of source code must retain the above copyright
1702f27066SAndrew Turner  *    notice, this list of conditions and the following disclaimer.
1802f27066SAndrew Turner  * 2. Redistributions in binary form must reproduce the above copyright
1902f27066SAndrew Turner  *    notice, this list of conditions and the following disclaimer in the
2002f27066SAndrew Turner  *    documentation and/or other materials provided with the distribution.
2102f27066SAndrew Turner  * 3. Neither the name of IBM nor the names of its contributors
2202f27066SAndrew Turner  *    may be used to endorse or promote products derived from this software
2302f27066SAndrew Turner  *    without specific prior written permission.
2402f27066SAndrew Turner  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2502f27066SAndrew Turner  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2602f27066SAndrew Turner  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
2702f27066SAndrew Turner  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL IBM OR
2802f27066SAndrew Turner  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2902f27066SAndrew Turner  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3002f27066SAndrew Turner  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
3102f27066SAndrew Turner  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
3202f27066SAndrew Turner  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
3302f27066SAndrew Turner  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
3402f27066SAndrew Turner  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
3502f27066SAndrew Turner  * SUCH DAMAGE.
3602f27066SAndrew Turner  */
3702f27066SAndrew Turner 
3802f27066SAndrew Turner #ifndef VIRTIO_GPU_HW_H
3902f27066SAndrew Turner #define VIRTIO_GPU_HW_H
4002f27066SAndrew Turner 
4102f27066SAndrew Turner /*
4202f27066SAndrew Turner  * VIRTIO_GPU_CMD_CTX_*
4302f27066SAndrew Turner  * VIRTIO_GPU_CMD_*_3D
4402f27066SAndrew Turner  */
4502f27066SAndrew Turner #define VIRTIO_GPU_F_VIRGL               0
4602f27066SAndrew Turner 
4702f27066SAndrew Turner /*
4802f27066SAndrew Turner  * VIRTIO_GPU_CMD_GET_EDID
4902f27066SAndrew Turner  */
5002f27066SAndrew Turner #define VIRTIO_GPU_F_EDID                1
5102f27066SAndrew Turner /*
5202f27066SAndrew Turner  * VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID
5302f27066SAndrew Turner  */
5402f27066SAndrew Turner #define VIRTIO_GPU_F_RESOURCE_UUID       2
5502f27066SAndrew Turner 
5602f27066SAndrew Turner /*
5702f27066SAndrew Turner  * VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB
5802f27066SAndrew Turner  */
5902f27066SAndrew Turner #define VIRTIO_GPU_F_RESOURCE_BLOB       3
6002f27066SAndrew Turner /*
6102f27066SAndrew Turner  * VIRTIO_GPU_CMD_CREATE_CONTEXT with
6202f27066SAndrew Turner  * context_init and multiple timelines
6302f27066SAndrew Turner  */
6402f27066SAndrew Turner #define VIRTIO_GPU_F_CONTEXT_INIT        4
6502f27066SAndrew Turner 
6602f27066SAndrew Turner enum virtio_gpu_ctrl_type {
6702f27066SAndrew Turner 	VIRTIO_GPU_UNDEFINED = 0,
6802f27066SAndrew Turner 
6902f27066SAndrew Turner 	/* 2d commands */
7002f27066SAndrew Turner 	VIRTIO_GPU_CMD_GET_DISPLAY_INFO = 0x0100,
7102f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_CREATE_2D,
7202f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_UNREF,
7302f27066SAndrew Turner 	VIRTIO_GPU_CMD_SET_SCANOUT,
7402f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_FLUSH,
7502f27066SAndrew Turner 	VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D,
7602f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING,
7702f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING,
7802f27066SAndrew Turner 	VIRTIO_GPU_CMD_GET_CAPSET_INFO,
7902f27066SAndrew Turner 	VIRTIO_GPU_CMD_GET_CAPSET,
8002f27066SAndrew Turner 	VIRTIO_GPU_CMD_GET_EDID,
8102f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID,
8202f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB,
8302f27066SAndrew Turner 	VIRTIO_GPU_CMD_SET_SCANOUT_BLOB,
8402f27066SAndrew Turner 
8502f27066SAndrew Turner 	/* 3d commands */
8602f27066SAndrew Turner 	VIRTIO_GPU_CMD_CTX_CREATE = 0x0200,
8702f27066SAndrew Turner 	VIRTIO_GPU_CMD_CTX_DESTROY,
8802f27066SAndrew Turner 	VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE,
8902f27066SAndrew Turner 	VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE,
9002f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_CREATE_3D,
9102f27066SAndrew Turner 	VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D,
9202f27066SAndrew Turner 	VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D,
9302f27066SAndrew Turner 	VIRTIO_GPU_CMD_SUBMIT_3D,
9402f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB,
9502f27066SAndrew Turner 	VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB,
9602f27066SAndrew Turner 
9702f27066SAndrew Turner 	/* cursor commands */
9802f27066SAndrew Turner 	VIRTIO_GPU_CMD_UPDATE_CURSOR = 0x0300,
9902f27066SAndrew Turner 	VIRTIO_GPU_CMD_MOVE_CURSOR,
10002f27066SAndrew Turner 
10102f27066SAndrew Turner 	/* success responses */
10202f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_NODATA = 0x1100,
10302f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_DISPLAY_INFO,
10402f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_CAPSET_INFO,
10502f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_CAPSET,
10602f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_EDID,
10702f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_RESOURCE_UUID,
10802f27066SAndrew Turner 	VIRTIO_GPU_RESP_OK_MAP_INFO,
10902f27066SAndrew Turner 
11002f27066SAndrew Turner 	/* error responses */
11102f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_UNSPEC = 0x1200,
11202f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_OUT_OF_MEMORY,
11302f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_INVALID_SCANOUT_ID,
11402f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID,
11502f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_INVALID_CONTEXT_ID,
11602f27066SAndrew Turner 	VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER,
11702f27066SAndrew Turner };
11802f27066SAndrew Turner 
11902f27066SAndrew Turner enum virtio_gpu_shm_id {
12002f27066SAndrew Turner 	VIRTIO_GPU_SHM_ID_UNDEFINED = 0,
12102f27066SAndrew Turner 	/*
12202f27066SAndrew Turner 	 * VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB
12302f27066SAndrew Turner 	 * VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB
12402f27066SAndrew Turner 	 */
12502f27066SAndrew Turner 	VIRTIO_GPU_SHM_ID_HOST_VISIBLE = 1
12602f27066SAndrew Turner };
12702f27066SAndrew Turner 
12802f27066SAndrew Turner #define VIRTIO_GPU_FLAG_FENCE         (1 << 0)
12902f27066SAndrew Turner /*
13002f27066SAndrew Turner  * If the following flag is set, then ring_idx contains the index
13102f27066SAndrew Turner  * of the command ring that needs to used when creating the fence
13202f27066SAndrew Turner  */
13302f27066SAndrew Turner #define VIRTIO_GPU_FLAG_INFO_RING_IDX (1 << 1)
13402f27066SAndrew Turner 
13502f27066SAndrew Turner struct virtio_gpu_ctrl_hdr {
13602f27066SAndrew Turner 	uint32_t type;
13702f27066SAndrew Turner 	uint32_t flags;
13802f27066SAndrew Turner 	uint64_t fence_id;
13902f27066SAndrew Turner 	uint32_t ctx_id;
14002f27066SAndrew Turner 	uint8_t ring_idx;
14102f27066SAndrew Turner 	uint8_t padding[3];
14202f27066SAndrew Turner };
14302f27066SAndrew Turner 
14402f27066SAndrew Turner /* data passed in the cursor vq */
14502f27066SAndrew Turner 
14602f27066SAndrew Turner struct virtio_gpu_cursor_pos {
14702f27066SAndrew Turner 	uint32_t scanout_id;
14802f27066SAndrew Turner 	uint32_t x;
14902f27066SAndrew Turner 	uint32_t y;
15002f27066SAndrew Turner 	uint32_t padding;
15102f27066SAndrew Turner };
15202f27066SAndrew Turner 
15302f27066SAndrew Turner /* VIRTIO_GPU_CMD_UPDATE_CURSOR, VIRTIO_GPU_CMD_MOVE_CURSOR */
15402f27066SAndrew Turner struct virtio_gpu_update_cursor {
15502f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
15602f27066SAndrew Turner 	struct virtio_gpu_cursor_pos pos;  /* update & move */
15702f27066SAndrew Turner 	uint32_t resource_id;           /* update only */
15802f27066SAndrew Turner 	uint32_t hot_x;                 /* update only */
15902f27066SAndrew Turner 	uint32_t hot_y;                 /* update only */
16002f27066SAndrew Turner 	uint32_t padding;
16102f27066SAndrew Turner };
16202f27066SAndrew Turner 
16302f27066SAndrew Turner /* data passed in the control vq, 2d related */
16402f27066SAndrew Turner 
16502f27066SAndrew Turner struct virtio_gpu_rect {
16602f27066SAndrew Turner 	uint32_t x;
16702f27066SAndrew Turner 	uint32_t y;
16802f27066SAndrew Turner 	uint32_t width;
16902f27066SAndrew Turner 	uint32_t height;
17002f27066SAndrew Turner };
17102f27066SAndrew Turner 
17202f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_UNREF */
17302f27066SAndrew Turner struct virtio_gpu_resource_unref {
17402f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
17502f27066SAndrew Turner 	uint32_t resource_id;
17602f27066SAndrew Turner 	uint32_t padding;
17702f27066SAndrew Turner };
17802f27066SAndrew Turner 
17902f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_CREATE_2D: create a 2d resource with a format */
18002f27066SAndrew Turner struct virtio_gpu_resource_create_2d {
18102f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
18202f27066SAndrew Turner 	uint32_t resource_id;
18302f27066SAndrew Turner 	uint32_t format;
18402f27066SAndrew Turner 	uint32_t width;
18502f27066SAndrew Turner 	uint32_t height;
18602f27066SAndrew Turner };
18702f27066SAndrew Turner 
18802f27066SAndrew Turner /* VIRTIO_GPU_CMD_SET_SCANOUT */
18902f27066SAndrew Turner struct virtio_gpu_set_scanout {
19002f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
19102f27066SAndrew Turner 	struct virtio_gpu_rect r;
19202f27066SAndrew Turner 	uint32_t scanout_id;
19302f27066SAndrew Turner 	uint32_t resource_id;
19402f27066SAndrew Turner };
19502f27066SAndrew Turner 
19602f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_FLUSH */
19702f27066SAndrew Turner struct virtio_gpu_resource_flush {
19802f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
19902f27066SAndrew Turner 	struct virtio_gpu_rect r;
20002f27066SAndrew Turner 	uint32_t resource_id;
20102f27066SAndrew Turner 	uint32_t padding;
20202f27066SAndrew Turner };
20302f27066SAndrew Turner 
20402f27066SAndrew Turner /* VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D: simple transfer to_host */
20502f27066SAndrew Turner struct virtio_gpu_transfer_to_host_2d {
20602f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
20702f27066SAndrew Turner 	struct virtio_gpu_rect r;
20802f27066SAndrew Turner 	uint64_t offset;
20902f27066SAndrew Turner 	uint32_t resource_id;
21002f27066SAndrew Turner 	uint32_t padding;
21102f27066SAndrew Turner };
21202f27066SAndrew Turner 
21302f27066SAndrew Turner struct virtio_gpu_mem_entry {
21402f27066SAndrew Turner 	uint64_t addr;
21502f27066SAndrew Turner 	uint32_t length;
21602f27066SAndrew Turner 	uint32_t padding;
21702f27066SAndrew Turner };
21802f27066SAndrew Turner 
21902f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING */
22002f27066SAndrew Turner struct virtio_gpu_resource_attach_backing {
22102f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
22202f27066SAndrew Turner 	uint32_t resource_id;
22302f27066SAndrew Turner 	uint32_t nr_entries;
22402f27066SAndrew Turner };
22502f27066SAndrew Turner 
22602f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING */
22702f27066SAndrew Turner struct virtio_gpu_resource_detach_backing {
22802f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
22902f27066SAndrew Turner 	uint32_t resource_id;
23002f27066SAndrew Turner 	uint32_t padding;
23102f27066SAndrew Turner };
23202f27066SAndrew Turner 
23302f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_DISPLAY_INFO */
23402f27066SAndrew Turner #define VIRTIO_GPU_MAX_SCANOUTS 16
23502f27066SAndrew Turner struct virtio_gpu_resp_display_info {
23602f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
23702f27066SAndrew Turner 	struct virtio_gpu_display_one {
23802f27066SAndrew Turner 		struct virtio_gpu_rect r;
23902f27066SAndrew Turner 		uint32_t enabled;
24002f27066SAndrew Turner 		uint32_t flags;
24102f27066SAndrew Turner 	} pmodes[VIRTIO_GPU_MAX_SCANOUTS];
24202f27066SAndrew Turner };
24302f27066SAndrew Turner 
24402f27066SAndrew Turner /* data passed in the control vq, 3d related */
24502f27066SAndrew Turner 
24602f27066SAndrew Turner struct virtio_gpu_box {
24702f27066SAndrew Turner 	uint32_t x, y, z;
24802f27066SAndrew Turner 	uint32_t w, h, d;
24902f27066SAndrew Turner };
25002f27066SAndrew Turner 
25102f27066SAndrew Turner /* VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D, VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D */
25202f27066SAndrew Turner struct virtio_gpu_transfer_host_3d {
25302f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
25402f27066SAndrew Turner 	struct virtio_gpu_box box;
25502f27066SAndrew Turner 	uint64_t offset;
25602f27066SAndrew Turner 	uint32_t resource_id;
25702f27066SAndrew Turner 	uint32_t level;
25802f27066SAndrew Turner 	uint32_t stride;
25902f27066SAndrew Turner 	uint32_t layer_stride;
26002f27066SAndrew Turner };
26102f27066SAndrew Turner 
26202f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_CREATE_3D */
26302f27066SAndrew Turner #define VIRTIO_GPU_RESOURCE_FLAG_Y_0_TOP (1 << 0)
26402f27066SAndrew Turner struct virtio_gpu_resource_create_3d {
26502f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
26602f27066SAndrew Turner 	uint32_t resource_id;
26702f27066SAndrew Turner 	uint32_t target;
26802f27066SAndrew Turner 	uint32_t format;
26902f27066SAndrew Turner 	uint32_t bind;
27002f27066SAndrew Turner 	uint32_t width;
27102f27066SAndrew Turner 	uint32_t height;
27202f27066SAndrew Turner 	uint32_t depth;
27302f27066SAndrew Turner 	uint32_t array_size;
27402f27066SAndrew Turner 	uint32_t last_level;
27502f27066SAndrew Turner 	uint32_t nr_samples;
27602f27066SAndrew Turner 	uint32_t flags;
27702f27066SAndrew Turner 	uint32_t padding;
27802f27066SAndrew Turner };
27902f27066SAndrew Turner 
28002f27066SAndrew Turner /* VIRTIO_GPU_CMD_CTX_CREATE */
28102f27066SAndrew Turner #define VIRTIO_GPU_CONTEXT_INIT_CAPSET_ID_MASK 0x000000ff
28202f27066SAndrew Turner struct virtio_gpu_ctx_create {
28302f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
28402f27066SAndrew Turner 	uint32_t nlen;
28502f27066SAndrew Turner 	uint32_t context_init;
28602f27066SAndrew Turner 	char debug_name[64];
28702f27066SAndrew Turner };
28802f27066SAndrew Turner 
28902f27066SAndrew Turner /* VIRTIO_GPU_CMD_CTX_DESTROY */
29002f27066SAndrew Turner struct virtio_gpu_ctx_destroy {
29102f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
29202f27066SAndrew Turner };
29302f27066SAndrew Turner 
29402f27066SAndrew Turner /* VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE, VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE */
29502f27066SAndrew Turner struct virtio_gpu_ctx_resource {
29602f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
29702f27066SAndrew Turner 	uint32_t resource_id;
29802f27066SAndrew Turner 	uint32_t padding;
29902f27066SAndrew Turner };
30002f27066SAndrew Turner 
30102f27066SAndrew Turner /* VIRTIO_GPU_CMD_SUBMIT_3D */
30202f27066SAndrew Turner struct virtio_gpu_cmd_submit {
30302f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
30402f27066SAndrew Turner 	uint32_t size;
30502f27066SAndrew Turner 	uint32_t padding;
30602f27066SAndrew Turner };
30702f27066SAndrew Turner 
30802f27066SAndrew Turner #define VIRTIO_GPU_CAPSET_VIRGL 1
30902f27066SAndrew Turner #define VIRTIO_GPU_CAPSET_VIRGL2 2
31002f27066SAndrew Turner 
31102f27066SAndrew Turner /* VIRTIO_GPU_CMD_GET_CAPSET_INFO */
31202f27066SAndrew Turner struct virtio_gpu_get_capset_info {
31302f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
31402f27066SAndrew Turner 	uint32_t capset_index;
31502f27066SAndrew Turner 	uint32_t padding;
31602f27066SAndrew Turner };
31702f27066SAndrew Turner 
31802f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_CAPSET_INFO */
31902f27066SAndrew Turner struct virtio_gpu_resp_capset_info {
32002f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
32102f27066SAndrew Turner 	uint32_t capset_id;
32202f27066SAndrew Turner 	uint32_t capset_max_version;
32302f27066SAndrew Turner 	uint32_t capset_max_size;
32402f27066SAndrew Turner 	uint32_t padding;
32502f27066SAndrew Turner };
32602f27066SAndrew Turner 
32702f27066SAndrew Turner /* VIRTIO_GPU_CMD_GET_CAPSET */
32802f27066SAndrew Turner struct virtio_gpu_get_capset {
32902f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
33002f27066SAndrew Turner 	uint32_t capset_id;
33102f27066SAndrew Turner 	uint32_t capset_version;
33202f27066SAndrew Turner };
33302f27066SAndrew Turner 
33402f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_CAPSET */
33502f27066SAndrew Turner struct virtio_gpu_resp_capset {
33602f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
33702f27066SAndrew Turner 	uint8_t capset_data[];
33802f27066SAndrew Turner };
33902f27066SAndrew Turner 
34002f27066SAndrew Turner /* VIRTIO_GPU_CMD_GET_EDID */
34102f27066SAndrew Turner struct virtio_gpu_cmd_get_edid {
34202f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
34302f27066SAndrew Turner 	uint32_t scanout;
34402f27066SAndrew Turner 	uint32_t padding;
34502f27066SAndrew Turner };
34602f27066SAndrew Turner 
34702f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_EDID */
34802f27066SAndrew Turner struct virtio_gpu_resp_edid {
34902f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
35002f27066SAndrew Turner 	uint32_t size;
35102f27066SAndrew Turner 	uint32_t padding;
35202f27066SAndrew Turner 	uint8_t edid[1024];
35302f27066SAndrew Turner };
35402f27066SAndrew Turner 
35502f27066SAndrew Turner #define VIRTIO_GPU_EVENT_DISPLAY (1 << 0)
35602f27066SAndrew Turner 
35702f27066SAndrew Turner struct virtio_gpu_config {
35802f27066SAndrew Turner 	uint32_t events_read;
35902f27066SAndrew Turner 	uint32_t events_clear;
36002f27066SAndrew Turner 	uint32_t num_scanouts;
36102f27066SAndrew Turner 	uint32_t num_capsets;
36202f27066SAndrew Turner };
36302f27066SAndrew Turner 
36402f27066SAndrew Turner /* simple formats for fbcon/X use */
36502f27066SAndrew Turner enum virtio_gpu_formats {
36602f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_B8G8R8A8_UNORM  = 1,
36702f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_B8G8R8X8_UNORM  = 2,
36802f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_A8R8G8B8_UNORM  = 3,
36902f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_X8R8G8B8_UNORM  = 4,
37002f27066SAndrew Turner 
37102f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_R8G8B8A8_UNORM  = 67,
37202f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_X8B8G8R8_UNORM  = 68,
37302f27066SAndrew Turner 
37402f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_A8B8G8R8_UNORM  = 121,
37502f27066SAndrew Turner 	VIRTIO_GPU_FORMAT_R8G8B8X8_UNORM  = 134,
37602f27066SAndrew Turner };
37702f27066SAndrew Turner 
37802f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID */
37902f27066SAndrew Turner struct virtio_gpu_resource_assign_uuid {
38002f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
38102f27066SAndrew Turner 	uint32_t resource_id;
38202f27066SAndrew Turner 	uint32_t padding;
38302f27066SAndrew Turner };
38402f27066SAndrew Turner 
38502f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_RESOURCE_UUID */
38602f27066SAndrew Turner struct virtio_gpu_resp_resource_uuid {
38702f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
38802f27066SAndrew Turner 	uint8_t uuid[16];
38902f27066SAndrew Turner };
39002f27066SAndrew Turner 
39102f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB */
39202f27066SAndrew Turner struct virtio_gpu_resource_create_blob {
39302f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
39402f27066SAndrew Turner 	uint32_t resource_id;
39502f27066SAndrew Turner #define VIRTIO_GPU_BLOB_MEM_GUEST             0x0001
39602f27066SAndrew Turner #define VIRTIO_GPU_BLOB_MEM_HOST3D            0x0002
39702f27066SAndrew Turner #define VIRTIO_GPU_BLOB_MEM_HOST3D_GUEST      0x0003
39802f27066SAndrew Turner 
39902f27066SAndrew Turner #define VIRTIO_GPU_BLOB_FLAG_USE_MAPPABLE     0x0001
40002f27066SAndrew Turner #define VIRTIO_GPU_BLOB_FLAG_USE_SHAREABLE    0x0002
40102f27066SAndrew Turner #define VIRTIO_GPU_BLOB_FLAG_USE_CROSS_DEVICE 0x0004
40202f27066SAndrew Turner 	/* zero is invalid blob mem */
40302f27066SAndrew Turner 	uint32_t blob_mem;
40402f27066SAndrew Turner 	uint32_t blob_flags;
40502f27066SAndrew Turner 	uint32_t nr_entries;
40602f27066SAndrew Turner 	uint64_t blob_id;
40702f27066SAndrew Turner 	uint64_t size;
40802f27066SAndrew Turner 	/*
40902f27066SAndrew Turner 	 * sizeof(nr_entries * virtio_gpu_mem_entry) bytes follow
41002f27066SAndrew Turner 	 */
41102f27066SAndrew Turner };
41202f27066SAndrew Turner 
41302f27066SAndrew Turner /* VIRTIO_GPU_CMD_SET_SCANOUT_BLOB */
41402f27066SAndrew Turner struct virtio_gpu_set_scanout_blob {
41502f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
41602f27066SAndrew Turner 	struct virtio_gpu_rect r;
41702f27066SAndrew Turner 	uint32_t scanout_id;
41802f27066SAndrew Turner 	uint32_t resource_id;
41902f27066SAndrew Turner 	uint32_t width;
42002f27066SAndrew Turner 	uint32_t height;
42102f27066SAndrew Turner 	uint32_t format;
42202f27066SAndrew Turner 	uint32_t padding;
42302f27066SAndrew Turner 	uint32_t strides[4];
42402f27066SAndrew Turner 	uint32_t offsets[4];
42502f27066SAndrew Turner };
42602f27066SAndrew Turner 
42702f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB */
42802f27066SAndrew Turner struct virtio_gpu_resource_map_blob {
42902f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
43002f27066SAndrew Turner 	uint32_t resource_id;
43102f27066SAndrew Turner 	uint32_t padding;
43202f27066SAndrew Turner 	uint64_t offset;
43302f27066SAndrew Turner };
43402f27066SAndrew Turner 
43502f27066SAndrew Turner /* VIRTIO_GPU_RESP_OK_MAP_INFO */
43602f27066SAndrew Turner #define VIRTIO_GPU_MAP_CACHE_MASK     0x0f
43702f27066SAndrew Turner #define VIRTIO_GPU_MAP_CACHE_NONE     0x00
43802f27066SAndrew Turner #define VIRTIO_GPU_MAP_CACHE_CACHED   0x01
43902f27066SAndrew Turner #define VIRTIO_GPU_MAP_CACHE_UNCACHED 0x02
44002f27066SAndrew Turner #define VIRTIO_GPU_MAP_CACHE_WC       0x03
44102f27066SAndrew Turner struct virtio_gpu_resp_map_info {
44202f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
44302f27066SAndrew Turner 	uint32_t map_info;
44402f27066SAndrew Turner 	uint32_t padding;
44502f27066SAndrew Turner };
44602f27066SAndrew Turner 
44702f27066SAndrew Turner /* VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB */
44802f27066SAndrew Turner struct virtio_gpu_resource_unmap_blob {
44902f27066SAndrew Turner 	struct virtio_gpu_ctrl_hdr hdr;
45002f27066SAndrew Turner 	uint32_t resource_id;
45102f27066SAndrew Turner 	uint32_t padding;
45202f27066SAndrew Turner };
45302f27066SAndrew Turner 
45402f27066SAndrew Turner #endif
455