xref: /src/sys/contrib/device-tree/include/dt-bindings/clock/qcom,ipq5424-cmn-pll.h (revision 833e5d42ab135b0238e61c5b3c19b8619677cbfa)
1d50fbf35SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2d50fbf35SEmmanuel Vadot /*
3d50fbf35SEmmanuel Vadot  * Copyright (c) 2025 Qualcomm Innovation Center, Inc. All rights reserved.
4d50fbf35SEmmanuel Vadot  */
5d50fbf35SEmmanuel Vadot 
6d50fbf35SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_IPQ5424_CMN_PLL_H
7d50fbf35SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_IPQ5424_CMN_PLL_H
8d50fbf35SEmmanuel Vadot 
9d50fbf35SEmmanuel Vadot /* CMN PLL core clock. */
10d50fbf35SEmmanuel Vadot #define IPQ5424_CMN_PLL_CLK			0
11d50fbf35SEmmanuel Vadot 
12d50fbf35SEmmanuel Vadot /* The output clocks from CMN PLL of IPQ5424. */
13d50fbf35SEmmanuel Vadot #define IPQ5424_XO_24MHZ_CLK			1
14d50fbf35SEmmanuel Vadot #define IPQ5424_SLEEP_32KHZ_CLK			2
15d50fbf35SEmmanuel Vadot #define IPQ5424_PCS_31P25MHZ_CLK		3
16d50fbf35SEmmanuel Vadot #define IPQ5424_NSS_300MHZ_CLK			4
17d50fbf35SEmmanuel Vadot #define IPQ5424_PPE_375MHZ_CLK			5
18d50fbf35SEmmanuel Vadot #define IPQ5424_ETH0_50MHZ_CLK			6
19d50fbf35SEmmanuel Vadot #define IPQ5424_ETH1_50MHZ_CLK			7
20d50fbf35SEmmanuel Vadot #define IPQ5424_ETH2_50MHZ_CLK			8
21d50fbf35SEmmanuel Vadot #define IPQ5424_ETH_25MHZ_CLK			9
22d50fbf35SEmmanuel Vadot #endif
23