194a420b1SStefan Hajnoczi# Trace events for debugging and performance instrumentation 294a420b1SStefan Hajnoczi# 394a420b1SStefan Hajnoczi# This file is processed by the tracetool script during the build. 494a420b1SStefan Hajnoczi# 594a420b1SStefan Hajnoczi# To add a new trace event: 694a420b1SStefan Hajnoczi# 794a420b1SStefan Hajnoczi# 1. Choose a name for the trace event. Declare its arguments and format 894a420b1SStefan Hajnoczi# string. 994a420b1SStefan Hajnoczi# 1094a420b1SStefan Hajnoczi# 2. Call the trace event from code using trace_##name, e.g. multiwrite_cb() -> 1194a420b1SStefan Hajnoczi# trace_multiwrite_cb(). The source file must #include "trace.h". 1294a420b1SStefan Hajnoczi# 1394a420b1SStefan Hajnoczi# Format of a trace event: 1494a420b1SStefan Hajnoczi# 151e2cf2bcSStefan Hajnoczi# [disable] <name>(<type1> <arg1>[, <type2> <arg2>] ...) "<format-string>" 1694a420b1SStefan Hajnoczi# 17a74cd8ccSFrediano Ziglio# Example: g_malloc(size_t size) "size %zu" 1894a420b1SStefan Hajnoczi# 191e2cf2bcSStefan Hajnoczi# The "disable" keyword will build without the trace event. 201e2cf2bcSStefan Hajnoczi# 2194a420b1SStefan Hajnoczi# The <name> must be a valid as a C function name. 2294a420b1SStefan Hajnoczi# 2394a420b1SStefan Hajnoczi# Types should be standard C types. Use void * for pointers because the trace 2494a420b1SStefan Hajnoczi# system may not have the necessary headers included. 2594a420b1SStefan Hajnoczi# 2694a420b1SStefan Hajnoczi# The <format-string> should be a sprintf()-compatible format string. 27cd245a19SStefan Hajnoczi 28cd245a19SStefan Hajnoczi# qemu-malloc.c 29a74cd8ccSFrediano Zigliog_malloc(size_t size, void *ptr) "size %zu ptr %p" 30a74cd8ccSFrediano Zigliog_realloc(void *ptr, size_t size, void *newptr) "ptr %p size %zu newptr %p" 31a74cd8ccSFrediano Zigliog_free(void *ptr) "ptr %p" 32cd245a19SStefan Hajnoczi 33cd245a19SStefan Hajnoczi# osdep.c 3447f08d7aSLluísqemu_memalign(size_t alignment, size_t size, void *ptr) "alignment %zu size %zu ptr %p" 3547f08d7aSLluísqemu_vmalloc(size_t size, void *ptr) "size %zu ptr %p" 3647f08d7aSLluísqemu_vfree(void *ptr) "ptr %p" 376d519a5fSStefan Hajnoczi 3864979a4dSStefan Hajnoczi# hw/virtio.c 3947f08d7aSLluísvirtqueue_fill(void *vq, const void *elem, unsigned int len, unsigned int idx) "vq %p elem %p len %u idx %u" 4047f08d7aSLluísvirtqueue_flush(void *vq, unsigned int count) "vq %p count %u" 4147f08d7aSLluísvirtqueue_pop(void *vq, void *elem, unsigned int in_num, unsigned int out_num) "vq %p elem %p in_num %u out_num %u" 4247f08d7aSLluísvirtio_queue_notify(void *vdev, int n, void *vq) "vdev %p n %d vq %p" 4347f08d7aSLluísvirtio_irq(void *vq) "vq %p" 4447f08d7aSLluísvirtio_notify(void *vdev, void *vq) "vdev %p vq %p" 454e1837f8SStefan Hajnoczivirtio_set_status(void *vdev, uint8_t val) "vdev %p val %u" 4664979a4dSStefan Hajnoczi 4749e3fdd7SAmit Shah# hw/virtio-serial-bus.c 4847f08d7aSLluísvirtio_serial_send_control_event(unsigned int port, uint16_t event, uint16_t value) "port %u, event %u, value %u" 4947f08d7aSLluísvirtio_serial_throttle_port(unsigned int port, bool throttle) "port %u, throttle %d" 5047f08d7aSLluísvirtio_serial_handle_control_message(uint16_t event, uint16_t value) "event %u, value %u" 5147f08d7aSLluísvirtio_serial_handle_control_message_port(unsigned int port) "port %u" 5249e3fdd7SAmit Shah 53d02e4fa4SAmit Shah# hw/virtio-console.c 5447f08d7aSLluísvirtio_console_flush_buf(unsigned int port, size_t len, ssize_t ret) "port %u, in_len %zu, out_len %zd" 5547f08d7aSLluísvirtio_console_chr_read(unsigned int port, int size) "port %u, size %d" 5647f08d7aSLluísvirtio_console_chr_event(unsigned int port, int event) "port %u, event %d" 57d02e4fa4SAmit Shah 586d519a5fSStefan Hajnoczi# block.c 5928dcee10SStefan Hajnoczibdrv_open_common(void *bs, const char *filename, int flags, const char *format_name) "bs %p filename \"%s\" flags %#x format_name \"%s\"" 6047f08d7aSLluísmultiwrite_cb(void *mcb, int ret) "mcb %p ret %d" 6147f08d7aSLluísbdrv_aio_multiwrite(void *mcb, int num_callbacks, int num_reqs) "mcb %p num_callbacks %d num_reqs %d" 6247f08d7aSLluísbdrv_aio_multiwrite_earlyfail(void *mcb) "mcb %p" 6347f08d7aSLluísbdrv_aio_multiwrite_latefail(void *mcb, int i) "mcb %p i %d" 6447f08d7aSLluísbdrv_aio_flush(void *bs, void *opaque) "bs %p opaque %p" 6547f08d7aSLluísbdrv_aio_readv(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p" 6647f08d7aSLluísbdrv_aio_writev(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p" 67025e849aSMarkus Armbrusterbdrv_lock_medium(void *bs, bool locked) "bs %p locked %d" 6847f08d7aSLluísbdrv_co_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" 6947f08d7aSLluísbdrv_co_writev(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" 7047f08d7aSLluísbdrv_co_io(int is_write, void *acb) "is_write %d acb %p" 716d519a5fSStefan Hajnoczi 726d519a5fSStefan Hajnoczi# hw/virtio-blk.c 7347f08d7aSLluísvirtio_blk_req_complete(void *req, int status) "req %p status %d" 7447f08d7aSLluísvirtio_blk_rw_complete(void *req, int ret) "req %p ret %d" 7547f08d7aSLluísvirtio_blk_handle_write(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu" 766d519a5fSStefan Hajnoczi 776d519a5fSStefan Hajnoczi# posix-aio-compat.c 7847f08d7aSLluíspaio_submit(void *acb, void *opaque, int64_t sector_num, int nb_sectors, int type) "acb %p opaque %p sector_num %"PRId64" nb_sectors %d type %d" 7947f08d7aSLluíspaio_complete(void *acb, void *opaque, int ret) "acb %p opaque %p ret %d" 8047f08d7aSLluíspaio_cancel(void *acb, void *opaque) "acb %p opaque %p" 81bd3c9aa5SPrerna Saxena 82bd3c9aa5SPrerna Saxena# ioport.c 8347f08d7aSLluíscpu_in(unsigned int addr, unsigned int val) "addr %#x value %u" 8447f08d7aSLluíscpu_out(unsigned int addr, unsigned int val) "addr %#x value %u" 8562dd89deSPrerna Saxena 8662dd89deSPrerna Saxena# balloon.c 8762dd89deSPrerna Saxena# Since requests are raised via monitor, not many tracepoints are needed. 8847f08d7aSLluísballoon_event(void *opaque, unsigned long addr) "opaque %p addr %lu" 89d8023f31SBlue Swirl 90d8023f31SBlue Swirl# hw/apic.c 9147f08d7aSLluísapic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d" 9247f08d7aSLluísapic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d" 93689d7e2fSStefan Hajnoczicpu_set_apic_base(uint64_t val) "%016"PRIx64 94689d7e2fSStefan Hajnoczicpu_get_apic_base(uint64_t val) "%016"PRIx64 9547f08d7aSLluísapic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 9647f08d7aSLluísapic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 97d8023f31SBlue Swirl# coalescing 9847f08d7aSLluísapic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d" 9947f08d7aSLluísapic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d" 10047f08d7aSLluísapic_set_irq(int apic_irq_delivered) "coalescing %d" 10197bf4851SBlue Swirl 10297bf4851SBlue Swirl# hw/cs4231.c 10347f08d7aSLluíscs4231_mem_readl_dreg(uint32_t reg, uint32_t ret) "read dreg %d: 0x%02x" 10447f08d7aSLluíscs4231_mem_readl_reg(uint32_t reg, uint32_t ret) "read reg %d: 0x%08x" 10547f08d7aSLluíscs4231_mem_writel_reg(uint32_t reg, uint32_t old, uint32_t val) "write reg %d: 0x%08x -> 0x%08x" 10647f08d7aSLluíscs4231_mem_writel_dreg(uint32_t reg, uint32_t old, uint32_t val) "write dreg %d: 0x%02x -> 0x%02x" 10797bf4851SBlue Swirl 108d43ed9ecSHervé Poussineau# hw/ds1225y.c 10947f08d7aSLluísnvram_read(uint32_t addr, uint32_t ret) "read addr %d: 0x%02x" 11047f08d7aSLluísnvram_write(uint32_t addr, uint32_t old, uint32_t val) "write addr %d: 0x%02x -> 0x%02x" 111d43ed9ecSHervé Poussineau 11297bf4851SBlue Swirl# hw/eccmemctl.c 11347f08d7aSLluísecc_mem_writel_mer(uint32_t val) "Write memory enable %08x" 11447f08d7aSLluísecc_mem_writel_mdr(uint32_t val) "Write memory delay %08x" 11547f08d7aSLluísecc_mem_writel_mfsr(uint32_t val) "Write memory fault status %08x" 11647f08d7aSLluísecc_mem_writel_vcr(uint32_t val) "Write slot configuration %08x" 11747f08d7aSLluísecc_mem_writel_dr(uint32_t val) "Write diagnostic %08x" 11847f08d7aSLluísecc_mem_writel_ecr0(uint32_t val) "Write event count 1 %08x" 11947f08d7aSLluísecc_mem_writel_ecr1(uint32_t val) "Write event count 2 %08x" 12047f08d7aSLluísecc_mem_readl_mer(uint32_t ret) "Read memory enable %08x" 12147f08d7aSLluísecc_mem_readl_mdr(uint32_t ret) "Read memory delay %08x" 12247f08d7aSLluísecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status %08x" 12347f08d7aSLluísecc_mem_readl_vcr(uint32_t ret) "Read slot configuration %08x" 12447f08d7aSLluísecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 %08x" 12547f08d7aSLluísecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 %08x" 12647f08d7aSLluísecc_mem_readl_dr(uint32_t ret) "Read diagnostic %08x" 12747f08d7aSLluísecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 %08x" 12847f08d7aSLluísecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 %08x" 12947f08d7aSLluísecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = %02x" 13047f08d7aSLluísecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= %02x" 13197bf4851SBlue Swirl 13297bf4851SBlue Swirl# hw/lance.c 13347f08d7aSLluíslance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x" 13447f08d7aSLluíslance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x" 13597bf4851SBlue Swirl 13697bf4851SBlue Swirl# hw/slavio_intctl.c 13747f08d7aSLluísslavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x" 13847f08d7aSLluísslavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x" 13947f08d7aSLluísslavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x" 14047f08d7aSLluísslavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x" 14147f08d7aSLluísslavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x" 14247f08d7aSLluísslavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x" 14347f08d7aSLluísslavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x" 14447f08d7aSLluísslavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x" 14547f08d7aSLluísslavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d" 14647f08d7aSLluísslavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x" 14747f08d7aSLluísslavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d" 14847f08d7aSLluísslavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d" 14997bf4851SBlue Swirl 15097bf4851SBlue Swirl# hw/slavio_misc.c 15147f08d7aSLluísslavio_misc_update_irq_raise(void) "Raise IRQ" 15247f08d7aSLluísslavio_misc_update_irq_lower(void) "Lower IRQ" 15347f08d7aSLluísslavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d" 15447f08d7aSLluísslavio_cfg_mem_writeb(uint32_t val) "Write config %02x" 15547f08d7aSLluísslavio_cfg_mem_readb(uint32_t ret) "Read config %02x" 15647f08d7aSLluísslavio_diag_mem_writeb(uint32_t val) "Write diag %02x" 15747f08d7aSLluísslavio_diag_mem_readb(uint32_t ret) "Read diag %02x" 15847f08d7aSLluísslavio_mdm_mem_writeb(uint32_t val) "Write modem control %02x" 15947f08d7aSLluísslavio_mdm_mem_readb(uint32_t ret) "Read modem control %02x" 16047f08d7aSLluísslavio_aux1_mem_writeb(uint32_t val) "Write aux1 %02x" 16147f08d7aSLluísslavio_aux1_mem_readb(uint32_t ret) "Read aux1 %02x" 16247f08d7aSLluísslavio_aux2_mem_writeb(uint32_t val) "Write aux2 %02x" 16347f08d7aSLluísslavio_aux2_mem_readb(uint32_t ret) "Read aux2 %02x" 16447f08d7aSLluísapc_mem_writeb(uint32_t val) "Write power management %02x" 16547f08d7aSLluísapc_mem_readb(uint32_t ret) "Read power management %02x" 16647f08d7aSLluísslavio_sysctrl_mem_writel(uint32_t val) "Write system control %08x" 16747f08d7aSLluísslavio_sysctrl_mem_readl(uint32_t ret) "Read system control %08x" 16847f08d7aSLluísslavio_led_mem_writew(uint32_t val) "Write diagnostic LED %04x" 16947f08d7aSLluísslavio_led_mem_readw(uint32_t ret) "Read diagnostic LED %04x" 17097bf4851SBlue Swirl 17197bf4851SBlue Swirl# hw/slavio_timer.c 17247f08d7aSLluísslavio_timer_get_out(uint64_t limit, uint32_t counthigh, uint32_t count) "limit %"PRIx64" count %x%08x" 17347f08d7aSLluísslavio_timer_irq(uint32_t counthigh, uint32_t count) "callback: count %x%08x" 174689d7e2fSStefan Hajnoczislavio_timer_mem_readl_invalid(uint64_t addr) "invalid read address %"PRIx64 17547f08d7aSLluísslavio_timer_mem_readl(uint64_t addr, uint32_t ret) "read %"PRIx64" = %08x" 17647f08d7aSLluísslavio_timer_mem_writel(uint64_t addr, uint32_t val) "write %"PRIx64" = %08x" 177689d7e2fSStefan Hajnoczislavio_timer_mem_writel_limit(unsigned int timer_index, uint64_t count) "processor %d user timer set to %016"PRIx64 17847f08d7aSLluísslavio_timer_mem_writel_counter_invalid(void) "not user timer" 17947f08d7aSLluísslavio_timer_mem_writel_status_start(unsigned int timer_index) "processor %d user timer started" 18047f08d7aSLluísslavio_timer_mem_writel_status_stop(unsigned int timer_index) "processor %d user timer stopped" 18147f08d7aSLluísslavio_timer_mem_writel_mode_user(unsigned int timer_index) "processor %d changed from counter to user timer" 18247f08d7aSLluísslavio_timer_mem_writel_mode_counter(unsigned int timer_index) "processor %d changed from user timer to counter" 18347f08d7aSLluísslavio_timer_mem_writel_mode_invalid(void) "not system timer" 184689d7e2fSStefan Hajnoczislavio_timer_mem_writel_invalid(uint64_t addr) "invalid write address %"PRIx64 18597bf4851SBlue Swirl 18697bf4851SBlue Swirl# hw/sparc32_dma.c 187689d7e2fSStefan Hajnocziledma_memory_read(uint64_t addr) "DMA read addr 0x%"PRIx64 188689d7e2fSStefan Hajnocziledma_memory_write(uint64_t addr) "DMA write addr 0x%"PRIx64 18947f08d7aSLluíssparc32_dma_set_irq_raise(void) "Raise IRQ" 19047f08d7aSLluíssparc32_dma_set_irq_lower(void) "Lower IRQ" 19147f08d7aSLluísespdma_memory_read(uint32_t addr) "DMA read addr 0x%08x" 19247f08d7aSLluísespdma_memory_write(uint32_t addr) "DMA write addr 0x%08x" 19347f08d7aSLluíssparc32_dma_mem_readl(uint64_t addr, uint32_t ret) "read dmareg %"PRIx64": 0x%08x" 19447f08d7aSLluíssparc32_dma_mem_writel(uint64_t addr, uint32_t old, uint32_t val) "write dmareg %"PRIx64": 0x%08x -> 0x%08x" 19547f08d7aSLluíssparc32_dma_enable_raise(void) "Raise DMA enable" 19647f08d7aSLluíssparc32_dma_enable_lower(void) "Lower DMA enable" 19797bf4851SBlue Swirl 19897bf4851SBlue Swirl# hw/sun4m.c 19947f08d7aSLluíssun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d" 20047f08d7aSLluíssun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d" 20147f08d7aSLluíssun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d" 20247f08d7aSLluíssun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d" 20397bf4851SBlue Swirl 20497bf4851SBlue Swirl# hw/sun4m_iommu.c 20547f08d7aSLluíssun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[%"PRIx64"] = %x" 20647f08d7aSLluíssun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[%"PRIx64"] = %x" 207689d7e2fSStefan Hajnoczisun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = %"PRIx64 20847f08d7aSLluíssun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush %x" 20947f08d7aSLluíssun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush %x" 21047f08d7aSLluíssun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr %"PRIx64" => pte %"PRIx64", *pte = %x" 21147f08d7aSLluíssun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva %"PRIx64" => pa %"PRIx64" iopte = %x" 212689d7e2fSStefan Hajnoczisun4m_iommu_bad_addr(uint64_t addr) "bad addr %"PRIx64 21394b0b5ffSStefan Hajnoczi 214891fb2cdSGerd Hoffmann# hw/usb-bus.c 215891fb2cdSGerd Hoffmannusb_port_claim(int bus, const char *port) "bus %d, port %s" 216891fb2cdSGerd Hoffmannusb_port_attach(int bus, const char *port) "bus %d, port %s" 217891fb2cdSGerd Hoffmannusb_port_detach(int bus, const char *port) "bus %d, port %s" 218891fb2cdSGerd Hoffmannusb_port_release(int bus, const char *port) "bus %d, port %s" 219891fb2cdSGerd Hoffmann 220439a97ccSGerd Hoffmann# hw/usb-ehci.c 22147f08d7aSLluísusb_ehci_reset(void) "=== RESET ===" 22247f08d7aSLluísusb_ehci_mmio_readl(uint32_t addr, const char *str, uint32_t val) "rd mmio %04x [%s] = %x" 22347f08d7aSLluísusb_ehci_mmio_writel(uint32_t addr, const char *str, uint32_t val) "wr mmio %04x [%s] = %x" 22447f08d7aSLluísusb_ehci_mmio_change(uint32_t addr, const char *str, uint32_t new, uint32_t old) "ch mmio %04x [%s] = %x (old: %x)" 22547f08d7aSLluísusb_ehci_usbsts(const char *sts, int state) "usbsts %s %d" 22647f08d7aSLluísusb_ehci_state(const char *schedule, const char *state) "%s schedule %s" 22747f08d7aSLluísusb_ehci_qh_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t c_qtd, uint32_t n_qtd, uint32_t a_qtd) "q %p - QH @ %08x: next %08x qtds %08x,%08x,%08x" 22847f08d7aSLluísusb_ehci_qh_fields(uint32_t addr, int rl, int mplen, int eps, int ep, int devaddr) "QH @ %08x - rl %d, mplen %d, eps %d, ep %d, dev %d" 22947f08d7aSLluísusb_ehci_qh_bits(uint32_t addr, int c, int h, int dtc, int i) "QH @ %08x - c %d, h %d, dtc %d, i %d" 23047f08d7aSLluísusb_ehci_qtd_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t altnext) "q %p - QTD @ %08x: next %08x altnext %08x" 23147f08d7aSLluísusb_ehci_qtd_fields(uint32_t addr, int tbytes, int cpage, int cerr, int pid) "QTD @ %08x - tbytes %d, cpage %d, cerr %d, pid %d" 23247f08d7aSLluísusb_ehci_qtd_bits(uint32_t addr, int ioc, int active, int halt, int babble, int xacterr) "QTD @ %08x - ioc %d, active %d, halt %d, babble %d, xacterr %d" 23347f08d7aSLluísusb_ehci_itd(uint32_t addr, uint32_t nxt, uint32_t mplen, uint32_t mult, uint32_t ep, uint32_t devaddr) "ITD @ %08x: next %08x - mplen %d, mult %d, ep %d, dev %d" 2342fe80192SGerd Hoffmannusb_ehci_sitd(uint32_t addr, uint32_t nxt, uint32_t active) "ITD @ %08x: next %08x - active %d" 23547f08d7aSLluísusb_ehci_port_attach(uint32_t port, const char *device) "attach port #%d - %s" 23647f08d7aSLluísusb_ehci_port_detach(uint32_t port) "detach port #%d" 23747f08d7aSLluísusb_ehci_port_reset(uint32_t port, int enable) "reset port #%d - %d" 23847f08d7aSLluísusb_ehci_data(int rw, uint32_t cpage, uint32_t offset, uint32_t addr, uint32_t len, uint32_t bufpos) "write %d, cpage %d, offset 0x%03x, addr 0x%08x, len %d, bufpos %d" 23947f08d7aSLluísusb_ehci_queue_action(void *q, const char *action) "q %p: %s" 240439a97ccSGerd Hoffmann 24137fb59d3SGerd Hoffmann# hw/usb-desc.c 24247f08d7aSLluísusb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d" 24347f08d7aSLluísusb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d" 24447f08d7aSLluísusb_desc_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d" 24547f08d7aSLluísusb_desc_other_speed_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d" 24647f08d7aSLluísusb_desc_string(int addr, int index, int len, int ret) "dev %d query string %d, len %d, ret %d" 24747f08d7aSLluísusb_set_addr(int addr) "dev %d" 24847f08d7aSLluísusb_set_config(int addr, int config, int ret) "dev %d, config %d, ret %d" 24947f08d7aSLluísusb_clear_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d" 25047f08d7aSLluísusb_set_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d" 25137fb59d3SGerd Hoffmann 252e6a2f500SGerd Hoffmann# usb-linux.c 253e6a2f500SGerd Hoffmannusb_host_open_started(int bus, int addr) "dev %d:%d" 254e6a2f500SGerd Hoffmannusb_host_open_success(int bus, int addr) "dev %d:%d" 255e6a2f500SGerd Hoffmannusb_host_open_failure(int bus, int addr) "dev %d:%d" 256e6a2f500SGerd Hoffmannusb_host_disconnect(int bus, int addr) "dev %d:%d" 257e6a2f500SGerd Hoffmannusb_host_close(int bus, int addr) "dev %d:%d" 258e6a2f500SGerd Hoffmannusb_host_set_address(int bus, int addr, int config) "dev %d:%d, address %d" 259e6a2f500SGerd Hoffmannusb_host_set_config(int bus, int addr, int config) "dev %d:%d, config %d" 260e6a2f500SGerd Hoffmannusb_host_set_interface(int bus, int addr, int interface, int alt) "dev %d:%d, interface %d, alt %d" 261e6a2f500SGerd Hoffmannusb_host_claim_interfaces(int bus, int addr, int config, int nif) "dev %d:%d, config %d, nif %d" 262e6a2f500SGerd Hoffmannusb_host_release_interfaces(int bus, int addr) "dev %d:%d" 263e6a2f500SGerd Hoffmannusb_host_req_control(int bus, int addr, int req, int value, int index) "dev %d:%d, req 0x%x, value %d, index %d" 264e6a2f500SGerd Hoffmannusb_host_req_data(int bus, int addr, int in, int ep, int size) "dev %d:%d, in %d, ep %d, size %d" 265e6a2f500SGerd Hoffmannusb_host_req_complete(int bus, int addr, int status) "dev %d:%d, status %d" 266e6a2f500SGerd Hoffmannusb_host_urb_submit(int bus, int addr, void *aurb, int length, int more) "dev %d:%d, aurb %p, length %d, more %d" 267e6a2f500SGerd Hoffmannusb_host_urb_complete(int bus, int addr, void *aurb, int status, int length, int more) "dev %d:%d, aurb %p, status %d, length %d, more %d" 268e6a2f500SGerd Hoffmannusb_host_ep_set_halt(int bus, int addr, int ep) "dev %d:%d, ep %d" 269e6a2f500SGerd Hoffmannusb_host_ep_clear_halt(int bus, int addr, int ep) "dev %d:%d, ep %d" 270e6a2f500SGerd Hoffmannusb_host_ep_start_iso(int bus, int addr, int ep) "dev %d:%d, ep %d" 271e6a2f500SGerd Hoffmannusb_host_ep_stop_iso(int bus, int addr, int ep) "dev %d:%d, ep %d" 272e6a2f500SGerd Hoffmannusb_host_reset(int bus, int addr) "dev %d:%d" 273e6a2f500SGerd Hoffmannusb_host_auto_scan_enabled(void) 274e6a2f500SGerd Hoffmannusb_host_auto_scan_disabled(void) 2759516bb47SGerd Hoffmannusb_host_claim_port(int bus, int hub, int port) "bus %d, hub addr %d, port %d" 276e6a2f500SGerd Hoffmann 2775138efecSPaolo Bonzini# hw/scsi-bus.c 27847f08d7aSLluísscsi_req_alloc(int target, int lun, int tag) "target %d lun %d tag %d" 27947f08d7aSLluísscsi_req_data(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d" 28047f08d7aSLluísscsi_req_dequeue(int target, int lun, int tag) "target %d lun %d tag %d" 28147f08d7aSLluísscsi_req_continue(int target, int lun, int tag) "target %d lun %d tag %d" 28247f08d7aSLluísscsi_req_parsed(int target, int lun, int tag, int cmd, int mode, int xfer) "target %d lun %d tag %d command %d dir %d length %d" 283689d7e2fSStefan Hajnocziscsi_req_parsed_lba(int target, int lun, int tag, int cmd, uint64_t lba) "target %d lun %d tag %d command %d lba %"PRIu64 28447f08d7aSLluísscsi_req_parse_bad(int target, int lun, int tag, int cmd) "target %d lun %d tag %d command %d" 28547f08d7aSLluísscsi_req_build_sense(int target, int lun, int tag, int key, int asc, int ascq) "target %d lun %d tag %d key %#02x asc %#02x ascq %#02x" 28647f08d7aSLluísscsi_report_luns(int target, int lun, int tag) "target %d lun %d tag %d" 28747f08d7aSLluísscsi_inquiry(int target, int lun, int tag, int cdb1, int cdb2) "target %d lun %d tag %d page %#02x/%#02x" 28847f08d7aSLluísscsi_test_unit_ready(int target, int lun, int tag) "target %d lun %d tag %d" 28947f08d7aSLluísscsi_request_sense(int target, int lun, int tag) "target %d lun %d tag %d" 2905138efecSPaolo Bonzini 29194b0b5ffSStefan Hajnoczi# vl.c 29247f08d7aSLluísvm_state_notify(int running, int reason) "running %d reason %d" 293298800caSStefan Hajnoczi 294298800caSStefan Hajnoczi# block/qed-l2-cache.c 29547f08d7aSLluísqed_alloc_l2_cache_entry(void *l2_cache, void *entry) "l2_cache %p entry %p" 29647f08d7aSLluísqed_unref_l2_cache_entry(void *entry, int ref) "entry %p ref %d" 29747f08d7aSLluísqed_find_l2_cache_entry(void *l2_cache, void *entry, uint64_t offset, int ref) "l2_cache %p entry %p offset %"PRIu64" ref %d" 298298800caSStefan Hajnoczi 299298800caSStefan Hajnoczi# block/qed-table.c 30047f08d7aSLluísqed_read_table(void *s, uint64_t offset, void *table) "s %p offset %"PRIu64" table %p" 30147f08d7aSLluísqed_read_table_cb(void *s, void *table, int ret) "s %p table %p ret %d" 30247f08d7aSLluísqed_write_table(void *s, uint64_t offset, void *table, unsigned int index, unsigned int n) "s %p offset %"PRIu64" table %p index %u n %u" 30347f08d7aSLluísqed_write_table_cb(void *s, void *table, int flush, int ret) "s %p table %p flush %d ret %d" 304eabba580SStefan Hajnoczi 305eabba580SStefan Hajnoczi# block/qed.c 30647f08d7aSLluísqed_need_check_timer_cb(void *s) "s %p" 30747f08d7aSLluísqed_start_need_check_timer(void *s) "s %p" 30847f08d7aSLluísqed_cancel_need_check_timer(void *s) "s %p" 30947f08d7aSLluísqed_aio_complete(void *s, void *acb, int ret) "s %p acb %p ret %d" 31047f08d7aSLluísqed_aio_setup(void *s, void *acb, int64_t sector_num, int nb_sectors, void *opaque, int is_write) "s %p acb %p sector_num %"PRId64" nb_sectors %d opaque %p is_write %d" 311689d7e2fSStefan Hajnocziqed_aio_next_io(void *s, void *acb, int ret, uint64_t cur_pos) "s %p acb %p ret %d cur_pos %"PRIu64 31247f08d7aSLluísqed_aio_read_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" 31347f08d7aSLluísqed_aio_write_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" 314689d7e2fSStefan Hajnocziqed_aio_write_prefill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64 315689d7e2fSStefan Hajnocziqed_aio_write_postfill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64 31647f08d7aSLluísqed_aio_write_main(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" 3170f3a4a01SFabien Chouteau 318b213b370SHervé Poussineau# hw/g364fb.c 31947f08d7aSLluísg364fb_read(uint64_t addr, uint32_t val) "read addr=0x%"PRIx64": 0x%x" 32047f08d7aSLluísg364fb_write(uint64_t addr, uint32_t new) "write addr=0x%"PRIx64": 0x%x" 321b213b370SHervé Poussineau 3220f3a4a01SFabien Chouteau# hw/grlib_gptimer.c 32347f08d7aSLluísgrlib_gptimer_enable(int id, uint32_t count) "timer:%d set count 0x%x and run" 32447f08d7aSLluísgrlib_gptimer_disabled(int id, uint32_t config) "timer:%d Timer disable config 0x%x" 32547f08d7aSLluísgrlib_gptimer_restart(int id, uint32_t reload) "timer:%d reload val: 0x%x" 32647f08d7aSLluísgrlib_gptimer_set_scaler(uint32_t scaler, uint32_t freq) "scaler:0x%x freq: 0x%x" 32747f08d7aSLluísgrlib_gptimer_hit(int id) "timer:%d HIT" 32847f08d7aSLluísgrlib_gptimer_readl(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x" 32947f08d7aSLluísgrlib_gptimer_writel(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x" 3303f10bcbbSFabien Chouteau 3313f10bcbbSFabien Chouteau# hw/grlib_irqmp.c 3322f4a725bSStefan Hajnoczigrlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x" 33347f08d7aSLluísgrlib_irqmp_ack(int intno) "interrupt:%d" 33447f08d7aSLluísgrlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d" 335689d7e2fSStefan Hajnoczigrlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64 33647f08d7aSLluísgrlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" 3378b1e1320SFabien Chouteau 3388b1e1320SFabien Chouteau# hw/grlib_apbuart.c 33947f08d7aSLluísgrlib_apbuart_event(int event) "event:%d" 34047f08d7aSLluísgrlib_apbuart_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" 341b04d9890SFabien Chouteau 342b04d9890SFabien Chouteau# hw/leon3.c 34347f08d7aSLluísleon3_set_irq(int intno) "Set CPU IRQ %d" 34447f08d7aSLluísleon3_reset_irq(int intno) "Reset CPU IRQ %d" 3459363ee31SAnthony Liguori 346cbcc6336SAlon Levy# spice-qemu-char.c 34747f08d7aSLluísspice_vmc_write(ssize_t out, int len) "spice wrottn %zd of requested %d" 34847f08d7aSLluísspice_vmc_read(int bytes, int len) "spice read %d of requested %d" 34947f08d7aSLluísspice_vmc_register_interface(void *scd) "spice vmc registered interface %p" 35047f08d7aSLluísspice_vmc_unregister_interface(void *scd) "spice vmc unregistered interface %p" 3514ef66fa7SMichael Walle 3524ef66fa7SMichael Walle# hw/lm32_pic.c 35347f08d7aSLluíslm32_pic_raise_irq(void) "Raise CPU interrupt" 35447f08d7aSLluíslm32_pic_lower_irq(void) "Lower CPU interrupt" 35547f08d7aSLluíslm32_pic_interrupt(int irq, int level) "Set IRQ%d %d" 35647f08d7aSLluíslm32_pic_set_im(uint32_t im) "im 0x%08x" 35747f08d7aSLluíslm32_pic_set_ip(uint32_t ip) "ip 0x%08x" 35847f08d7aSLluíslm32_pic_get_im(uint32_t im) "im 0x%08x" 35947f08d7aSLluíslm32_pic_get_ip(uint32_t ip) "ip 0x%08x" 36015d7dc4fSMichael Walle 36115d7dc4fSMichael Walle# hw/lm32_juart.c 36247f08d7aSLluíslm32_juart_get_jtx(uint32_t value) "jtx 0x%08x" 36347f08d7aSLluíslm32_juart_set_jtx(uint32_t value) "jtx 0x%08x" 36447f08d7aSLluíslm32_juart_get_jrx(uint32_t value) "jrx 0x%08x" 36547f08d7aSLluíslm32_juart_set_jrx(uint32_t value) "jrx 0x%08x" 366ea7924dcSMichael Walle 367ea7924dcSMichael Walle# hw/lm32_timer.c 36847f08d7aSLluíslm32_timer_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" 36947f08d7aSLluíslm32_timer_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" 37047f08d7aSLluíslm32_timer_hit(void) "timer hit" 37147f08d7aSLluíslm32_timer_irq_state(int level) "irq state %d" 372770ae571SMichael Walle 373770ae571SMichael Walle# hw/lm32_uart.c 37447f08d7aSLluíslm32_uart_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" 37547f08d7aSLluíslm32_uart_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" 37647f08d7aSLluíslm32_uart_irq_state(int level) "irq state %d" 377f19410caSMichael Walle 378f19410caSMichael Walle# hw/lm32_sys.c 37947f08d7aSLluíslm32_sys_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" 38025a8bb96SMichael Walle 38125a8bb96SMichael Walle# hw/milkymist-ac97.c 38247f08d7aSLluísmilkymist_ac97_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 38347f08d7aSLluísmilkymist_ac97_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 38447f08d7aSLluísmilkymist_ac97_pulse_irq_crrequest(void) "Pulse IRQ CR request" 38547f08d7aSLluísmilkymist_ac97_pulse_irq_crreply(void) "Pulse IRQ CR reply" 38647f08d7aSLluísmilkymist_ac97_pulse_irq_dmaw(void) "Pulse IRQ DMA write" 38747f08d7aSLluísmilkymist_ac97_pulse_irq_dmar(void) "Pulse IRQ DMA read" 38847f08d7aSLluísmilkymist_ac97_in_cb(int avail, uint32_t remaining) "avail %d remaining %u" 38947f08d7aSLluísmilkymist_ac97_in_cb_transferred(int transferred) "transferred %d" 39047f08d7aSLluísmilkymist_ac97_out_cb(int free, uint32_t remaining) "free %d remaining %u" 39147f08d7aSLluísmilkymist_ac97_out_cb_transferred(int transferred) "transferred %d" 392e4dc6d2cSMichael Walle 393e4dc6d2cSMichael Walle# hw/milkymist-hpdmc.c 39447f08d7aSLluísmilkymist_hpdmc_memory_read(uint32_t addr, uint32_t value) "addr=%08x value=%08x" 39547f08d7aSLluísmilkymist_hpdmc_memory_write(uint32_t addr, uint32_t value) "addr=%08x value=%08x" 396b4e37d98SMichael Walle 397b4e37d98SMichael Walle# hw/milkymist-memcard.c 39847f08d7aSLluísmilkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 39947f08d7aSLluísmilkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 40007424544SMichael Walle 40157aa265dSMichael Walle# hw/milkymist-minimac2.c 40247f08d7aSLluísmilkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 40347f08d7aSLluísmilkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 40447f08d7aSLluísmilkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" 40547f08d7aSLluísmilkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" 40647f08d7aSLluísmilkymist_minimac2_tx_frame(uint32_t length) "length %u" 40747f08d7aSLluísmilkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u" 40847f08d7aSLluísmilkymist_minimac2_drop_rx_frame(const void *buf) "buf %p" 40947f08d7aSLluísmilkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d" 41047f08d7aSLluísmilkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX" 41147f08d7aSLluísmilkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX" 41247f08d7aSLluísmilkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX" 4135ee18b9cSMichael Walle 4145ee18b9cSMichael Walle# hw/milkymist-pfpu.c 41547f08d7aSLluísmilkymist_pfpu_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 41647f08d7aSLluísmilkymist_pfpu_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 41747f08d7aSLluísmilkymist_pfpu_vectout(uint32_t a, uint32_t b, uint32_t dma_ptr) "a %08x b %08x dma_ptr %08x" 41847f08d7aSLluísmilkymist_pfpu_pulse_irq(void) "Pulse IRQ" 41987a381ecSMichael Walle 42087a381ecSMichael Walle# hw/milkymist-softusb.c 42147f08d7aSLluísmilkymist_softusb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 42247f08d7aSLluísmilkymist_softusb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 42347f08d7aSLluísmilkymist_softusb_mevt(uint8_t m) "m %d" 42447f08d7aSLluísmilkymist_softusb_kevt(uint8_t m) "m %d" 42547f08d7aSLluísmilkymist_softusb_mouse_event(int dx, int dy, int dz, int bs) "dx %d dy %d dz %d bs %02x" 42647f08d7aSLluísmilkymist_softusb_pulse_irq(void) "Pulse IRQ" 42796832424SMichael Walle 42896832424SMichael Walle# hw/milkymist-sysctl.c 42947f08d7aSLluísmilkymist_sysctl_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 43047f08d7aSLluísmilkymist_sysctl_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 43147f08d7aSLluísmilkymist_sysctl_icap_write(uint32_t value) "value %08x" 43247f08d7aSLluísmilkymist_sysctl_start_timer0(void) "Start timer0" 43347f08d7aSLluísmilkymist_sysctl_stop_timer0(void) "Stop timer0" 43447f08d7aSLluísmilkymist_sysctl_start_timer1(void) "Start timer1" 43547f08d7aSLluísmilkymist_sysctl_stop_timer1(void) "Stop timer1" 43647f08d7aSLluísmilkymist_sysctl_pulse_irq_timer0(void) "Pulse IRQ Timer0" 43747f08d7aSLluísmilkymist_sysctl_pulse_irq_timer1(void) "Pulse IRQ Timer1" 4380670daddSMichael Walle 4390670daddSMichael Walle# hw/milkymist-tmu2.c 44047f08d7aSLluísmilkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 44147f08d7aSLluísmilkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 44247f08d7aSLluísmilkymist_tmu2_start(void) "Start TMU" 44347f08d7aSLluísmilkymist_tmu2_pulse_irq(void) "Pulse IRQ" 444883de16bSMichael Walle 445883de16bSMichael Walle# hw/milkymist-uart.c 44647f08d7aSLluísmilkymist_uart_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 44747f08d7aSLluísmilkymist_uart_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 44847f08d7aSLluísmilkymist_uart_pulse_irq_rx(void) "Pulse IRQ RX" 44947f08d7aSLluísmilkymist_uart_pulse_irq_tx(void) "Pulse IRQ TX" 450d23948b1SMichael Walle 451d23948b1SMichael Walle# hw/milkymist-vgafb.c 45247f08d7aSLluísmilkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 45347f08d7aSLluísmilkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 454432d268cSJun Nakajima 45583818f7cSHervé Poussineau# hw/mipsnet.c 45683818f7cSHervé Poussineaumipsnet_send(uint32_t size) "sending len=%u" 45783818f7cSHervé Poussineaumipsnet_receive(uint32_t size) "receiving len=%u" 45883818f7cSHervé Poussineaumipsnet_read(uint64_t addr, uint32_t val) "read addr=0x%" PRIx64 " val=0x%x" 459903ec8eaSPaolo Bonzinimipsnet_write(uint64_t addr, uint64_t val) "write addr=0x%" PRIx64 " val=0x%" PRIx64 "" 46083818f7cSHervé Poussineaumipsnet_irq(uint32_t isr, uint32_t intctl) "set irq to %d (%02x)" 46183818f7cSHervé Poussineau 462432d268cSJun Nakajima# xen-all.c 46347f08d7aSLluísxen_ram_alloc(unsigned long ram_addr, unsigned long size) "requested: %#lx, size %#lx" 46447f08d7aSLluísxen_client_set_memory(uint64_t start_addr, unsigned long size, unsigned long phys_offset, bool log_dirty) "%#"PRIx64" size %#lx, offset %#lx, log_dirty %i" 465432d268cSJun Nakajima 466432d268cSJun Nakajima# xen-mapcache.c 467689d7e2fSStefan Hajnoczixen_map_cache(uint64_t phys_addr) "want %#"PRIx64 468689d7e2fSStefan Hajnoczixen_remap_bucket(uint64_t index) "index %#"PRIx64 46947f08d7aSLluísxen_map_cache_return(void* ptr) "%p" 470689d7e2fSStefan Hajnoczixen_map_block(uint64_t phys_addr, uint64_t size) "%#"PRIx64", size %#"PRIx64 47147f08d7aSLluísxen_unmap_block(void* addr, unsigned long size) "%p, size %#lx" 472050a0ddfSAnthony PERARD 473050a0ddfSAnthony PERARD# exec.c 47447f08d7aSLluísqemu_put_ram_ptr(void* addr) "%p" 47501195b73SSteven Smith 47601195b73SSteven Smith# hw/xen_platform.c 47747f08d7aSLluísxen_platform_log(char *s) "xen platform: %s" 47800dccaf1SKevin Wolf 47900dccaf1SKevin Wolf# qemu-coroutine.c 48047f08d7aSLluísqemu_coroutine_enter(void *from, void *to, void *opaque) "from %p to %p opaque %p" 48147f08d7aSLluísqemu_coroutine_yield(void *from, void *to) "from %p to %p" 48247f08d7aSLluísqemu_coroutine_terminate(void *co) "self %p" 483b96e9247SKevin Wolf 484b96e9247SKevin Wolf# qemu-coroutine-lock.c 48547f08d7aSLluísqemu_co_queue_next_bh(void) "" 48647f08d7aSLluísqemu_co_queue_next(void *next) "next %p" 48747f08d7aSLluísqemu_co_mutex_lock_entry(void *mutex, void *self) "mutex %p self %p" 48847f08d7aSLluísqemu_co_mutex_lock_return(void *mutex, void *self) "mutex %p self %p" 48947f08d7aSLluísqemu_co_mutex_unlock_entry(void *mutex, void *self) "mutex %p self %p" 49047f08d7aSLluísqemu_co_mutex_unlock_return(void *mutex, void *self) "mutex %p self %p" 49130c2f238SBlue Swirl 49230c2f238SBlue Swirl# hw/escc.c 49347f08d7aSLluísescc_put_queue(char channel, int b) "channel %c put: 0x%02x" 49447f08d7aSLluísescc_get_queue(char channel, int val) "channel %c get 0x%02x" 49547f08d7aSLluísescc_update_irq(int irq) "IRQ = %d" 49647f08d7aSLluísescc_update_parameters(char channel, int speed, int parity, int data_bits, int stop_bits) "channel %c: speed=%d parity=%c data=%d stop=%d" 49747f08d7aSLluísescc_mem_writeb_ctrl(char channel, uint32_t reg, uint32_t val) "Write channel %c, reg[%d] = %2.2x" 49847f08d7aSLluísescc_mem_writeb_data(char channel, uint32_t val) "Write channel %c, ch %d" 49947f08d7aSLluísescc_mem_readb_ctrl(char channel, uint32_t reg, uint8_t val) "Read channel %c, reg[%d] = %2.2x" 50047f08d7aSLluísescc_mem_readb_data(char channel, uint32_t ret) "Read channel %c, ch %d" 50147f08d7aSLluísescc_serial_receive_byte(char channel, int ch) "channel %c put ch %d" 50247f08d7aSLluísescc_sunkbd_event_in(int ch) "Untranslated keycode %2.2x" 50347f08d7aSLluísescc_sunkbd_event_out(int ch) "Translated keycode %2.2x" 50447f08d7aSLluísescc_kbd_command(int val) "Command %d" 50547f08d7aSLluísescc_sunmouse_event(int dx, int dy, int buttons_state) "dx=%d dy=%d buttons=%01x" 506bf4b9889SBlue Swirl 507bf4b9889SBlue Swirl# hw/esp.c 508bf4b9889SBlue Swirlesp_raise_irq(void) "Raise IRQ" 509bf4b9889SBlue Swirlesp_lower_irq(void) "Lower IRQ" 510bf4b9889SBlue Swirlesp_dma_enable(void) "Raise enable" 511bf4b9889SBlue Swirlesp_dma_disable(void) "Lower enable" 512bf4b9889SBlue Swirlesp_get_cmd(uint32_t dmalen, int target) "len %d target %d" 513bf4b9889SBlue Swirlesp_do_busid_cmd(uint8_t busid) "busid 0x%x" 514bf4b9889SBlue Swirlesp_handle_satn_stop(uint32_t cmdlen) "cmdlen %d" 515bf4b9889SBlue Swirlesp_write_response(uint32_t status) "Transfer status (status=%d)" 516bf4b9889SBlue Swirlesp_do_dma(uint32_t cmdlen, uint32_t len) "command len %d + %d" 517bf4b9889SBlue Swirlesp_command_complete(void) "SCSI Command complete" 518bf4b9889SBlue Swirlesp_command_complete_unexpected(void) "SCSI command completed unexpectedly" 519bf4b9889SBlue Swirlesp_command_complete_fail(void) "Command failed" 520bf4b9889SBlue Swirlesp_transfer_data(uint32_t dma_left, int32_t ti_size) "transfer %d/%d" 521bf4b9889SBlue Swirlesp_handle_ti(uint32_t minlen) "Transfer Information len %d" 522bf4b9889SBlue Swirlesp_handle_ti_cmd(uint32_t cmdlen) "command len %d" 523bf4b9889SBlue Swirlesp_mem_readb(uint32_t saddr, uint8_t reg) "reg[%d]: 0x%2.2x" 524bf4b9889SBlue Swirlesp_mem_writeb(uint32_t saddr, uint8_t reg, uint32_t val) "reg[%d]: 0x%2.2x -> 0x%2.2x" 525bf4b9889SBlue Swirlesp_mem_writeb_cmd_nop(uint32_t val) "NOP (%2.2x)" 526bf4b9889SBlue Swirlesp_mem_writeb_cmd_flush(uint32_t val) "Flush FIFO (%2.2x)" 527bf4b9889SBlue Swirlesp_mem_writeb_cmd_reset(uint32_t val) "Chip reset (%2.2x)" 528bf4b9889SBlue Swirlesp_mem_writeb_cmd_bus_reset(uint32_t val) "Bus reset (%2.2x)" 529bf4b9889SBlue Swirlesp_mem_writeb_cmd_iccs(uint32_t val) "Initiator Command Complete Sequence (%2.2x)" 530bf4b9889SBlue Swirlesp_mem_writeb_cmd_msgacc(uint32_t val) "Message Accepted (%2.2x)" 531bf4b9889SBlue Swirlesp_mem_writeb_cmd_pad(uint32_t val) "Transfer padding (%2.2x)" 532bf4b9889SBlue Swirlesp_mem_writeb_cmd_satn(uint32_t val) "Set ATN (%2.2x)" 533bf4b9889SBlue Swirlesp_mem_writeb_cmd_sel(uint32_t val) "Select without ATN (%2.2x)" 534bf4b9889SBlue Swirlesp_mem_writeb_cmd_selatn(uint32_t val) "Select with ATN (%2.2x)" 535bf4b9889SBlue Swirlesp_mem_writeb_cmd_selatns(uint32_t val) "Select with ATN & stop (%2.2x)" 536bf4b9889SBlue Swirlesp_mem_writeb_cmd_ensel(uint32_t val) "Enable selection (%2.2x)" 537*89bd820aSStefan Hajnoczi 538*89bd820aSStefan Hajnoczi# monitor.c 539*89bd820aSStefan Hajnoczihandle_qmp_command(void *mon, const char *cmd_name) "mon %p cmd_name \"%s\"" 540*89bd820aSStefan Hajnoczimonitor_protocol_emitter(void *mon) "mon %p" 541