xref: /qemu/tests/qtest/intel-iommu-test.c (revision 0e3327b690b76b7c3966b028110ee053cc16a385)
1*2c746dfeSZhenzhong Duan /*
2*2c746dfeSZhenzhong Duan  * QTest testcase for intel-iommu
3*2c746dfeSZhenzhong Duan  *
4*2c746dfeSZhenzhong Duan  * Copyright (c) 2024 Intel, Inc.
5*2c746dfeSZhenzhong Duan  *
6*2c746dfeSZhenzhong Duan  * Author: Zhenzhong Duan <zhenzhong.duan@intel.com>
7*2c746dfeSZhenzhong Duan  *
8*2c746dfeSZhenzhong Duan  * SPDX-License-Identifier: GPL-2.0-or-later
9*2c746dfeSZhenzhong Duan  */
10*2c746dfeSZhenzhong Duan 
11*2c746dfeSZhenzhong Duan #include "qemu/osdep.h"
12*2c746dfeSZhenzhong Duan #include "libqtest.h"
13*2c746dfeSZhenzhong Duan #include "hw/i386/intel_iommu_internal.h"
14*2c746dfeSZhenzhong Duan 
15*2c746dfeSZhenzhong Duan #define CAP_STAGE_1_FIXED1    (VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | \
16*2c746dfeSZhenzhong Duan                               VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS)
17*2c746dfeSZhenzhong Duan #define ECAP_STAGE_1_FIXED1   (VTD_ECAP_QI |  VTD_ECAP_IR | VTD_ECAP_IRO | \
18*2c746dfeSZhenzhong Duan                               VTD_ECAP_MHMV | VTD_ECAP_SMTS | VTD_ECAP_FLTS)
19*2c746dfeSZhenzhong Duan 
vtd_reg_readq(QTestState * s,uint64_t offset)20*2c746dfeSZhenzhong Duan static inline uint64_t vtd_reg_readq(QTestState *s, uint64_t offset)
21*2c746dfeSZhenzhong Duan {
22*2c746dfeSZhenzhong Duan     return qtest_readq(s, Q35_HOST_BRIDGE_IOMMU_ADDR + offset);
23*2c746dfeSZhenzhong Duan }
24*2c746dfeSZhenzhong Duan 
test_intel_iommu_stage_1(void)25*2c746dfeSZhenzhong Duan static void test_intel_iommu_stage_1(void)
26*2c746dfeSZhenzhong Duan {
27*2c746dfeSZhenzhong Duan     uint8_t init_csr[DMAR_REG_SIZE];     /* register values */
28*2c746dfeSZhenzhong Duan     uint8_t post_reset_csr[DMAR_REG_SIZE];     /* register values */
29*2c746dfeSZhenzhong Duan     uint64_t cap, ecap, tmp;
30*2c746dfeSZhenzhong Duan     QTestState *s;
31*2c746dfeSZhenzhong Duan 
32*2c746dfeSZhenzhong Duan     s = qtest_init("-M q35 -device intel-iommu,x-scalable-mode=on,x-flts=on");
33*2c746dfeSZhenzhong Duan 
34*2c746dfeSZhenzhong Duan     cap = vtd_reg_readq(s, DMAR_CAP_REG);
35*2c746dfeSZhenzhong Duan     g_assert((cap & CAP_STAGE_1_FIXED1) == CAP_STAGE_1_FIXED1);
36*2c746dfeSZhenzhong Duan 
37*2c746dfeSZhenzhong Duan     tmp = cap & VTD_CAP_SAGAW_MASK;
38*2c746dfeSZhenzhong Duan     g_assert(tmp == (VTD_CAP_SAGAW_39bit | VTD_CAP_SAGAW_48bit));
39*2c746dfeSZhenzhong Duan 
40*2c746dfeSZhenzhong Duan     tmp = VTD_MGAW_FROM_CAP(cap);
41*2c746dfeSZhenzhong Duan     g_assert(tmp == VTD_HOST_AW_48BIT - 1);
42*2c746dfeSZhenzhong Duan 
43*2c746dfeSZhenzhong Duan     ecap = vtd_reg_readq(s, DMAR_ECAP_REG);
44*2c746dfeSZhenzhong Duan     g_assert((ecap & ECAP_STAGE_1_FIXED1) == ECAP_STAGE_1_FIXED1);
45*2c746dfeSZhenzhong Duan 
46*2c746dfeSZhenzhong Duan     qtest_memread(s, Q35_HOST_BRIDGE_IOMMU_ADDR, init_csr, DMAR_REG_SIZE);
47*2c746dfeSZhenzhong Duan 
48*2c746dfeSZhenzhong Duan     qobject_unref(qtest_qmp(s, "{ 'execute': 'system_reset' }"));
49*2c746dfeSZhenzhong Duan     qtest_qmp_eventwait(s, "RESET");
50*2c746dfeSZhenzhong Duan 
51*2c746dfeSZhenzhong Duan     qtest_memread(s, Q35_HOST_BRIDGE_IOMMU_ADDR, post_reset_csr, DMAR_REG_SIZE);
52*2c746dfeSZhenzhong Duan     /* Ensure registers are consistent after hard reset */
53*2c746dfeSZhenzhong Duan     g_assert(!memcmp(init_csr, post_reset_csr, DMAR_REG_SIZE));
54*2c746dfeSZhenzhong Duan 
55*2c746dfeSZhenzhong Duan     qtest_quit(s);
56*2c746dfeSZhenzhong Duan }
57*2c746dfeSZhenzhong Duan 
main(int argc,char ** argv)58*2c746dfeSZhenzhong Duan int main(int argc, char **argv)
59*2c746dfeSZhenzhong Duan {
60*2c746dfeSZhenzhong Duan     g_test_init(&argc, &argv, NULL);
61*2c746dfeSZhenzhong Duan     qtest_add_func("/q35/intel-iommu/stage-1", test_intel_iommu_stage_1);
62*2c746dfeSZhenzhong Duan 
63*2c746dfeSZhenzhong Duan     return g_test_run();
64*2c746dfeSZhenzhong Duan }
65