1acbe4801SKevin Wolf /* 2acbe4801SKevin Wolf * IDE test cases 3acbe4801SKevin Wolf * 4acbe4801SKevin Wolf * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com> 5acbe4801SKevin Wolf * 6acbe4801SKevin Wolf * Permission is hereby granted, free of charge, to any person obtaining a copy 7acbe4801SKevin Wolf * of this software and associated documentation files (the "Software"), to deal 8acbe4801SKevin Wolf * in the Software without restriction, including without limitation the rights 9acbe4801SKevin Wolf * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10acbe4801SKevin Wolf * copies of the Software, and to permit persons to whom the Software is 11acbe4801SKevin Wolf * furnished to do so, subject to the following conditions: 12acbe4801SKevin Wolf * 13acbe4801SKevin Wolf * The above copyright notice and this permission notice shall be included in 14acbe4801SKevin Wolf * all copies or substantial portions of the Software. 15acbe4801SKevin Wolf * 16acbe4801SKevin Wolf * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17acbe4801SKevin Wolf * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18acbe4801SKevin Wolf * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19acbe4801SKevin Wolf * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20acbe4801SKevin Wolf * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21acbe4801SKevin Wolf * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22acbe4801SKevin Wolf * THE SOFTWARE. 23acbe4801SKevin Wolf */ 24acbe4801SKevin Wolf 2553239262SPeter Maydell #include "qemu/osdep.h" 26acbe4801SKevin Wolf 27acbe4801SKevin Wolf 28907b5105SMarc-André Lureau #include "libqtest.h" 2972c85e94SJohn Snow #include "libqos/libqos.h" 30b95739dcSKevin Wolf #include "libqos/pci-pc.h" 31b95739dcSKevin Wolf #include "libqos/malloc-pc.h" 32055a1efcSMarkus Armbruster #include "qapi/qmp/qdict.h" 3358369e22SPaolo Bonzini #include "qemu/bswap.h" 34b95739dcSKevin Wolf #include "hw/pci/pci_ids.h" 35b95739dcSKevin Wolf #include "hw/pci/pci_regs.h" 36acbe4801SKevin Wolf 37acbe4801SKevin Wolf #define TEST_IMAGE_SIZE 64 * 1024 * 1024 38acbe4801SKevin Wolf 39acbe4801SKevin Wolf #define IDE_PCI_DEV 1 40acbe4801SKevin Wolf #define IDE_PCI_FUNC 1 41acbe4801SKevin Wolf 42acbe4801SKevin Wolf #define IDE_BASE 0x1f0 43acbe4801SKevin Wolf #define IDE_PRIMARY_IRQ 14 44acbe4801SKevin Wolf 45f7ba8d7fSJohn Snow #define ATAPI_BLOCK_SIZE 2048 46f7ba8d7fSJohn Snow 47f7ba8d7fSJohn Snow /* How many bytes to receive via ATAPI PIO at one time. 48f7ba8d7fSJohn Snow * Must be less than 0xFFFF. */ 49f7ba8d7fSJohn Snow #define BYTE_COUNT_LIMIT 5120 50f7ba8d7fSJohn Snow 51acbe4801SKevin Wolf enum { 52acbe4801SKevin Wolf reg_data = 0x0, 5300ea63fdSJohn Snow reg_feature = 0x1, 5429e1d473SAnton Nefedov reg_error = 0x1, 55acbe4801SKevin Wolf reg_nsectors = 0x2, 56acbe4801SKevin Wolf reg_lba_low = 0x3, 57acbe4801SKevin Wolf reg_lba_middle = 0x4, 58acbe4801SKevin Wolf reg_lba_high = 0x5, 59acbe4801SKevin Wolf reg_device = 0x6, 60acbe4801SKevin Wolf reg_status = 0x7, 61acbe4801SKevin Wolf reg_command = 0x7, 62acbe4801SKevin Wolf }; 63acbe4801SKevin Wolf 64acbe4801SKevin Wolf enum { 65acbe4801SKevin Wolf BSY = 0x80, 66acbe4801SKevin Wolf DRDY = 0x40, 67acbe4801SKevin Wolf DF = 0x20, 68acbe4801SKevin Wolf DRQ = 0x08, 69acbe4801SKevin Wolf ERR = 0x01, 70acbe4801SKevin Wolf }; 71acbe4801SKevin Wolf 7229e1d473SAnton Nefedov /* Error field */ 7329e1d473SAnton Nefedov enum { 7429e1d473SAnton Nefedov ABRT = 0x04, 7529e1d473SAnton Nefedov }; 7629e1d473SAnton Nefedov 77acbe4801SKevin Wolf enum { 78c27d5656SKevin Wolf DEV = 0x10, 79b95739dcSKevin Wolf LBA = 0x40, 80b95739dcSKevin Wolf }; 81b95739dcSKevin Wolf 82b95739dcSKevin Wolf enum { 83b95739dcSKevin Wolf bmreg_cmd = 0x0, 84b95739dcSKevin Wolf bmreg_status = 0x2, 85b95739dcSKevin Wolf bmreg_prdt = 0x4, 86b95739dcSKevin Wolf }; 87b95739dcSKevin Wolf 88b95739dcSKevin Wolf enum { 8929e1d473SAnton Nefedov CMD_DSM = 0x06, 902cc38a02SLev Kujawski CMD_DIAGNOSE = 0x90, 91b95739dcSKevin Wolf CMD_READ_DMA = 0xc8, 92b95739dcSKevin Wolf CMD_WRITE_DMA = 0xca, 93bd07684aSKevin Wolf CMD_FLUSH_CACHE = 0xe7, 94acbe4801SKevin Wolf CMD_IDENTIFY = 0xec, 95f7ba8d7fSJohn Snow CMD_PACKET = 0xa0, 96948eaed1SKevin Wolf 97948eaed1SKevin Wolf CMDF_ABORT = 0x100, 98d7b7e580SKevin Wolf CMDF_NO_BM = 0x200, 99acbe4801SKevin Wolf }; 100acbe4801SKevin Wolf 101b95739dcSKevin Wolf enum { 102b95739dcSKevin Wolf BM_CMD_START = 0x1, 103b95739dcSKevin Wolf BM_CMD_WRITE = 0x8, /* write = from device to memory */ 104b95739dcSKevin Wolf }; 105b95739dcSKevin Wolf 106b95739dcSKevin Wolf enum { 107b95739dcSKevin Wolf BM_STS_ACTIVE = 0x1, 108b95739dcSKevin Wolf BM_STS_ERROR = 0x2, 109b95739dcSKevin Wolf BM_STS_INTR = 0x4, 110b95739dcSKevin Wolf }; 111b95739dcSKevin Wolf 112b95739dcSKevin Wolf enum { 113b95739dcSKevin Wolf PRDT_EOT = 0x80000000, 114b95739dcSKevin Wolf }; 115b95739dcSKevin Wolf 116acbe4801SKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) 117acbe4801SKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) 118acbe4801SKevin Wolf 119b95739dcSKevin Wolf static QPCIBus *pcibus = NULL; 120eb5937baSPaolo Bonzini static QGuestAllocator guest_malloc; 121b95739dcSKevin Wolf 122ecfcf713SLev Kujawski static char *tmp_path[2]; 123354aeeabSBin Meng static char *debug_path; 124acbe4801SKevin Wolf 1250472b2e5SDaniel P. Berrangé G_GNUC_PRINTF(1, 2) 1264a61c3abSThomas Huth static QTestState *ide_test_start(const char *cmdline_fmt, ...) 127acbe4801SKevin Wolf { 1284a61c3abSThomas Huth QTestState *qts; 129fedcc379SDr. David Alan Gilbert g_autofree char *full_fmt = g_strdup_printf("-machine pc %s", cmdline_fmt); 130acbe4801SKevin Wolf va_list ap; 131acbe4801SKevin Wolf 132acbe4801SKevin Wolf va_start(ap, cmdline_fmt); 133fedcc379SDr. David Alan Gilbert qts = qtest_vinitf(full_fmt, ap); 134acbe4801SKevin Wolf va_end(ap); 135acbe4801SKevin Wolf 1364a61c3abSThomas Huth pc_alloc_init(&guest_malloc, qts, 0); 137e42de189SJohn Snow 1384a61c3abSThomas Huth return qts; 139acbe4801SKevin Wolf } 140acbe4801SKevin Wolf 1414a61c3abSThomas Huth static void ide_test_quit(QTestState *qts) 142acbe4801SKevin Wolf { 1433b6b0a8aSThomas Huth if (pcibus) { 1443b6b0a8aSThomas Huth qpci_free_pc(pcibus); 1453b6b0a8aSThomas Huth pcibus = NULL; 1463b6b0a8aSThomas Huth } 147eb5937baSPaolo Bonzini alloc_destroy(&guest_malloc); 1484a61c3abSThomas Huth qtest_quit(qts); 149acbe4801SKevin Wolf } 150acbe4801SKevin Wolf 1514a61c3abSThomas Huth static QPCIDevice *get_pci_device(QTestState *qts, QPCIBar *bmdma_bar, 1524a61c3abSThomas Huth QPCIBar *ide_bar) 153b95739dcSKevin Wolf { 154b95739dcSKevin Wolf QPCIDevice *dev; 155b95739dcSKevin Wolf uint16_t vendor_id, device_id; 156b95739dcSKevin Wolf 157b95739dcSKevin Wolf if (!pcibus) { 1584a61c3abSThomas Huth pcibus = qpci_new_pc(qts, NULL); 159b95739dcSKevin Wolf } 160b95739dcSKevin Wolf 161b95739dcSKevin Wolf /* Find PCI device and verify it's the right one */ 162b95739dcSKevin Wolf dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC)); 163b95739dcSKevin Wolf g_assert(dev != NULL); 164b95739dcSKevin Wolf 165b95739dcSKevin Wolf vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID); 166b95739dcSKevin Wolf device_id = qpci_config_readw(dev, PCI_DEVICE_ID); 167b95739dcSKevin Wolf g_assert(vendor_id == PCI_VENDOR_ID_INTEL); 168b95739dcSKevin Wolf g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1); 169b95739dcSKevin Wolf 170b95739dcSKevin Wolf /* Map bmdma BAR */ 171b4ba67d9SDavid Gibson *bmdma_bar = qpci_iomap(dev, 4, NULL); 1729c268f8aSDavid Gibson 173b4ba67d9SDavid Gibson *ide_bar = qpci_legacy_iomap(dev, IDE_BASE); 174b95739dcSKevin Wolf 175b95739dcSKevin Wolf qpci_device_enable(dev); 176b95739dcSKevin Wolf 177b95739dcSKevin Wolf return dev; 178b95739dcSKevin Wolf } 179b95739dcSKevin Wolf 180b95739dcSKevin Wolf static void free_pci_device(QPCIDevice *dev) 181b95739dcSKevin Wolf { 182b95739dcSKevin Wolf /* libqos doesn't have a function for this, so free it manually */ 183b95739dcSKevin Wolf g_free(dev); 184b95739dcSKevin Wolf } 185b95739dcSKevin Wolf 186b95739dcSKevin Wolf typedef struct PrdtEntry { 187b95739dcSKevin Wolf uint32_t addr; 188b95739dcSKevin Wolf uint32_t size; 189b95739dcSKevin Wolf } QEMU_PACKED PrdtEntry; 190b95739dcSKevin Wolf 191b95739dcSKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) 192b95739dcSKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) 193b95739dcSKevin Wolf 19429e1d473SAnton Nefedov static uint64_t trim_range_le(uint64_t sector, uint16_t count) 19529e1d473SAnton Nefedov { 19629e1d473SAnton Nefedov /* 2-byte range, 6-byte LBA */ 19729e1d473SAnton Nefedov return cpu_to_le64(((uint64_t)count << 48) + sector); 19829e1d473SAnton Nefedov } 19929e1d473SAnton Nefedov 2004a61c3abSThomas Huth static int send_dma_request(QTestState *qts, int cmd, uint64_t sector, 2014a61c3abSThomas Huth int nb_sectors, PrdtEntry *prdt, int prdt_entries, 202b4ba67d9SDavid Gibson void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar, 2039c268f8aSDavid Gibson uint64_t sector, int nb_sectors)) 204b95739dcSKevin Wolf { 205b95739dcSKevin Wolf QPCIDevice *dev; 206b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 207b95739dcSKevin Wolf uintptr_t guest_prdt; 208b95739dcSKevin Wolf size_t len; 209b95739dcSKevin Wolf bool from_dev; 210b95739dcSKevin Wolf uint8_t status; 211948eaed1SKevin Wolf int flags; 212b95739dcSKevin Wolf 2134a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 214b95739dcSKevin Wolf 215948eaed1SKevin Wolf flags = cmd & ~0xff; 216948eaed1SKevin Wolf cmd &= 0xff; 217948eaed1SKevin Wolf 218b95739dcSKevin Wolf switch (cmd) { 219b95739dcSKevin Wolf case CMD_READ_DMA: 22000ea63fdSJohn Snow case CMD_PACKET: 22100ea63fdSJohn Snow /* Assuming we only test data reads w/ ATAPI, otherwise we need to know 22200ea63fdSJohn Snow * the SCSI command being sent in the packet, too. */ 223b95739dcSKevin Wolf from_dev = true; 224b95739dcSKevin Wolf break; 22529e1d473SAnton Nefedov case CMD_DSM: 226b95739dcSKevin Wolf case CMD_WRITE_DMA: 227b95739dcSKevin Wolf from_dev = false; 228b95739dcSKevin Wolf break; 229b95739dcSKevin Wolf default: 230b95739dcSKevin Wolf g_assert_not_reached(); 231b95739dcSKevin Wolf } 232b95739dcSKevin Wolf 233d7b7e580SKevin Wolf if (flags & CMDF_NO_BM) { 234d7b7e580SKevin Wolf qpci_config_writew(dev, PCI_COMMAND, 235d7b7e580SKevin Wolf PCI_COMMAND_IO | PCI_COMMAND_MEMORY); 236d7b7e580SKevin Wolf } 237d7b7e580SKevin Wolf 238b95739dcSKevin Wolf /* Select device 0 */ 239b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA); 240b95739dcSKevin Wolf 241b95739dcSKevin Wolf /* Stop any running transfer, clear any pending interrupt */ 242b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 243b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR); 244b95739dcSKevin Wolf 245b95739dcSKevin Wolf /* Setup PRDT */ 246b95739dcSKevin Wolf len = sizeof(*prdt) * prdt_entries; 247eb5937baSPaolo Bonzini guest_prdt = guest_alloc(&guest_malloc, len); 2484a61c3abSThomas Huth qtest_memwrite(qts, guest_prdt, prdt, len); 249b4ba67d9SDavid Gibson qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt); 250b95739dcSKevin Wolf 251b95739dcSKevin Wolf /* ATA DMA command */ 25200ea63fdSJohn Snow if (cmd == CMD_PACKET) { 25300ea63fdSJohn Snow /* Enables ATAPI DMA; otherwise PIO is attempted */ 254b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); 25500ea63fdSJohn Snow } else { 25629e1d473SAnton Nefedov if (cmd == CMD_DSM) { 25729e1d473SAnton Nefedov /* trim bit */ 25829e1d473SAnton Nefedov qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); 25929e1d473SAnton Nefedov } 260b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors); 261b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff); 262b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff); 263b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff); 26400ea63fdSJohn Snow } 265b95739dcSKevin Wolf 266b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, cmd); 267b95739dcSKevin Wolf 26800ea63fdSJohn Snow if (post_exec) { 269b4ba67d9SDavid Gibson post_exec(dev, ide_bar, sector, nb_sectors); 27000ea63fdSJohn Snow } 27100ea63fdSJohn Snow 272b95739dcSKevin Wolf /* Start DMA transfer */ 273b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 2749c268f8aSDavid Gibson BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0)); 275b95739dcSKevin Wolf 276948eaed1SKevin Wolf if (flags & CMDF_ABORT) { 277b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 278948eaed1SKevin Wolf } 279948eaed1SKevin Wolf 280b95739dcSKevin Wolf /* Wait for the DMA transfer to complete */ 281b95739dcSKevin Wolf do { 282b4ba67d9SDavid Gibson status = qpci_io_readb(dev, bmdma_bar, bmreg_status); 283b95739dcSKevin Wolf } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE); 284b95739dcSKevin Wolf 2854a61c3abSThomas Huth g_assert_cmpint(qtest_get_irq(qts, IDE_PRIMARY_IRQ), ==, 2864a61c3abSThomas Huth !!(status & BM_STS_INTR)); 287b95739dcSKevin Wolf 288b95739dcSKevin Wolf /* Check IDE status code */ 289b4ba67d9SDavid Gibson assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY); 290b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ); 291b95739dcSKevin Wolf 292b95739dcSKevin Wolf /* Reading the status register clears the IRQ */ 2934a61c3abSThomas Huth g_assert(!qtest_get_irq(qts, IDE_PRIMARY_IRQ)); 294b95739dcSKevin Wolf 295b95739dcSKevin Wolf /* Stop DMA transfer if still active */ 296b95739dcSKevin Wolf if (status & BM_STS_ACTIVE) { 297b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 298b95739dcSKevin Wolf } 299b95739dcSKevin Wolf 300b95739dcSKevin Wolf free_pci_device(dev); 301b95739dcSKevin Wolf 302b95739dcSKevin Wolf return status; 303b95739dcSKevin Wolf } 304b95739dcSKevin Wolf 3054a61c3abSThomas Huth static QTestState *test_bmdma_setup(void) 3064a61c3abSThomas Huth { 3074a61c3abSThomas Huth QTestState *qts; 3084a61c3abSThomas Huth 3094a61c3abSThomas Huth qts = ide_test_start( 3104a61c3abSThomas Huth "-drive file=%s,if=ide,cache=writeback,format=raw " 3114a61c3abSThomas Huth "-global ide-hd.serial=%s -global ide-hd.ver=%s", 312ecfcf713SLev Kujawski tmp_path[0], "testdisk", "version"); 3134a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 3144a61c3abSThomas Huth 3154a61c3abSThomas Huth return qts; 3164a61c3abSThomas Huth } 3174a61c3abSThomas Huth 3184a61c3abSThomas Huth static void test_bmdma_teardown(QTestState *qts) 3194a61c3abSThomas Huth { 3204a61c3abSThomas Huth ide_test_quit(qts); 3214a61c3abSThomas Huth } 3224a61c3abSThomas Huth 323b95739dcSKevin Wolf static void test_bmdma_simple_rw(void) 324b95739dcSKevin Wolf { 3254a61c3abSThomas Huth QTestState *qts; 3269c268f8aSDavid Gibson QPCIDevice *dev; 327b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 328b95739dcSKevin Wolf uint8_t status; 329b95739dcSKevin Wolf uint8_t *buf; 330b95739dcSKevin Wolf uint8_t *cmpbuf; 331b95739dcSKevin Wolf size_t len = 512; 3324a61c3abSThomas Huth uintptr_t guest_buf; 3334a61c3abSThomas Huth PrdtEntry prdt[1]; 334b95739dcSKevin Wolf 3354a61c3abSThomas Huth qts = test_bmdma_setup(); 336b95739dcSKevin Wolf 3374a61c3abSThomas Huth guest_buf = guest_alloc(&guest_malloc, len); 3384a61c3abSThomas Huth prdt[0].addr = cpu_to_le32(guest_buf); 3394a61c3abSThomas Huth prdt[0].size = cpu_to_le32(len | PRDT_EOT); 3404a61c3abSThomas Huth 3414a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 3429c268f8aSDavid Gibson 343b95739dcSKevin Wolf buf = g_malloc(len); 344b95739dcSKevin Wolf cmpbuf = g_malloc(len); 345b95739dcSKevin Wolf 346b95739dcSKevin Wolf /* Write 0x55 pattern to sector 0 */ 347b95739dcSKevin Wolf memset(buf, 0x55, len); 3484a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 349b95739dcSKevin Wolf 3504a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 0, 1, prdt, 35100ea63fdSJohn Snow ARRAY_SIZE(prdt), NULL); 352b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 353b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 354b95739dcSKevin Wolf 355b95739dcSKevin Wolf /* Write 0xaa pattern to sector 1 */ 356b95739dcSKevin Wolf memset(buf, 0xaa, len); 3574a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 358b95739dcSKevin Wolf 3594a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt, 36000ea63fdSJohn Snow ARRAY_SIZE(prdt), NULL); 361b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 362b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 363b95739dcSKevin Wolf 364b95739dcSKevin Wolf /* Read and verify 0x55 pattern in sector 0 */ 365b95739dcSKevin Wolf memset(cmpbuf, 0x55, len); 366b95739dcSKevin Wolf 3674a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt), 3684a61c3abSThomas Huth NULL); 369b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 370b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 371b95739dcSKevin Wolf 3724a61c3abSThomas Huth qtest_memread(qts, guest_buf, buf, len); 373b95739dcSKevin Wolf g_assert(memcmp(buf, cmpbuf, len) == 0); 374b95739dcSKevin Wolf 375b95739dcSKevin Wolf /* Read and verify 0xaa pattern in sector 1 */ 376b95739dcSKevin Wolf memset(cmpbuf, 0xaa, len); 377b95739dcSKevin Wolf 3784a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt), 3794a61c3abSThomas Huth NULL); 380b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 381b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 382b95739dcSKevin Wolf 3834a61c3abSThomas Huth qtest_memread(qts, guest_buf, buf, len); 384b95739dcSKevin Wolf g_assert(memcmp(buf, cmpbuf, len) == 0); 385b95739dcSKevin Wolf 386f5aa4bdcSMarc-André Lureau free_pci_device(dev); 387b95739dcSKevin Wolf g_free(buf); 388b95739dcSKevin Wolf g_free(cmpbuf); 3894a61c3abSThomas Huth 3904a61c3abSThomas Huth test_bmdma_teardown(qts); 391b95739dcSKevin Wolf } 392b95739dcSKevin Wolf 39329e1d473SAnton Nefedov static void test_bmdma_trim(void) 39429e1d473SAnton Nefedov { 3954a61c3abSThomas Huth QTestState *qts; 39629e1d473SAnton Nefedov QPCIDevice *dev; 39729e1d473SAnton Nefedov QPCIBar bmdma_bar, ide_bar; 39829e1d473SAnton Nefedov uint8_t status; 39929e1d473SAnton Nefedov const uint64_t trim_range[] = { trim_range_le(0, 2), 40029e1d473SAnton Nefedov trim_range_le(6, 8), 40129e1d473SAnton Nefedov trim_range_le(10, 1), 40229e1d473SAnton Nefedov }; 40329e1d473SAnton Nefedov const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2); 40429e1d473SAnton Nefedov size_t len = 512; 40529e1d473SAnton Nefedov uint8_t *buf; 4064a61c3abSThomas Huth uintptr_t guest_buf; 4074a61c3abSThomas Huth PrdtEntry prdt[1]; 40829e1d473SAnton Nefedov 4094a61c3abSThomas Huth qts = test_bmdma_setup(); 41029e1d473SAnton Nefedov 4114a61c3abSThomas Huth guest_buf = guest_alloc(&guest_malloc, len); 4124a61c3abSThomas Huth prdt[0].addr = cpu_to_le32(guest_buf), 4134a61c3abSThomas Huth prdt[0].size = cpu_to_le32(len | PRDT_EOT), 4144a61c3abSThomas Huth 4154a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 41629e1d473SAnton Nefedov 41729e1d473SAnton Nefedov buf = g_malloc(len); 41829e1d473SAnton Nefedov 41929e1d473SAnton Nefedov /* Normal request */ 42029e1d473SAnton Nefedov *((uint64_t *)buf) = trim_range[0]; 42129e1d473SAnton Nefedov *((uint64_t *)buf + 1) = trim_range[1]; 42229e1d473SAnton Nefedov 4234a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t)); 42429e1d473SAnton Nefedov 4254a61c3abSThomas Huth status = send_dma_request(qts, CMD_DSM, 0, 1, prdt, 42629e1d473SAnton Nefedov ARRAY_SIZE(prdt), NULL); 42729e1d473SAnton Nefedov g_assert_cmphex(status, ==, BM_STS_INTR); 42829e1d473SAnton Nefedov assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 42929e1d473SAnton Nefedov 43029e1d473SAnton Nefedov /* Request contains invalid range */ 43129e1d473SAnton Nefedov *((uint64_t *)buf) = trim_range[2]; 43229e1d473SAnton Nefedov *((uint64_t *)buf + 1) = bad_range; 43329e1d473SAnton Nefedov 4344a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t)); 43529e1d473SAnton Nefedov 4364a61c3abSThomas Huth status = send_dma_request(qts, CMD_DSM, 0, 1, prdt, 43729e1d473SAnton Nefedov ARRAY_SIZE(prdt), NULL); 43829e1d473SAnton Nefedov g_assert_cmphex(status, ==, BM_STS_INTR); 43929e1d473SAnton Nefedov assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR); 44029e1d473SAnton Nefedov assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT); 44129e1d473SAnton Nefedov 44229e1d473SAnton Nefedov free_pci_device(dev); 44329e1d473SAnton Nefedov g_free(buf); 4444a61c3abSThomas Huth test_bmdma_teardown(qts); 44529e1d473SAnton Nefedov } 44629e1d473SAnton Nefedov 44759805ae9SAlexander Popov /* 44859805ae9SAlexander Popov * This test is developed according to the Programming Interface for 44959805ae9SAlexander Popov * Bus Master IDE Controller (Revision 1.0 5/16/94) 45059805ae9SAlexander Popov */ 45159805ae9SAlexander Popov static void test_bmdma_various_prdts(void) 452948eaed1SKevin Wolf { 45359805ae9SAlexander Popov int sectors = 0; 45459805ae9SAlexander Popov uint32_t size = 0; 455948eaed1SKevin Wolf 45659805ae9SAlexander Popov for (sectors = 1; sectors <= 256; sectors *= 2) { 45759805ae9SAlexander Popov QTestState *qts = NULL; 45859805ae9SAlexander Popov QPCIDevice *dev = NULL; 45959805ae9SAlexander Popov QPCIBar bmdma_bar, ide_bar; 46059805ae9SAlexander Popov 46159805ae9SAlexander Popov qts = test_bmdma_setup(); 46259805ae9SAlexander Popov dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 46359805ae9SAlexander Popov 46459805ae9SAlexander Popov for (size = 0; size < 65536; size += 256) { 46559805ae9SAlexander Popov uint32_t req_size = sectors * 512; 46659805ae9SAlexander Popov uint32_t prd_size = size & 0xfffe; /* bit 0 is always set to 0 */ 46759805ae9SAlexander Popov uint8_t ret = 0; 46859805ae9SAlexander Popov uint8_t req_status = 0; 46959805ae9SAlexander Popov uint8_t abort_req_status = 0; 470948eaed1SKevin Wolf PrdtEntry prdt[] = { 471262f27b9SKevin Wolf { 472262f27b9SKevin Wolf .addr = 0, 47359805ae9SAlexander Popov .size = cpu_to_le32(size | PRDT_EOT), 474262f27b9SKevin Wolf }, 475948eaed1SKevin Wolf }; 476948eaed1SKevin Wolf 47759805ae9SAlexander Popov /* A value of zero in PRD size indicates 64K */ 47859805ae9SAlexander Popov if (prd_size == 0) { 47959805ae9SAlexander Popov prd_size = 65536; 48059805ae9SAlexander Popov } 4814a61c3abSThomas Huth 48259805ae9SAlexander Popov /* 48359805ae9SAlexander Popov * 1. If PRDs specified a smaller size than the IDE transfer 48459805ae9SAlexander Popov * size, then the Interrupt and Active bits in the Controller 48559805ae9SAlexander Popov * status register are not set (Error Condition). 48659805ae9SAlexander Popov * 48759805ae9SAlexander Popov * 2. If the size of the physical memory regions was equal to 48859805ae9SAlexander Popov * the IDE device transfer size, the Interrupt bit in the 48959805ae9SAlexander Popov * Controller status register is set to 1, Active bit is set to 0. 49059805ae9SAlexander Popov * 49159805ae9SAlexander Popov * 3. If PRDs specified a larger size than the IDE transfer size, 49259805ae9SAlexander Popov * the Interrupt and Active bits in the Controller status register 49359805ae9SAlexander Popov * are both set to 1. 49459805ae9SAlexander Popov */ 49559805ae9SAlexander Popov if (prd_size < req_size) { 49659805ae9SAlexander Popov req_status = 0; 49759805ae9SAlexander Popov abort_req_status = 0; 49859805ae9SAlexander Popov } else if (prd_size == req_size) { 49959805ae9SAlexander Popov req_status = BM_STS_INTR; 50059805ae9SAlexander Popov abort_req_status = BM_STS_INTR; 50159805ae9SAlexander Popov } else { 50259805ae9SAlexander Popov req_status = BM_STS_ACTIVE | BM_STS_INTR; 50359805ae9SAlexander Popov abort_req_status = BM_STS_INTR; 50459805ae9SAlexander Popov } 5059c268f8aSDavid Gibson 50659805ae9SAlexander Popov /* Test the request */ 50759805ae9SAlexander Popov ret = send_dma_request(qts, CMD_READ_DMA, 0, sectors, 50800ea63fdSJohn Snow prdt, ARRAY_SIZE(prdt), NULL); 50959805ae9SAlexander Popov g_assert_cmphex(ret, ==, req_status); 510b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 511948eaed1SKevin Wolf 51259805ae9SAlexander Popov /* Now test aborting the same request */ 51359805ae9SAlexander Popov ret = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0, 51459805ae9SAlexander Popov sectors, prdt, ARRAY_SIZE(prdt), NULL); 51559805ae9SAlexander Popov g_assert_cmphex(ret, ==, abort_req_status); 516b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 51759805ae9SAlexander Popov } 51859805ae9SAlexander Popov 519f5aa4bdcSMarc-André Lureau free_pci_device(dev); 5204a61c3abSThomas Huth test_bmdma_teardown(qts); 521948eaed1SKevin Wolf } 522948eaed1SKevin Wolf } 523948eaed1SKevin Wolf 524d7b7e580SKevin Wolf static void test_bmdma_no_busmaster(void) 525d7b7e580SKevin Wolf { 5264a61c3abSThomas Huth QTestState *qts; 5279c268f8aSDavid Gibson QPCIDevice *dev; 528b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 529d7b7e580SKevin Wolf uint8_t status; 530d7b7e580SKevin Wolf 5314a61c3abSThomas Huth qts = test_bmdma_setup(); 5324a61c3abSThomas Huth 5334a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 5349c268f8aSDavid Gibson 535d7b7e580SKevin Wolf /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be 536d7b7e580SKevin Wolf * able to access it anyway because the Bus Master bit in the PCI command 537d7b7e580SKevin Wolf * register isn't set. This is complete nonsense, but it used to be pretty 538d7b7e580SKevin Wolf * good at confusing and occasionally crashing qemu. */ 539d7b7e580SKevin Wolf PrdtEntry prdt[4096] = { }; 540d7b7e580SKevin Wolf 5414a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA | CMDF_NO_BM, 0, 512, 54200ea63fdSJohn Snow prdt, ARRAY_SIZE(prdt), NULL); 543d7b7e580SKevin Wolf 544d7b7e580SKevin Wolf /* Not entirely clear what the expected result is, but this is what we get 545d7b7e580SKevin Wolf * in practice. At least we want to be aware of any changes. */ 546d7b7e580SKevin Wolf g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); 547b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 548f5aa4bdcSMarc-André Lureau free_pci_device(dev); 5494a61c3abSThomas Huth test_bmdma_teardown(qts); 550b95739dcSKevin Wolf } 551b95739dcSKevin Wolf 552262f27b9SKevin Wolf static void string_cpu_to_be16(uint16_t *s, size_t bytes) 553262f27b9SKevin Wolf { 554262f27b9SKevin Wolf g_assert((bytes & 1) == 0); 555262f27b9SKevin Wolf bytes /= 2; 556262f27b9SKevin Wolf 557262f27b9SKevin Wolf while (bytes--) { 558262f27b9SKevin Wolf *s = cpu_to_be16(*s); 559262f27b9SKevin Wolf s++; 560262f27b9SKevin Wolf } 561262f27b9SKevin Wolf } 562262f27b9SKevin Wolf 563acbe4801SKevin Wolf static void test_identify(void) 564acbe4801SKevin Wolf { 5654a61c3abSThomas Huth QTestState *qts; 5669c268f8aSDavid Gibson QPCIDevice *dev; 567b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 568acbe4801SKevin Wolf uint8_t data; 569acbe4801SKevin Wolf uint16_t buf[256]; 570acbe4801SKevin Wolf int i; 571acbe4801SKevin Wolf int ret; 572acbe4801SKevin Wolf 5734a61c3abSThomas Huth qts = ide_test_start( 574572023f7SKevin Wolf "-drive file=%s,if=ide,cache=writeback,format=raw " 575572023f7SKevin Wolf "-global ide-hd.serial=%s -global ide-hd.ver=%s", 576ecfcf713SLev Kujawski tmp_path[0], "testdisk", "version"); 577acbe4801SKevin Wolf 5784a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 5799c268f8aSDavid Gibson 580acbe4801SKevin Wolf /* IDENTIFY command on device 0*/ 581b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 582b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY); 583acbe4801SKevin Wolf 584acbe4801SKevin Wolf /* Read in the IDENTIFY buffer and check registers */ 585b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 586c27d5656SKevin Wolf g_assert_cmpint(data & DEV, ==, 0); 587acbe4801SKevin Wolf 588acbe4801SKevin Wolf for (i = 0; i < 256; i++) { 589b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 590acbe4801SKevin Wolf assert_bit_set(data, DRDY | DRQ); 591acbe4801SKevin Wolf assert_bit_clear(data, BSY | DF | ERR); 592acbe4801SKevin Wolf 593b4ba67d9SDavid Gibson buf[i] = qpci_io_readw(dev, ide_bar, reg_data); 594acbe4801SKevin Wolf } 595acbe4801SKevin Wolf 596b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 597acbe4801SKevin Wolf assert_bit_set(data, DRDY); 598acbe4801SKevin Wolf assert_bit_clear(data, BSY | DF | ERR | DRQ); 599acbe4801SKevin Wolf 600acbe4801SKevin Wolf /* Check serial number/version in the buffer */ 601262f27b9SKevin Wolf string_cpu_to_be16(&buf[10], 20); 602262f27b9SKevin Wolf ret = memcmp(&buf[10], "testdisk ", 20); 603acbe4801SKevin Wolf g_assert(ret == 0); 604acbe4801SKevin Wolf 605262f27b9SKevin Wolf string_cpu_to_be16(&buf[23], 8); 606262f27b9SKevin Wolf ret = memcmp(&buf[23], "version ", 8); 607acbe4801SKevin Wolf g_assert(ret == 0); 608acbe4801SKevin Wolf 609acbe4801SKevin Wolf /* Write cache enabled bit */ 610acbe4801SKevin Wolf assert_bit_set(buf[85], 0x20); 611acbe4801SKevin Wolf 6124a61c3abSThomas Huth ide_test_quit(qts); 613f5aa4bdcSMarc-André Lureau free_pci_device(dev); 614acbe4801SKevin Wolf } 615acbe4801SKevin Wolf 6162cc38a02SLev Kujawski static void test_diagnostic(void) 6172cc38a02SLev Kujawski { 6182cc38a02SLev Kujawski QTestState *qts; 6192cc38a02SLev Kujawski QPCIDevice *dev; 6202cc38a02SLev Kujawski QPCIBar bmdma_bar, ide_bar; 6212cc38a02SLev Kujawski uint8_t data; 6222cc38a02SLev Kujawski 6232cc38a02SLev Kujawski qts = ide_test_start( 6242cc38a02SLev Kujawski "-blockdev driver=file,node-name=hda,filename=%s " 6252cc38a02SLev Kujawski "-blockdev driver=file,node-name=hdb,filename=%s " 6262cc38a02SLev Kujawski "-device ide-hd,drive=hda,bus=ide.0,unit=0 " 6272cc38a02SLev Kujawski "-device ide-hd,drive=hdb,bus=ide.0,unit=1 ", 6282cc38a02SLev Kujawski tmp_path[0], tmp_path[1]); 6292cc38a02SLev Kujawski 6302cc38a02SLev Kujawski dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 6312cc38a02SLev Kujawski 6322cc38a02SLev Kujawski /* DIAGNOSE command on device 1 */ 6332cc38a02SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_device, DEV); 6342cc38a02SLev Kujawski data = qpci_io_readb(dev, ide_bar, reg_device); 6352cc38a02SLev Kujawski g_assert_cmphex(data & DEV, ==, DEV); 6362cc38a02SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_command, CMD_DIAGNOSE); 6372cc38a02SLev Kujawski 6382cc38a02SLev Kujawski /* Verify that DEVICE is now 0 */ 6392cc38a02SLev Kujawski data = qpci_io_readb(dev, ide_bar, reg_device); 6402cc38a02SLev Kujawski g_assert_cmphex(data & DEV, ==, 0); 6412cc38a02SLev Kujawski 6422cc38a02SLev Kujawski ide_test_quit(qts); 6432cc38a02SLev Kujawski free_pci_device(dev); 6442cc38a02SLev Kujawski } 6452cc38a02SLev Kujawski 6462dd7e10dSEvgeny Yakovlev /* 6472dd7e10dSEvgeny Yakovlev * Write sector 1 with random data to make IDE storage dirty 6482dd7e10dSEvgeny Yakovlev * Needed for flush tests so that flushes actually go though the block layer 6492dd7e10dSEvgeny Yakovlev */ 6504a61c3abSThomas Huth static void make_dirty(QTestState *qts, uint8_t device) 6512dd7e10dSEvgeny Yakovlev { 6529c268f8aSDavid Gibson QPCIDevice *dev; 653b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 6542dd7e10dSEvgeny Yakovlev uint8_t status; 6552dd7e10dSEvgeny Yakovlev size_t len = 512; 6562dd7e10dSEvgeny Yakovlev uintptr_t guest_buf; 6572dd7e10dSEvgeny Yakovlev void* buf; 6582dd7e10dSEvgeny Yakovlev 6594a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 6609c268f8aSDavid Gibson 661eb5937baSPaolo Bonzini guest_buf = guest_alloc(&guest_malloc, len); 6622dd7e10dSEvgeny Yakovlev buf = g_malloc(len); 6636048018eSJohn Snow memset(buf, rand() % 255 + 1, len); 6642dd7e10dSEvgeny Yakovlev g_assert(guest_buf); 6652dd7e10dSEvgeny Yakovlev g_assert(buf); 6662dd7e10dSEvgeny Yakovlev 6674a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 6682dd7e10dSEvgeny Yakovlev 6692dd7e10dSEvgeny Yakovlev PrdtEntry prdt[] = { 6702dd7e10dSEvgeny Yakovlev { 6712dd7e10dSEvgeny Yakovlev .addr = cpu_to_le32(guest_buf), 6722dd7e10dSEvgeny Yakovlev .size = cpu_to_le32(len | PRDT_EOT), 6732dd7e10dSEvgeny Yakovlev }, 6742dd7e10dSEvgeny Yakovlev }; 6752dd7e10dSEvgeny Yakovlev 6764a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt, 6772dd7e10dSEvgeny Yakovlev ARRAY_SIZE(prdt), NULL); 6782dd7e10dSEvgeny Yakovlev g_assert_cmphex(status, ==, BM_STS_INTR); 679b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 6802dd7e10dSEvgeny Yakovlev 6812dd7e10dSEvgeny Yakovlev g_free(buf); 682f5aa4bdcSMarc-André Lureau free_pci_device(dev); 6832dd7e10dSEvgeny Yakovlev } 6842dd7e10dSEvgeny Yakovlev 685bd07684aSKevin Wolf static void test_flush(void) 686bd07684aSKevin Wolf { 6874a61c3abSThomas Huth QTestState *qts; 6889c268f8aSDavid Gibson QPCIDevice *dev; 689b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 690bd07684aSKevin Wolf uint8_t data; 691bd07684aSKevin Wolf 6924a61c3abSThomas Huth qts = ide_test_start( 693b8e665e4SKevin Wolf "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw", 694ecfcf713SLev Kujawski tmp_path[0]); 695bd07684aSKevin Wolf 6964a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 6979c268f8aSDavid Gibson 6984a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 6992dd7e10dSEvgeny Yakovlev 7002dd7e10dSEvgeny Yakovlev /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ 7014a61c3abSThomas Huth make_dirty(qts, 0); 7022dd7e10dSEvgeny Yakovlev 703bd07684aSKevin Wolf /* Delay the completion of the flush request until we explicitly do it */ 7044a61c3abSThomas Huth g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"break flush_to_os A\"")); 705bd07684aSKevin Wolf 706bd07684aSKevin Wolf /* FLUSH CACHE command on device 0*/ 707b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 708b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 709bd07684aSKevin Wolf 710bd07684aSKevin Wolf /* Check status while request is in flight*/ 711b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 712bd07684aSKevin Wolf assert_bit_set(data, BSY | DRDY); 713bd07684aSKevin Wolf assert_bit_clear(data, DF | ERR | DRQ); 714bd07684aSKevin Wolf 715bd07684aSKevin Wolf /* Complete the command */ 7164a61c3abSThomas Huth g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"resume A\"")); 717bd07684aSKevin Wolf 718bd07684aSKevin Wolf /* Check registers */ 719b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 720bd07684aSKevin Wolf g_assert_cmpint(data & DEV, ==, 0); 721bd07684aSKevin Wolf 72222bfa16eSMichael Roth do { 723b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 72422bfa16eSMichael Roth } while (data & BSY); 72522bfa16eSMichael Roth 726bd07684aSKevin Wolf assert_bit_set(data, DRDY); 727bd07684aSKevin Wolf assert_bit_clear(data, BSY | DF | ERR | DRQ); 728bd07684aSKevin Wolf 7294a61c3abSThomas Huth ide_test_quit(qts); 730f5aa4bdcSMarc-André Lureau free_pci_device(dev); 731bd07684aSKevin Wolf } 732bd07684aSKevin Wolf 733546f292dSThomas Huth static void test_pci_retry_flush(void) 73414a92e5fSPaolo Bonzini { 7354a61c3abSThomas Huth QTestState *qts; 7369c268f8aSDavid Gibson QPCIDevice *dev; 737b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 73814a92e5fSPaolo Bonzini uint8_t data; 73914a92e5fSPaolo Bonzini 74014a92e5fSPaolo Bonzini prepare_blkdebug_script(debug_path, "flush_to_disk"); 74114a92e5fSPaolo Bonzini 7424a61c3abSThomas Huth qts = ide_test_start( 743b8e665e4SKevin Wolf "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw," 744b8e665e4SKevin Wolf "rerror=stop,werror=stop", 745ecfcf713SLev Kujawski debug_path, tmp_path[0]); 74614a92e5fSPaolo Bonzini 7474a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 7489c268f8aSDavid Gibson 7494a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 7502dd7e10dSEvgeny Yakovlev 7512dd7e10dSEvgeny Yakovlev /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ 7524a61c3abSThomas Huth make_dirty(qts, 0); 7532dd7e10dSEvgeny Yakovlev 75414a92e5fSPaolo Bonzini /* FLUSH CACHE command on device 0*/ 755b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 756b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 75714a92e5fSPaolo Bonzini 75814a92e5fSPaolo Bonzini /* Check status while request is in flight*/ 759b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 76014a92e5fSPaolo Bonzini assert_bit_set(data, BSY | DRDY); 76114a92e5fSPaolo Bonzini assert_bit_clear(data, DF | ERR | DRQ); 76214a92e5fSPaolo Bonzini 7634a61c3abSThomas Huth qtest_qmp_eventwait(qts, "STOP"); 76414a92e5fSPaolo Bonzini 76514a92e5fSPaolo Bonzini /* Complete the command */ 766*855436dbSDaniel P. Berrangé qtest_qmp_assert_success(qts, "{'execute':'cont' }"); 76714a92e5fSPaolo Bonzini 76814a92e5fSPaolo Bonzini /* Check registers */ 769b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 77014a92e5fSPaolo Bonzini g_assert_cmpint(data & DEV, ==, 0); 77114a92e5fSPaolo Bonzini 77214a92e5fSPaolo Bonzini do { 773b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 77414a92e5fSPaolo Bonzini } while (data & BSY); 77514a92e5fSPaolo Bonzini 77614a92e5fSPaolo Bonzini assert_bit_set(data, DRDY); 77714a92e5fSPaolo Bonzini assert_bit_clear(data, BSY | DF | ERR | DRQ); 77814a92e5fSPaolo Bonzini 7794a61c3abSThomas Huth ide_test_quit(qts); 780f5aa4bdcSMarc-André Lureau free_pci_device(dev); 78114a92e5fSPaolo Bonzini } 78214a92e5fSPaolo Bonzini 783f7f3ff1dSKevin Wolf static void test_flush_nodev(void) 784f7f3ff1dSKevin Wolf { 7854a61c3abSThomas Huth QTestState *qts; 7869c268f8aSDavid Gibson QPCIDevice *dev; 787b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 7889c268f8aSDavid Gibson 7890472b2e5SDaniel P. Berrangé qts = ide_test_start("%s", ""); 790f7f3ff1dSKevin Wolf 7914a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 7929c268f8aSDavid Gibson 793f7f3ff1dSKevin Wolf /* FLUSH CACHE command on device 0*/ 794b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 795b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 796f7f3ff1dSKevin Wolf 797f7f3ff1dSKevin Wolf /* Just testing that qemu doesn't crash... */ 798f7f3ff1dSKevin Wolf 799f5aa4bdcSMarc-André Lureau free_pci_device(dev); 8004a61c3abSThomas Huth ide_test_quit(qts); 801f7f3ff1dSKevin Wolf } 802f7f3ff1dSKevin Wolf 803ce317e8dSKevin Wolf static void test_flush_empty_drive(void) 804ce317e8dSKevin Wolf { 8054a61c3abSThomas Huth QTestState *qts; 806ce317e8dSKevin Wolf QPCIDevice *dev; 807ce317e8dSKevin Wolf QPCIBar bmdma_bar, ide_bar; 808ce317e8dSKevin Wolf 8094a61c3abSThomas Huth qts = ide_test_start("-device ide-cd,bus=ide.0"); 8104a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 811ce317e8dSKevin Wolf 812ce317e8dSKevin Wolf /* FLUSH CACHE command on device 0 */ 813ce317e8dSKevin Wolf qpci_io_writeb(dev, ide_bar, reg_device, 0); 814ce317e8dSKevin Wolf qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 815ce317e8dSKevin Wolf 816ce317e8dSKevin Wolf /* Just testing that qemu doesn't crash... */ 817ce317e8dSKevin Wolf 818ce317e8dSKevin Wolf free_pci_device(dev); 8194a61c3abSThomas Huth ide_test_quit(qts); 820ce317e8dSKevin Wolf } 821ce317e8dSKevin Wolf 822f7ba8d7fSJohn Snow typedef struct Read10CDB { 823f7ba8d7fSJohn Snow uint8_t opcode; 824f7ba8d7fSJohn Snow uint8_t flags; 825f7ba8d7fSJohn Snow uint32_t lba; 826f7ba8d7fSJohn Snow uint8_t reserved; 827f7ba8d7fSJohn Snow uint16_t nblocks; 828f7ba8d7fSJohn Snow uint8_t control; 829f7ba8d7fSJohn Snow uint16_t padding; 830f7ba8d7fSJohn Snow } __attribute__((__packed__)) Read10CDB; 831f7ba8d7fSJohn Snow 832b4ba67d9SDavid Gibson static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar, 8339c268f8aSDavid Gibson uint64_t lba, int nblocks) 834f7ba8d7fSJohn Snow { 835f7ba8d7fSJohn Snow Read10CDB pkt = { .padding = 0 }; 836f7ba8d7fSJohn Snow int i; 837f7ba8d7fSJohn Snow 83800ea63fdSJohn Snow g_assert_cmpint(lba, <=, UINT32_MAX); 83900ea63fdSJohn Snow g_assert_cmpint(nblocks, <=, UINT16_MAX); 84000ea63fdSJohn Snow g_assert_cmpint(nblocks, >=, 0); 84100ea63fdSJohn Snow 842f7ba8d7fSJohn Snow /* Construct SCSI CDB packet */ 843f7ba8d7fSJohn Snow pkt.opcode = 0x28; 844f7ba8d7fSJohn Snow pkt.lba = cpu_to_be32(lba); 845f7ba8d7fSJohn Snow pkt.nblocks = cpu_to_be16(nblocks); 846f7ba8d7fSJohn Snow 847f7ba8d7fSJohn Snow /* Send Packet */ 848f7ba8d7fSJohn Snow for (i = 0; i < sizeof(Read10CDB)/2; i++) { 849b4ba67d9SDavid Gibson qpci_io_writew(dev, ide_bar, reg_data, 8509c268f8aSDavid Gibson le16_to_cpu(((uint16_t *)&pkt)[i])); 851f7ba8d7fSJohn Snow } 852f7ba8d7fSJohn Snow } 853f7ba8d7fSJohn Snow 8544a61c3abSThomas Huth static void nsleep(QTestState *qts, int64_t nsecs) 855f7ba8d7fSJohn Snow { 856f7ba8d7fSJohn Snow const struct timespec val = { .tv_nsec = nsecs }; 857f7ba8d7fSJohn Snow nanosleep(&val, NULL); 8584a61c3abSThomas Huth qtest_clock_set(qts, nsecs); 859f7ba8d7fSJohn Snow } 860f7ba8d7fSJohn Snow 8614a61c3abSThomas Huth static uint8_t ide_wait_clear(QTestState *qts, uint8_t flag) 862f7ba8d7fSJohn Snow { 8639c268f8aSDavid Gibson QPCIDevice *dev; 864b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 865f7ba8d7fSJohn Snow uint8_t data; 8669c73517cSJohn Snow time_t st; 867f7ba8d7fSJohn Snow 8684a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 8699c268f8aSDavid Gibson 870f7ba8d7fSJohn Snow /* Wait with a 5 second timeout */ 8719c73517cSJohn Snow time(&st); 8729c73517cSJohn Snow while (true) { 873b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 874f7ba8d7fSJohn Snow if (!(data & flag)) { 875f5aa4bdcSMarc-André Lureau free_pci_device(dev); 876f7ba8d7fSJohn Snow return data; 877f7ba8d7fSJohn Snow } 8789c73517cSJohn Snow if (difftime(time(NULL), st) > 5.0) { 8799c73517cSJohn Snow break; 8809c73517cSJohn Snow } 8814a61c3abSThomas Huth nsleep(qts, 400); 882f7ba8d7fSJohn Snow } 883f7ba8d7fSJohn Snow g_assert_not_reached(); 884f7ba8d7fSJohn Snow } 885f7ba8d7fSJohn Snow 8864a61c3abSThomas Huth static void ide_wait_intr(QTestState *qts, int irq) 887f7ba8d7fSJohn Snow { 8889c73517cSJohn Snow time_t st; 889f7ba8d7fSJohn Snow bool intr; 890f7ba8d7fSJohn Snow 8919c73517cSJohn Snow time(&st); 8929c73517cSJohn Snow while (true) { 8934a61c3abSThomas Huth intr = qtest_get_irq(qts, irq); 894f7ba8d7fSJohn Snow if (intr) { 895f7ba8d7fSJohn Snow return; 896f7ba8d7fSJohn Snow } 8979c73517cSJohn Snow if (difftime(time(NULL), st) > 5.0) { 8989c73517cSJohn Snow break; 8999c73517cSJohn Snow } 9004a61c3abSThomas Huth nsleep(qts, 400); 901f7ba8d7fSJohn Snow } 902f7ba8d7fSJohn Snow 903f7ba8d7fSJohn Snow g_assert_not_reached(); 904f7ba8d7fSJohn Snow } 905f7ba8d7fSJohn Snow 906f7ba8d7fSJohn Snow static void cdrom_pio_impl(int nblocks) 907f7ba8d7fSJohn Snow { 9084a61c3abSThomas Huth QTestState *qts; 9099c268f8aSDavid Gibson QPCIDevice *dev; 910b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 911f7ba8d7fSJohn Snow FILE *fh; 912f7ba8d7fSJohn Snow int patt_blocks = MAX(16, nblocks); 913f7ba8d7fSJohn Snow size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks; 914f7ba8d7fSJohn Snow char *pattern = g_malloc(patt_len); 915f7ba8d7fSJohn Snow size_t rxsize = ATAPI_BLOCK_SIZE * nblocks; 916f7ba8d7fSJohn Snow uint16_t *rx = g_malloc0(rxsize); 917f7ba8d7fSJohn Snow int i, j; 918f7ba8d7fSJohn Snow uint8_t data; 919f7ba8d7fSJohn Snow uint16_t limit; 920543f8f13SJohn Snow size_t ret; 921f7ba8d7fSJohn Snow 922f7ba8d7fSJohn Snow /* Prepopulate the CDROM with an interesting pattern */ 923f7ba8d7fSJohn Snow generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE); 924ecfcf713SLev Kujawski fh = fopen(tmp_path[0], "wb+"); 925543f8f13SJohn Snow ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh); 926543f8f13SJohn Snow g_assert_cmpint(ret, ==, patt_blocks); 927f7ba8d7fSJohn Snow fclose(fh); 928f7ba8d7fSJohn Snow 9294a61c3abSThomas Huth qts = ide_test_start( 9304a61c3abSThomas Huth "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " 931ecfcf713SLev Kujawski "-device ide-cd,drive=sr0,bus=ide.0", tmp_path[0]); 9324a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 9334a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 934f7ba8d7fSJohn Snow 935f7ba8d7fSJohn Snow /* PACKET command on device 0 */ 936b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 937b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF); 938b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF)); 939b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET); 940f348daf3SPeter Lieven /* HP0: Check_Status_A State */ 9414a61c3abSThomas Huth nsleep(qts, 400); 9424a61c3abSThomas Huth data = ide_wait_clear(qts, BSY); 943f348daf3SPeter Lieven /* HP1: Send_Packet State */ 944f7ba8d7fSJohn Snow assert_bit_set(data, DRQ | DRDY); 945f7ba8d7fSJohn Snow assert_bit_clear(data, ERR | DF | BSY); 946f7ba8d7fSJohn Snow 947f7ba8d7fSJohn Snow /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */ 948b4ba67d9SDavid Gibson send_scsi_cdb_read10(dev, ide_bar, 0, nblocks); 949f7ba8d7fSJohn Snow 950f7ba8d7fSJohn Snow /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes. 951f7ba8d7fSJohn Snow * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes. 952f7ba8d7fSJohn Snow * We allow an odd limit only when the remaining transfer size is 953f7ba8d7fSJohn Snow * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only 954f7ba8d7fSJohn Snow * request n blocks, so our request size is always even. 955f7ba8d7fSJohn Snow * For this reason, we assume there is never a hanging byte to fetch. */ 956f7ba8d7fSJohn Snow g_assert(!(rxsize & 1)); 957f7ba8d7fSJohn Snow limit = BYTE_COUNT_LIMIT & ~1; 958f7ba8d7fSJohn Snow for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) { 959f7ba8d7fSJohn Snow size_t offset = i * (limit / 2); 960f7ba8d7fSJohn Snow size_t rem = (rxsize / 2) - offset; 961a421f3c3SJohn Snow 962a421f3c3SJohn Snow /* HP3: INTRQ_Wait */ 9634a61c3abSThomas Huth ide_wait_intr(qts, IDE_PRIMARY_IRQ); 964a421f3c3SJohn Snow 965a421f3c3SJohn Snow /* HP2: Check_Status_B (and clear IRQ) */ 9664a61c3abSThomas Huth data = ide_wait_clear(qts, BSY); 967f348daf3SPeter Lieven assert_bit_set(data, DRQ | DRDY); 968f348daf3SPeter Lieven assert_bit_clear(data, ERR | DF | BSY); 969a421f3c3SJohn Snow 970f348daf3SPeter Lieven /* HP4: Transfer_Data */ 971f7ba8d7fSJohn Snow for (j = 0; j < MIN((limit / 2), rem); j++) { 972b4ba67d9SDavid Gibson rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar, 973b4ba67d9SDavid Gibson reg_data)); 974f7ba8d7fSJohn Snow } 975f7ba8d7fSJohn Snow } 976a421f3c3SJohn Snow 977a421f3c3SJohn Snow /* Check for final completion IRQ */ 9784a61c3abSThomas Huth ide_wait_intr(qts, IDE_PRIMARY_IRQ); 979a421f3c3SJohn Snow 980a421f3c3SJohn Snow /* Sanity check final state */ 9814a61c3abSThomas Huth data = ide_wait_clear(qts, DRQ); 982f7ba8d7fSJohn Snow assert_bit_set(data, DRDY); 983f7ba8d7fSJohn Snow assert_bit_clear(data, DRQ | ERR | DF | BSY); 984f7ba8d7fSJohn Snow 985f7ba8d7fSJohn Snow g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0); 986f7ba8d7fSJohn Snow g_free(pattern); 987f7ba8d7fSJohn Snow g_free(rx); 9884a61c3abSThomas Huth test_bmdma_teardown(qts); 989f5aa4bdcSMarc-André Lureau free_pci_device(dev); 990f7ba8d7fSJohn Snow } 991f7ba8d7fSJohn Snow 992f7ba8d7fSJohn Snow static void test_cdrom_pio(void) 993f7ba8d7fSJohn Snow { 994f7ba8d7fSJohn Snow cdrom_pio_impl(1); 995f7ba8d7fSJohn Snow } 996f7ba8d7fSJohn Snow 997f7ba8d7fSJohn Snow static void test_cdrom_pio_large(void) 998f7ba8d7fSJohn Snow { 999f7ba8d7fSJohn Snow /* Test a few loops of the PIO DRQ mechanism. */ 1000f7ba8d7fSJohn Snow cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE); 1001f7ba8d7fSJohn Snow } 1002f7ba8d7fSJohn Snow 100300ea63fdSJohn Snow 100400ea63fdSJohn Snow static void test_cdrom_dma(void) 100500ea63fdSJohn Snow { 10064a61c3abSThomas Huth QTestState *qts; 100700ea63fdSJohn Snow static const size_t len = ATAPI_BLOCK_SIZE; 1008543f8f13SJohn Snow size_t ret; 100900ea63fdSJohn Snow char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16); 101000ea63fdSJohn Snow char *rx = g_malloc0(len); 101100ea63fdSJohn Snow uintptr_t guest_buf; 101200ea63fdSJohn Snow PrdtEntry prdt[1]; 101300ea63fdSJohn Snow FILE *fh; 101400ea63fdSJohn Snow 10154a61c3abSThomas Huth qts = ide_test_start( 10164a61c3abSThomas Huth "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " 1017ecfcf713SLev Kujawski "-device ide-cd,drive=sr0,bus=ide.0", tmp_path[0]); 10184a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 101900ea63fdSJohn Snow 1020eb5937baSPaolo Bonzini guest_buf = guest_alloc(&guest_malloc, len); 102100ea63fdSJohn Snow prdt[0].addr = cpu_to_le32(guest_buf); 102200ea63fdSJohn Snow prdt[0].size = cpu_to_le32(len | PRDT_EOT); 102300ea63fdSJohn Snow 102400ea63fdSJohn Snow generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE); 1025ecfcf713SLev Kujawski fh = fopen(tmp_path[0], "wb+"); 1026543f8f13SJohn Snow ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh); 1027543f8f13SJohn Snow g_assert_cmpint(ret, ==, 16); 102800ea63fdSJohn Snow fclose(fh); 102900ea63fdSJohn Snow 10304a61c3abSThomas Huth send_dma_request(qts, CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10); 103100ea63fdSJohn Snow 103200ea63fdSJohn Snow /* Read back data from guest memory into local qtest memory */ 10334a61c3abSThomas Huth qtest_memread(qts, guest_buf, rx, len); 103400ea63fdSJohn Snow g_assert_cmpint(memcmp(pattern, rx, len), ==, 0); 103500ea63fdSJohn Snow 103600ea63fdSJohn Snow g_free(pattern); 103700ea63fdSJohn Snow g_free(rx); 10384a61c3abSThomas Huth test_bmdma_teardown(qts); 103900ea63fdSJohn Snow } 104000ea63fdSJohn Snow 1041acbe4801SKevin Wolf int main(int argc, char **argv) 1042acbe4801SKevin Wolf { 1043be181f87SBin Meng const char *base; 1044ecfcf713SLev Kujawski int i; 1045acbe4801SKevin Wolf int fd; 1046acbe4801SKevin Wolf int ret; 1047acbe4801SKevin Wolf 1048be181f87SBin Meng /* 1049be181f87SBin Meng * "base" stores the starting point where we create temporary files. 1050be181f87SBin Meng * 1051be181f87SBin Meng * On Windows, this is set to the relative path of current working 1052be181f87SBin Meng * directory, because the absolute path causes the blkdebug filename 1053be181f87SBin Meng * parser fail to parse "blkdebug:path/to/config:path/to/image". 1054be181f87SBin Meng */ 1055be181f87SBin Meng #ifndef _WIN32 1056be181f87SBin Meng base = g_get_tmp_dir(); 1057be181f87SBin Meng #else 1058be181f87SBin Meng base = "."; 1059be181f87SBin Meng #endif 1060be181f87SBin Meng 106114a92e5fSPaolo Bonzini /* Create temporary blkdebug instructions */ 1062be181f87SBin Meng debug_path = g_strdup_printf("%s/qtest-blkdebug.XXXXXX", base); 1063be181f87SBin Meng fd = g_mkstemp(debug_path); 106414a92e5fSPaolo Bonzini g_assert(fd >= 0); 106514a92e5fSPaolo Bonzini close(fd); 106614a92e5fSPaolo Bonzini 1067acbe4801SKevin Wolf /* Create a temporary raw image */ 1068ecfcf713SLev Kujawski for (i = 0; i < 2; ++i) { 1069ecfcf713SLev Kujawski tmp_path[i] = g_strdup_printf("%s/qtest.XXXXXX", base); 1070ecfcf713SLev Kujawski fd = g_mkstemp(tmp_path[i]); 1071acbe4801SKevin Wolf g_assert(fd >= 0); 1072acbe4801SKevin Wolf ret = ftruncate(fd, TEST_IMAGE_SIZE); 1073acbe4801SKevin Wolf g_assert(ret == 0); 1074acbe4801SKevin Wolf close(fd); 1075ecfcf713SLev Kujawski } 1076acbe4801SKevin Wolf 1077acbe4801SKevin Wolf /* Run the tests */ 1078acbe4801SKevin Wolf g_test_init(&argc, &argv, NULL); 1079acbe4801SKevin Wolf 1080acbe4801SKevin Wolf qtest_add_func("/ide/identify", test_identify); 1081acbe4801SKevin Wolf 10822cc38a02SLev Kujawski qtest_add_func("/ide/diagnostic", test_diagnostic); 10832cc38a02SLev Kujawski 1084b95739dcSKevin Wolf qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw); 108529e1d473SAnton Nefedov qtest_add_func("/ide/bmdma/trim", test_bmdma_trim); 108659805ae9SAlexander Popov qtest_add_func("/ide/bmdma/various_prdts", test_bmdma_various_prdts); 1087d7b7e580SKevin Wolf qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster); 1088b95739dcSKevin Wolf 1089bd07684aSKevin Wolf qtest_add_func("/ide/flush", test_flush); 1090baca2b9eSJohn Snow qtest_add_func("/ide/flush/nodev", test_flush_nodev); 1091ce317e8dSKevin Wolf qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive); 1092baca2b9eSJohn Snow qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush); 109314a92e5fSPaolo Bonzini 1094f7ba8d7fSJohn Snow qtest_add_func("/ide/cdrom/pio", test_cdrom_pio); 1095f7ba8d7fSJohn Snow qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large); 109600ea63fdSJohn Snow qtest_add_func("/ide/cdrom/dma", test_cdrom_dma); 1097f7ba8d7fSJohn Snow 1098acbe4801SKevin Wolf ret = g_test_run(); 1099acbe4801SKevin Wolf 1100acbe4801SKevin Wolf /* Cleanup */ 1101ecfcf713SLev Kujawski for (i = 0; i < 2; ++i) { 1102ecfcf713SLev Kujawski unlink(tmp_path[i]); 1103ecfcf713SLev Kujawski g_free(tmp_path[i]); 1104ecfcf713SLev Kujawski } 110514a92e5fSPaolo Bonzini unlink(debug_path); 1106354aeeabSBin Meng g_free(debug_path); 1107acbe4801SKevin Wolf 1108acbe4801SKevin Wolf return ret; 1109acbe4801SKevin Wolf } 1110