1acbe4801SKevin Wolf /* 2acbe4801SKevin Wolf * IDE test cases 3acbe4801SKevin Wolf * 4acbe4801SKevin Wolf * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com> 5acbe4801SKevin Wolf * 6acbe4801SKevin Wolf * Permission is hereby granted, free of charge, to any person obtaining a copy 7acbe4801SKevin Wolf * of this software and associated documentation files (the "Software"), to deal 8acbe4801SKevin Wolf * in the Software without restriction, including without limitation the rights 9acbe4801SKevin Wolf * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10acbe4801SKevin Wolf * copies of the Software, and to permit persons to whom the Software is 11acbe4801SKevin Wolf * furnished to do so, subject to the following conditions: 12acbe4801SKevin Wolf * 13acbe4801SKevin Wolf * The above copyright notice and this permission notice shall be included in 14acbe4801SKevin Wolf * all copies or substantial portions of the Software. 15acbe4801SKevin Wolf * 16acbe4801SKevin Wolf * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17acbe4801SKevin Wolf * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18acbe4801SKevin Wolf * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19acbe4801SKevin Wolf * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20acbe4801SKevin Wolf * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21acbe4801SKevin Wolf * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22acbe4801SKevin Wolf * THE SOFTWARE. 23acbe4801SKevin Wolf */ 24acbe4801SKevin Wolf 2553239262SPeter Maydell #include "qemu/osdep.h" 26acbe4801SKevin Wolf 27acbe4801SKevin Wolf 28907b5105SMarc-André Lureau #include "libqtest.h" 2972c85e94SJohn Snow #include "libqos/libqos.h" 30b95739dcSKevin Wolf #include "libqos/pci-pc.h" 31b95739dcSKevin Wolf #include "libqos/malloc-pc.h" 32055a1efcSMarkus Armbruster #include "qapi/qmp/qdict.h" 3358369e22SPaolo Bonzini #include "qemu/bswap.h" 34b95739dcSKevin Wolf #include "hw/pci/pci_ids.h" 35b95739dcSKevin Wolf #include "hw/pci/pci_regs.h" 36acbe4801SKevin Wolf 37*622f8eb1SLev Kujawski /* Specified by ATA (physical) CHS geometry for ~64 MiB device. */ 38*622f8eb1SLev Kujawski #define TEST_IMAGE_SIZE ((130 * 16 * 63) * 512) 39acbe4801SKevin Wolf 40acbe4801SKevin Wolf #define IDE_PCI_DEV 1 41acbe4801SKevin Wolf #define IDE_PCI_FUNC 1 42acbe4801SKevin Wolf 43acbe4801SKevin Wolf #define IDE_BASE 0x1f0 44acbe4801SKevin Wolf #define IDE_PRIMARY_IRQ 14 45acbe4801SKevin Wolf 46f7ba8d7fSJohn Snow #define ATAPI_BLOCK_SIZE 2048 47f7ba8d7fSJohn Snow 48f7ba8d7fSJohn Snow /* How many bytes to receive via ATAPI PIO at one time. 49f7ba8d7fSJohn Snow * Must be less than 0xFFFF. */ 50f7ba8d7fSJohn Snow #define BYTE_COUNT_LIMIT 5120 51f7ba8d7fSJohn Snow 52acbe4801SKevin Wolf enum { 53acbe4801SKevin Wolf reg_data = 0x0, 5400ea63fdSJohn Snow reg_feature = 0x1, 5529e1d473SAnton Nefedov reg_error = 0x1, 56acbe4801SKevin Wolf reg_nsectors = 0x2, 57acbe4801SKevin Wolf reg_lba_low = 0x3, 58acbe4801SKevin Wolf reg_lba_middle = 0x4, 59acbe4801SKevin Wolf reg_lba_high = 0x5, 60acbe4801SKevin Wolf reg_device = 0x6, 61acbe4801SKevin Wolf reg_status = 0x7, 62acbe4801SKevin Wolf reg_command = 0x7, 63acbe4801SKevin Wolf }; 64acbe4801SKevin Wolf 65acbe4801SKevin Wolf enum { 66acbe4801SKevin Wolf BSY = 0x80, 67acbe4801SKevin Wolf DRDY = 0x40, 68acbe4801SKevin Wolf DF = 0x20, 69acbe4801SKevin Wolf DRQ = 0x08, 70acbe4801SKevin Wolf ERR = 0x01, 71acbe4801SKevin Wolf }; 72acbe4801SKevin Wolf 7329e1d473SAnton Nefedov /* Error field */ 7429e1d473SAnton Nefedov enum { 7529e1d473SAnton Nefedov ABRT = 0x04, 7629e1d473SAnton Nefedov }; 7729e1d473SAnton Nefedov 78acbe4801SKevin Wolf enum { 79c27d5656SKevin Wolf DEV = 0x10, 80b95739dcSKevin Wolf LBA = 0x40, 81b95739dcSKevin Wolf }; 82b95739dcSKevin Wolf 83b95739dcSKevin Wolf enum { 84b95739dcSKevin Wolf bmreg_cmd = 0x0, 85b95739dcSKevin Wolf bmreg_status = 0x2, 86b95739dcSKevin Wolf bmreg_prdt = 0x4, 87b95739dcSKevin Wolf }; 88b95739dcSKevin Wolf 89b95739dcSKevin Wolf enum { 9029e1d473SAnton Nefedov CMD_DSM = 0x06, 912cc38a02SLev Kujawski CMD_DIAGNOSE = 0x90, 92*622f8eb1SLev Kujawski CMD_INIT_DP = 0x91, /* INITIALIZE DEVICE PARAMETERS */ 93b95739dcSKevin Wolf CMD_READ_DMA = 0xc8, 94b95739dcSKevin Wolf CMD_WRITE_DMA = 0xca, 95bd07684aSKevin Wolf CMD_FLUSH_CACHE = 0xe7, 96acbe4801SKevin Wolf CMD_IDENTIFY = 0xec, 97f7ba8d7fSJohn Snow CMD_PACKET = 0xa0, 98*622f8eb1SLev Kujawski CMD_READ_NATIVE = 0xf8, /* READ NATIVE MAX ADDRESS */ 99948eaed1SKevin Wolf 100948eaed1SKevin Wolf CMDF_ABORT = 0x100, 101d7b7e580SKevin Wolf CMDF_NO_BM = 0x200, 102acbe4801SKevin Wolf }; 103acbe4801SKevin Wolf 104b95739dcSKevin Wolf enum { 105b95739dcSKevin Wolf BM_CMD_START = 0x1, 106b95739dcSKevin Wolf BM_CMD_WRITE = 0x8, /* write = from device to memory */ 107b95739dcSKevin Wolf }; 108b95739dcSKevin Wolf 109b95739dcSKevin Wolf enum { 110b95739dcSKevin Wolf BM_STS_ACTIVE = 0x1, 111b95739dcSKevin Wolf BM_STS_ERROR = 0x2, 112b95739dcSKevin Wolf BM_STS_INTR = 0x4, 113b95739dcSKevin Wolf }; 114b95739dcSKevin Wolf 115b95739dcSKevin Wolf enum { 116b95739dcSKevin Wolf PRDT_EOT = 0x80000000, 117b95739dcSKevin Wolf }; 118b95739dcSKevin Wolf 119acbe4801SKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) 120acbe4801SKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) 121acbe4801SKevin Wolf 122b95739dcSKevin Wolf static QPCIBus *pcibus = NULL; 123eb5937baSPaolo Bonzini static QGuestAllocator guest_malloc; 124b95739dcSKevin Wolf 125ecfcf713SLev Kujawski static char *tmp_path[2]; 126354aeeabSBin Meng static char *debug_path; 127acbe4801SKevin Wolf 1280472b2e5SDaniel P. Berrangé G_GNUC_PRINTF(1, 2) 1294a61c3abSThomas Huth static QTestState *ide_test_start(const char *cmdline_fmt, ...) 130acbe4801SKevin Wolf { 1314a61c3abSThomas Huth QTestState *qts; 132fedcc379SDr. David Alan Gilbert g_autofree char *full_fmt = g_strdup_printf("-machine pc %s", cmdline_fmt); 133acbe4801SKevin Wolf va_list ap; 134acbe4801SKevin Wolf 135acbe4801SKevin Wolf va_start(ap, cmdline_fmt); 136fedcc379SDr. David Alan Gilbert qts = qtest_vinitf(full_fmt, ap); 137acbe4801SKevin Wolf va_end(ap); 138acbe4801SKevin Wolf 1394a61c3abSThomas Huth pc_alloc_init(&guest_malloc, qts, 0); 140e42de189SJohn Snow 1414a61c3abSThomas Huth return qts; 142acbe4801SKevin Wolf } 143acbe4801SKevin Wolf 1444a61c3abSThomas Huth static void ide_test_quit(QTestState *qts) 145acbe4801SKevin Wolf { 1463b6b0a8aSThomas Huth if (pcibus) { 1473b6b0a8aSThomas Huth qpci_free_pc(pcibus); 1483b6b0a8aSThomas Huth pcibus = NULL; 1493b6b0a8aSThomas Huth } 150eb5937baSPaolo Bonzini alloc_destroy(&guest_malloc); 1514a61c3abSThomas Huth qtest_quit(qts); 152acbe4801SKevin Wolf } 153acbe4801SKevin Wolf 1544a61c3abSThomas Huth static QPCIDevice *get_pci_device(QTestState *qts, QPCIBar *bmdma_bar, 1554a61c3abSThomas Huth QPCIBar *ide_bar) 156b95739dcSKevin Wolf { 157b95739dcSKevin Wolf QPCIDevice *dev; 158b95739dcSKevin Wolf uint16_t vendor_id, device_id; 159b95739dcSKevin Wolf 160b95739dcSKevin Wolf if (!pcibus) { 1614a61c3abSThomas Huth pcibus = qpci_new_pc(qts, NULL); 162b95739dcSKevin Wolf } 163b95739dcSKevin Wolf 164b95739dcSKevin Wolf /* Find PCI device and verify it's the right one */ 165b95739dcSKevin Wolf dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC)); 166b95739dcSKevin Wolf g_assert(dev != NULL); 167b95739dcSKevin Wolf 168b95739dcSKevin Wolf vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID); 169b95739dcSKevin Wolf device_id = qpci_config_readw(dev, PCI_DEVICE_ID); 170b95739dcSKevin Wolf g_assert(vendor_id == PCI_VENDOR_ID_INTEL); 171b95739dcSKevin Wolf g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1); 172b95739dcSKevin Wolf 173b95739dcSKevin Wolf /* Map bmdma BAR */ 174b4ba67d9SDavid Gibson *bmdma_bar = qpci_iomap(dev, 4, NULL); 1759c268f8aSDavid Gibson 176b4ba67d9SDavid Gibson *ide_bar = qpci_legacy_iomap(dev, IDE_BASE); 177b95739dcSKevin Wolf 178b95739dcSKevin Wolf qpci_device_enable(dev); 179b95739dcSKevin Wolf 180b95739dcSKevin Wolf return dev; 181b95739dcSKevin Wolf } 182b95739dcSKevin Wolf 183b95739dcSKevin Wolf static void free_pci_device(QPCIDevice *dev) 184b95739dcSKevin Wolf { 185b95739dcSKevin Wolf /* libqos doesn't have a function for this, so free it manually */ 186b95739dcSKevin Wolf g_free(dev); 187b95739dcSKevin Wolf } 188b95739dcSKevin Wolf 189b95739dcSKevin Wolf typedef struct PrdtEntry { 190b95739dcSKevin Wolf uint32_t addr; 191b95739dcSKevin Wolf uint32_t size; 192b95739dcSKevin Wolf } QEMU_PACKED PrdtEntry; 193b95739dcSKevin Wolf 194b95739dcSKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) 195b95739dcSKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) 196b95739dcSKevin Wolf 19729e1d473SAnton Nefedov static uint64_t trim_range_le(uint64_t sector, uint16_t count) 19829e1d473SAnton Nefedov { 19929e1d473SAnton Nefedov /* 2-byte range, 6-byte LBA */ 20029e1d473SAnton Nefedov return cpu_to_le64(((uint64_t)count << 48) + sector); 20129e1d473SAnton Nefedov } 20229e1d473SAnton Nefedov 2034a61c3abSThomas Huth static int send_dma_request(QTestState *qts, int cmd, uint64_t sector, 2044a61c3abSThomas Huth int nb_sectors, PrdtEntry *prdt, int prdt_entries, 205b4ba67d9SDavid Gibson void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar, 2069c268f8aSDavid Gibson uint64_t sector, int nb_sectors)) 207b95739dcSKevin Wolf { 208b95739dcSKevin Wolf QPCIDevice *dev; 209b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 210b95739dcSKevin Wolf uintptr_t guest_prdt; 211b95739dcSKevin Wolf size_t len; 212b95739dcSKevin Wolf bool from_dev; 213b95739dcSKevin Wolf uint8_t status; 214948eaed1SKevin Wolf int flags; 215b95739dcSKevin Wolf 2164a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 217b95739dcSKevin Wolf 218948eaed1SKevin Wolf flags = cmd & ~0xff; 219948eaed1SKevin Wolf cmd &= 0xff; 220948eaed1SKevin Wolf 221b95739dcSKevin Wolf switch (cmd) { 222b95739dcSKevin Wolf case CMD_READ_DMA: 22300ea63fdSJohn Snow case CMD_PACKET: 22400ea63fdSJohn Snow /* Assuming we only test data reads w/ ATAPI, otherwise we need to know 22500ea63fdSJohn Snow * the SCSI command being sent in the packet, too. */ 226b95739dcSKevin Wolf from_dev = true; 227b95739dcSKevin Wolf break; 22829e1d473SAnton Nefedov case CMD_DSM: 229b95739dcSKevin Wolf case CMD_WRITE_DMA: 230b95739dcSKevin Wolf from_dev = false; 231b95739dcSKevin Wolf break; 232b95739dcSKevin Wolf default: 233b95739dcSKevin Wolf g_assert_not_reached(); 234b95739dcSKevin Wolf } 235b95739dcSKevin Wolf 236d7b7e580SKevin Wolf if (flags & CMDF_NO_BM) { 237d7b7e580SKevin Wolf qpci_config_writew(dev, PCI_COMMAND, 238d7b7e580SKevin Wolf PCI_COMMAND_IO | PCI_COMMAND_MEMORY); 239d7b7e580SKevin Wolf } 240d7b7e580SKevin Wolf 241b95739dcSKevin Wolf /* Select device 0 */ 242b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA); 243b95739dcSKevin Wolf 244b95739dcSKevin Wolf /* Stop any running transfer, clear any pending interrupt */ 245b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 246b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR); 247b95739dcSKevin Wolf 248b95739dcSKevin Wolf /* Setup PRDT */ 249b95739dcSKevin Wolf len = sizeof(*prdt) * prdt_entries; 250eb5937baSPaolo Bonzini guest_prdt = guest_alloc(&guest_malloc, len); 2514a61c3abSThomas Huth qtest_memwrite(qts, guest_prdt, prdt, len); 252b4ba67d9SDavid Gibson qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt); 253b95739dcSKevin Wolf 254b95739dcSKevin Wolf /* ATA DMA command */ 25500ea63fdSJohn Snow if (cmd == CMD_PACKET) { 25600ea63fdSJohn Snow /* Enables ATAPI DMA; otherwise PIO is attempted */ 257b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); 25800ea63fdSJohn Snow } else { 25929e1d473SAnton Nefedov if (cmd == CMD_DSM) { 26029e1d473SAnton Nefedov /* trim bit */ 26129e1d473SAnton Nefedov qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); 26229e1d473SAnton Nefedov } 263b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors); 264b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff); 265b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff); 266b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff); 26700ea63fdSJohn Snow } 268b95739dcSKevin Wolf 269b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, cmd); 270b95739dcSKevin Wolf 27100ea63fdSJohn Snow if (post_exec) { 272b4ba67d9SDavid Gibson post_exec(dev, ide_bar, sector, nb_sectors); 27300ea63fdSJohn Snow } 27400ea63fdSJohn Snow 275b95739dcSKevin Wolf /* Start DMA transfer */ 276b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 2779c268f8aSDavid Gibson BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0)); 278b95739dcSKevin Wolf 279948eaed1SKevin Wolf if (flags & CMDF_ABORT) { 280b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 281948eaed1SKevin Wolf } 282948eaed1SKevin Wolf 283b95739dcSKevin Wolf /* Wait for the DMA transfer to complete */ 284b95739dcSKevin Wolf do { 285b4ba67d9SDavid Gibson status = qpci_io_readb(dev, bmdma_bar, bmreg_status); 286b95739dcSKevin Wolf } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE); 287b95739dcSKevin Wolf 2884a61c3abSThomas Huth g_assert_cmpint(qtest_get_irq(qts, IDE_PRIMARY_IRQ), ==, 2894a61c3abSThomas Huth !!(status & BM_STS_INTR)); 290b95739dcSKevin Wolf 291b95739dcSKevin Wolf /* Check IDE status code */ 292b4ba67d9SDavid Gibson assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY); 293b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ); 294b95739dcSKevin Wolf 295b95739dcSKevin Wolf /* Reading the status register clears the IRQ */ 2964a61c3abSThomas Huth g_assert(!qtest_get_irq(qts, IDE_PRIMARY_IRQ)); 297b95739dcSKevin Wolf 298b95739dcSKevin Wolf /* Stop DMA transfer if still active */ 299b95739dcSKevin Wolf if (status & BM_STS_ACTIVE) { 300b4ba67d9SDavid Gibson qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); 301b95739dcSKevin Wolf } 302b95739dcSKevin Wolf 303b95739dcSKevin Wolf free_pci_device(dev); 304b95739dcSKevin Wolf 305b95739dcSKevin Wolf return status; 306b95739dcSKevin Wolf } 307b95739dcSKevin Wolf 3084a61c3abSThomas Huth static QTestState *test_bmdma_setup(void) 3094a61c3abSThomas Huth { 3104a61c3abSThomas Huth QTestState *qts; 3114a61c3abSThomas Huth 3124a61c3abSThomas Huth qts = ide_test_start( 3134a61c3abSThomas Huth "-drive file=%s,if=ide,cache=writeback,format=raw " 3144a61c3abSThomas Huth "-global ide-hd.serial=%s -global ide-hd.ver=%s", 315ecfcf713SLev Kujawski tmp_path[0], "testdisk", "version"); 3164a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 3174a61c3abSThomas Huth 3184a61c3abSThomas Huth return qts; 3194a61c3abSThomas Huth } 3204a61c3abSThomas Huth 3214a61c3abSThomas Huth static void test_bmdma_teardown(QTestState *qts) 3224a61c3abSThomas Huth { 3234a61c3abSThomas Huth ide_test_quit(qts); 3244a61c3abSThomas Huth } 3254a61c3abSThomas Huth 326b95739dcSKevin Wolf static void test_bmdma_simple_rw(void) 327b95739dcSKevin Wolf { 3284a61c3abSThomas Huth QTestState *qts; 3299c268f8aSDavid Gibson QPCIDevice *dev; 330b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 331b95739dcSKevin Wolf uint8_t status; 332b95739dcSKevin Wolf uint8_t *buf; 333b95739dcSKevin Wolf uint8_t *cmpbuf; 334b95739dcSKevin Wolf size_t len = 512; 3354a61c3abSThomas Huth uintptr_t guest_buf; 3364a61c3abSThomas Huth PrdtEntry prdt[1]; 337b95739dcSKevin Wolf 3384a61c3abSThomas Huth qts = test_bmdma_setup(); 339b95739dcSKevin Wolf 3404a61c3abSThomas Huth guest_buf = guest_alloc(&guest_malloc, len); 3414a61c3abSThomas Huth prdt[0].addr = cpu_to_le32(guest_buf); 3424a61c3abSThomas Huth prdt[0].size = cpu_to_le32(len | PRDT_EOT); 3434a61c3abSThomas Huth 3444a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 3459c268f8aSDavid Gibson 346b95739dcSKevin Wolf buf = g_malloc(len); 347b95739dcSKevin Wolf cmpbuf = g_malloc(len); 348b95739dcSKevin Wolf 349b95739dcSKevin Wolf /* Write 0x55 pattern to sector 0 */ 350b95739dcSKevin Wolf memset(buf, 0x55, len); 3514a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 352b95739dcSKevin Wolf 3534a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 0, 1, prdt, 35400ea63fdSJohn Snow ARRAY_SIZE(prdt), NULL); 355b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 356b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 357b95739dcSKevin Wolf 358b95739dcSKevin Wolf /* Write 0xaa pattern to sector 1 */ 359b95739dcSKevin Wolf memset(buf, 0xaa, len); 3604a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 361b95739dcSKevin Wolf 3624a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt, 36300ea63fdSJohn Snow ARRAY_SIZE(prdt), NULL); 364b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 365b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 366b95739dcSKevin Wolf 367b95739dcSKevin Wolf /* Read and verify 0x55 pattern in sector 0 */ 368b95739dcSKevin Wolf memset(cmpbuf, 0x55, len); 369b95739dcSKevin Wolf 3704a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt), 3714a61c3abSThomas Huth NULL); 372b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 373b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 374b95739dcSKevin Wolf 3754a61c3abSThomas Huth qtest_memread(qts, guest_buf, buf, len); 376b95739dcSKevin Wolf g_assert(memcmp(buf, cmpbuf, len) == 0); 377b95739dcSKevin Wolf 378b95739dcSKevin Wolf /* Read and verify 0xaa pattern in sector 1 */ 379b95739dcSKevin Wolf memset(cmpbuf, 0xaa, len); 380b95739dcSKevin Wolf 3814a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt), 3824a61c3abSThomas Huth NULL); 383b95739dcSKevin Wolf g_assert_cmphex(status, ==, BM_STS_INTR); 384b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 385b95739dcSKevin Wolf 3864a61c3abSThomas Huth qtest_memread(qts, guest_buf, buf, len); 387b95739dcSKevin Wolf g_assert(memcmp(buf, cmpbuf, len) == 0); 388b95739dcSKevin Wolf 389f5aa4bdcSMarc-André Lureau free_pci_device(dev); 390b95739dcSKevin Wolf g_free(buf); 391b95739dcSKevin Wolf g_free(cmpbuf); 3924a61c3abSThomas Huth 3934a61c3abSThomas Huth test_bmdma_teardown(qts); 394b95739dcSKevin Wolf } 395b95739dcSKevin Wolf 39629e1d473SAnton Nefedov static void test_bmdma_trim(void) 39729e1d473SAnton Nefedov { 3984a61c3abSThomas Huth QTestState *qts; 39929e1d473SAnton Nefedov QPCIDevice *dev; 40029e1d473SAnton Nefedov QPCIBar bmdma_bar, ide_bar; 40129e1d473SAnton Nefedov uint8_t status; 40229e1d473SAnton Nefedov const uint64_t trim_range[] = { trim_range_le(0, 2), 40329e1d473SAnton Nefedov trim_range_le(6, 8), 40429e1d473SAnton Nefedov trim_range_le(10, 1), 40529e1d473SAnton Nefedov }; 40629e1d473SAnton Nefedov const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2); 40729e1d473SAnton Nefedov size_t len = 512; 40829e1d473SAnton Nefedov uint8_t *buf; 4094a61c3abSThomas Huth uintptr_t guest_buf; 4104a61c3abSThomas Huth PrdtEntry prdt[1]; 41129e1d473SAnton Nefedov 4124a61c3abSThomas Huth qts = test_bmdma_setup(); 41329e1d473SAnton Nefedov 4144a61c3abSThomas Huth guest_buf = guest_alloc(&guest_malloc, len); 4154a61c3abSThomas Huth prdt[0].addr = cpu_to_le32(guest_buf), 4164a61c3abSThomas Huth prdt[0].size = cpu_to_le32(len | PRDT_EOT), 4174a61c3abSThomas Huth 4184a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 41929e1d473SAnton Nefedov 42029e1d473SAnton Nefedov buf = g_malloc(len); 42129e1d473SAnton Nefedov 42229e1d473SAnton Nefedov /* Normal request */ 42329e1d473SAnton Nefedov *((uint64_t *)buf) = trim_range[0]; 42429e1d473SAnton Nefedov *((uint64_t *)buf + 1) = trim_range[1]; 42529e1d473SAnton Nefedov 4264a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t)); 42729e1d473SAnton Nefedov 4284a61c3abSThomas Huth status = send_dma_request(qts, CMD_DSM, 0, 1, prdt, 42929e1d473SAnton Nefedov ARRAY_SIZE(prdt), NULL); 43029e1d473SAnton Nefedov g_assert_cmphex(status, ==, BM_STS_INTR); 43129e1d473SAnton Nefedov assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 43229e1d473SAnton Nefedov 43329e1d473SAnton Nefedov /* Request contains invalid range */ 43429e1d473SAnton Nefedov *((uint64_t *)buf) = trim_range[2]; 43529e1d473SAnton Nefedov *((uint64_t *)buf + 1) = bad_range; 43629e1d473SAnton Nefedov 4374a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t)); 43829e1d473SAnton Nefedov 4394a61c3abSThomas Huth status = send_dma_request(qts, CMD_DSM, 0, 1, prdt, 44029e1d473SAnton Nefedov ARRAY_SIZE(prdt), NULL); 44129e1d473SAnton Nefedov g_assert_cmphex(status, ==, BM_STS_INTR); 44229e1d473SAnton Nefedov assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR); 44329e1d473SAnton Nefedov assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT); 44429e1d473SAnton Nefedov 44529e1d473SAnton Nefedov free_pci_device(dev); 44629e1d473SAnton Nefedov g_free(buf); 4474a61c3abSThomas Huth test_bmdma_teardown(qts); 44829e1d473SAnton Nefedov } 44929e1d473SAnton Nefedov 45059805ae9SAlexander Popov /* 45159805ae9SAlexander Popov * This test is developed according to the Programming Interface for 45259805ae9SAlexander Popov * Bus Master IDE Controller (Revision 1.0 5/16/94) 45359805ae9SAlexander Popov */ 45459805ae9SAlexander Popov static void test_bmdma_various_prdts(void) 455948eaed1SKevin Wolf { 45659805ae9SAlexander Popov int sectors = 0; 45759805ae9SAlexander Popov uint32_t size = 0; 458948eaed1SKevin Wolf 45959805ae9SAlexander Popov for (sectors = 1; sectors <= 256; sectors *= 2) { 46059805ae9SAlexander Popov QTestState *qts = NULL; 46159805ae9SAlexander Popov QPCIDevice *dev = NULL; 46259805ae9SAlexander Popov QPCIBar bmdma_bar, ide_bar; 46359805ae9SAlexander Popov 46459805ae9SAlexander Popov qts = test_bmdma_setup(); 46559805ae9SAlexander Popov dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 46659805ae9SAlexander Popov 46759805ae9SAlexander Popov for (size = 0; size < 65536; size += 256) { 46859805ae9SAlexander Popov uint32_t req_size = sectors * 512; 46959805ae9SAlexander Popov uint32_t prd_size = size & 0xfffe; /* bit 0 is always set to 0 */ 47059805ae9SAlexander Popov uint8_t ret = 0; 47159805ae9SAlexander Popov uint8_t req_status = 0; 47259805ae9SAlexander Popov uint8_t abort_req_status = 0; 473948eaed1SKevin Wolf PrdtEntry prdt[] = { 474262f27b9SKevin Wolf { 475262f27b9SKevin Wolf .addr = 0, 47659805ae9SAlexander Popov .size = cpu_to_le32(size | PRDT_EOT), 477262f27b9SKevin Wolf }, 478948eaed1SKevin Wolf }; 479948eaed1SKevin Wolf 48059805ae9SAlexander Popov /* A value of zero in PRD size indicates 64K */ 48159805ae9SAlexander Popov if (prd_size == 0) { 48259805ae9SAlexander Popov prd_size = 65536; 48359805ae9SAlexander Popov } 4844a61c3abSThomas Huth 48559805ae9SAlexander Popov /* 48659805ae9SAlexander Popov * 1. If PRDs specified a smaller size than the IDE transfer 48759805ae9SAlexander Popov * size, then the Interrupt and Active bits in the Controller 48859805ae9SAlexander Popov * status register are not set (Error Condition). 48959805ae9SAlexander Popov * 49059805ae9SAlexander Popov * 2. If the size of the physical memory regions was equal to 49159805ae9SAlexander Popov * the IDE device transfer size, the Interrupt bit in the 49259805ae9SAlexander Popov * Controller status register is set to 1, Active bit is set to 0. 49359805ae9SAlexander Popov * 49459805ae9SAlexander Popov * 3. If PRDs specified a larger size than the IDE transfer size, 49559805ae9SAlexander Popov * the Interrupt and Active bits in the Controller status register 49659805ae9SAlexander Popov * are both set to 1. 49759805ae9SAlexander Popov */ 49859805ae9SAlexander Popov if (prd_size < req_size) { 49959805ae9SAlexander Popov req_status = 0; 50059805ae9SAlexander Popov abort_req_status = 0; 50159805ae9SAlexander Popov } else if (prd_size == req_size) { 50259805ae9SAlexander Popov req_status = BM_STS_INTR; 50359805ae9SAlexander Popov abort_req_status = BM_STS_INTR; 50459805ae9SAlexander Popov } else { 50559805ae9SAlexander Popov req_status = BM_STS_ACTIVE | BM_STS_INTR; 50659805ae9SAlexander Popov abort_req_status = BM_STS_INTR; 50759805ae9SAlexander Popov } 5089c268f8aSDavid Gibson 50959805ae9SAlexander Popov /* Test the request */ 51059805ae9SAlexander Popov ret = send_dma_request(qts, CMD_READ_DMA, 0, sectors, 51100ea63fdSJohn Snow prdt, ARRAY_SIZE(prdt), NULL); 51259805ae9SAlexander Popov g_assert_cmphex(ret, ==, req_status); 513b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 514948eaed1SKevin Wolf 51559805ae9SAlexander Popov /* Now test aborting the same request */ 51659805ae9SAlexander Popov ret = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0, 51759805ae9SAlexander Popov sectors, prdt, ARRAY_SIZE(prdt), NULL); 51859805ae9SAlexander Popov g_assert_cmphex(ret, ==, abort_req_status); 519b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 52059805ae9SAlexander Popov } 52159805ae9SAlexander Popov 522f5aa4bdcSMarc-André Lureau free_pci_device(dev); 5234a61c3abSThomas Huth test_bmdma_teardown(qts); 524948eaed1SKevin Wolf } 525948eaed1SKevin Wolf } 526948eaed1SKevin Wolf 527d7b7e580SKevin Wolf static void test_bmdma_no_busmaster(void) 528d7b7e580SKevin Wolf { 5294a61c3abSThomas Huth QTestState *qts; 5309c268f8aSDavid Gibson QPCIDevice *dev; 531b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 532d7b7e580SKevin Wolf uint8_t status; 533d7b7e580SKevin Wolf 5344a61c3abSThomas Huth qts = test_bmdma_setup(); 5354a61c3abSThomas Huth 5364a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 5379c268f8aSDavid Gibson 538d7b7e580SKevin Wolf /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be 539d7b7e580SKevin Wolf * able to access it anyway because the Bus Master bit in the PCI command 540d7b7e580SKevin Wolf * register isn't set. This is complete nonsense, but it used to be pretty 541d7b7e580SKevin Wolf * good at confusing and occasionally crashing qemu. */ 542d7b7e580SKevin Wolf PrdtEntry prdt[4096] = { }; 543d7b7e580SKevin Wolf 5444a61c3abSThomas Huth status = send_dma_request(qts, CMD_READ_DMA | CMDF_NO_BM, 0, 512, 54500ea63fdSJohn Snow prdt, ARRAY_SIZE(prdt), NULL); 546d7b7e580SKevin Wolf 547d7b7e580SKevin Wolf /* Not entirely clear what the expected result is, but this is what we get 548d7b7e580SKevin Wolf * in practice. At least we want to be aware of any changes. */ 549d7b7e580SKevin Wolf g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); 550b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 551f5aa4bdcSMarc-André Lureau free_pci_device(dev); 5524a61c3abSThomas Huth test_bmdma_teardown(qts); 553b95739dcSKevin Wolf } 554b95739dcSKevin Wolf 555262f27b9SKevin Wolf static void string_cpu_to_be16(uint16_t *s, size_t bytes) 556262f27b9SKevin Wolf { 557262f27b9SKevin Wolf g_assert((bytes & 1) == 0); 558262f27b9SKevin Wolf bytes /= 2; 559262f27b9SKevin Wolf 560262f27b9SKevin Wolf while (bytes--) { 561262f27b9SKevin Wolf *s = cpu_to_be16(*s); 562262f27b9SKevin Wolf s++; 563262f27b9SKevin Wolf } 564262f27b9SKevin Wolf } 565262f27b9SKevin Wolf 566*622f8eb1SLev Kujawski static void test_specify(void) 567*622f8eb1SLev Kujawski { 568*622f8eb1SLev Kujawski QTestState *qts; 569*622f8eb1SLev Kujawski QPCIDevice *dev; 570*622f8eb1SLev Kujawski QPCIBar bmdma_bar, ide_bar; 571*622f8eb1SLev Kujawski uint16_t cyls; 572*622f8eb1SLev Kujawski uint8_t heads, spt; 573*622f8eb1SLev Kujawski 574*622f8eb1SLev Kujawski qts = ide_test_start( 575*622f8eb1SLev Kujawski "-blockdev driver=file,node-name=hda,filename=%s " 576*622f8eb1SLev Kujawski "-device ide-hd,drive=hda,bus=ide.0,unit=0 ", 577*622f8eb1SLev Kujawski tmp_path[0]); 578*622f8eb1SLev Kujawski 579*622f8eb1SLev Kujawski dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 580*622f8eb1SLev Kujawski 581*622f8eb1SLev Kujawski /* Initialize drive with zero sectors per track and one head. */ 582*622f8eb1SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_nsectors, 0); 583*622f8eb1SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_device, 0); 584*622f8eb1SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_command, CMD_INIT_DP); 585*622f8eb1SLev Kujawski 586*622f8eb1SLev Kujawski /* READ NATIVE MAX ADDRESS (CHS mode). */ 587*622f8eb1SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_device, 0xa0); 588*622f8eb1SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_command, CMD_READ_NATIVE); 589*622f8eb1SLev Kujawski 590*622f8eb1SLev Kujawski heads = qpci_io_readb(dev, ide_bar, reg_device) & 0xf; 591*622f8eb1SLev Kujawski ++heads; 592*622f8eb1SLev Kujawski g_assert_cmpint(heads, ==, 16); 593*622f8eb1SLev Kujawski 594*622f8eb1SLev Kujawski cyls = qpci_io_readb(dev, ide_bar, reg_lba_high) << 8; 595*622f8eb1SLev Kujawski cyls |= qpci_io_readb(dev, ide_bar, reg_lba_middle); 596*622f8eb1SLev Kujawski ++cyls; 597*622f8eb1SLev Kujawski g_assert_cmpint(cyls, ==, 130); 598*622f8eb1SLev Kujawski 599*622f8eb1SLev Kujawski spt = qpci_io_readb(dev, ide_bar, reg_lba_low); 600*622f8eb1SLev Kujawski g_assert_cmpint(spt, ==, 63); 601*622f8eb1SLev Kujawski 602*622f8eb1SLev Kujawski ide_test_quit(qts); 603*622f8eb1SLev Kujawski free_pci_device(dev); 604*622f8eb1SLev Kujawski } 605*622f8eb1SLev Kujawski 606acbe4801SKevin Wolf static void test_identify(void) 607acbe4801SKevin Wolf { 6084a61c3abSThomas Huth QTestState *qts; 6099c268f8aSDavid Gibson QPCIDevice *dev; 610b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 611acbe4801SKevin Wolf uint8_t data; 612acbe4801SKevin Wolf uint16_t buf[256]; 613acbe4801SKevin Wolf int i; 614acbe4801SKevin Wolf int ret; 615acbe4801SKevin Wolf 6164a61c3abSThomas Huth qts = ide_test_start( 617572023f7SKevin Wolf "-drive file=%s,if=ide,cache=writeback,format=raw " 618572023f7SKevin Wolf "-global ide-hd.serial=%s -global ide-hd.ver=%s", 619ecfcf713SLev Kujawski tmp_path[0], "testdisk", "version"); 620acbe4801SKevin Wolf 6214a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 6229c268f8aSDavid Gibson 623acbe4801SKevin Wolf /* IDENTIFY command on device 0*/ 624b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 625b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY); 626acbe4801SKevin Wolf 627acbe4801SKevin Wolf /* Read in the IDENTIFY buffer and check registers */ 628b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 629c27d5656SKevin Wolf g_assert_cmpint(data & DEV, ==, 0); 630acbe4801SKevin Wolf 631acbe4801SKevin Wolf for (i = 0; i < 256; i++) { 632b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 633acbe4801SKevin Wolf assert_bit_set(data, DRDY | DRQ); 634acbe4801SKevin Wolf assert_bit_clear(data, BSY | DF | ERR); 635acbe4801SKevin Wolf 636b4ba67d9SDavid Gibson buf[i] = qpci_io_readw(dev, ide_bar, reg_data); 637acbe4801SKevin Wolf } 638acbe4801SKevin Wolf 639b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 640acbe4801SKevin Wolf assert_bit_set(data, DRDY); 641acbe4801SKevin Wolf assert_bit_clear(data, BSY | DF | ERR | DRQ); 642acbe4801SKevin Wolf 643acbe4801SKevin Wolf /* Check serial number/version in the buffer */ 644262f27b9SKevin Wolf string_cpu_to_be16(&buf[10], 20); 645262f27b9SKevin Wolf ret = memcmp(&buf[10], "testdisk ", 20); 646acbe4801SKevin Wolf g_assert(ret == 0); 647acbe4801SKevin Wolf 648262f27b9SKevin Wolf string_cpu_to_be16(&buf[23], 8); 649262f27b9SKevin Wolf ret = memcmp(&buf[23], "version ", 8); 650acbe4801SKevin Wolf g_assert(ret == 0); 651acbe4801SKevin Wolf 652acbe4801SKevin Wolf /* Write cache enabled bit */ 653acbe4801SKevin Wolf assert_bit_set(buf[85], 0x20); 654acbe4801SKevin Wolf 6554a61c3abSThomas Huth ide_test_quit(qts); 656f5aa4bdcSMarc-André Lureau free_pci_device(dev); 657acbe4801SKevin Wolf } 658acbe4801SKevin Wolf 6592cc38a02SLev Kujawski static void test_diagnostic(void) 6602cc38a02SLev Kujawski { 6612cc38a02SLev Kujawski QTestState *qts; 6622cc38a02SLev Kujawski QPCIDevice *dev; 6632cc38a02SLev Kujawski QPCIBar bmdma_bar, ide_bar; 6642cc38a02SLev Kujawski uint8_t data; 6652cc38a02SLev Kujawski 6662cc38a02SLev Kujawski qts = ide_test_start( 6672cc38a02SLev Kujawski "-blockdev driver=file,node-name=hda,filename=%s " 6682cc38a02SLev Kujawski "-blockdev driver=file,node-name=hdb,filename=%s " 6692cc38a02SLev Kujawski "-device ide-hd,drive=hda,bus=ide.0,unit=0 " 6702cc38a02SLev Kujawski "-device ide-hd,drive=hdb,bus=ide.0,unit=1 ", 6712cc38a02SLev Kujawski tmp_path[0], tmp_path[1]); 6722cc38a02SLev Kujawski 6732cc38a02SLev Kujawski dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 6742cc38a02SLev Kujawski 6752cc38a02SLev Kujawski /* DIAGNOSE command on device 1 */ 6762cc38a02SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_device, DEV); 6772cc38a02SLev Kujawski data = qpci_io_readb(dev, ide_bar, reg_device); 6782cc38a02SLev Kujawski g_assert_cmphex(data & DEV, ==, DEV); 6792cc38a02SLev Kujawski qpci_io_writeb(dev, ide_bar, reg_command, CMD_DIAGNOSE); 6802cc38a02SLev Kujawski 6812cc38a02SLev Kujawski /* Verify that DEVICE is now 0 */ 6822cc38a02SLev Kujawski data = qpci_io_readb(dev, ide_bar, reg_device); 6832cc38a02SLev Kujawski g_assert_cmphex(data & DEV, ==, 0); 6842cc38a02SLev Kujawski 6852cc38a02SLev Kujawski ide_test_quit(qts); 6862cc38a02SLev Kujawski free_pci_device(dev); 6872cc38a02SLev Kujawski } 6882cc38a02SLev Kujawski 6892dd7e10dSEvgeny Yakovlev /* 6902dd7e10dSEvgeny Yakovlev * Write sector 1 with random data to make IDE storage dirty 6912dd7e10dSEvgeny Yakovlev * Needed for flush tests so that flushes actually go though the block layer 6922dd7e10dSEvgeny Yakovlev */ 6934a61c3abSThomas Huth static void make_dirty(QTestState *qts, uint8_t device) 6942dd7e10dSEvgeny Yakovlev { 6959c268f8aSDavid Gibson QPCIDevice *dev; 696b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 6972dd7e10dSEvgeny Yakovlev uint8_t status; 6982dd7e10dSEvgeny Yakovlev size_t len = 512; 6992dd7e10dSEvgeny Yakovlev uintptr_t guest_buf; 7002dd7e10dSEvgeny Yakovlev void* buf; 7012dd7e10dSEvgeny Yakovlev 7024a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 7039c268f8aSDavid Gibson 704eb5937baSPaolo Bonzini guest_buf = guest_alloc(&guest_malloc, len); 7052dd7e10dSEvgeny Yakovlev buf = g_malloc(len); 7066048018eSJohn Snow memset(buf, rand() % 255 + 1, len); 7072dd7e10dSEvgeny Yakovlev g_assert(guest_buf); 7082dd7e10dSEvgeny Yakovlev g_assert(buf); 7092dd7e10dSEvgeny Yakovlev 7104a61c3abSThomas Huth qtest_memwrite(qts, guest_buf, buf, len); 7112dd7e10dSEvgeny Yakovlev 7122dd7e10dSEvgeny Yakovlev PrdtEntry prdt[] = { 7132dd7e10dSEvgeny Yakovlev { 7142dd7e10dSEvgeny Yakovlev .addr = cpu_to_le32(guest_buf), 7152dd7e10dSEvgeny Yakovlev .size = cpu_to_le32(len | PRDT_EOT), 7162dd7e10dSEvgeny Yakovlev }, 7172dd7e10dSEvgeny Yakovlev }; 7182dd7e10dSEvgeny Yakovlev 7194a61c3abSThomas Huth status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt, 7202dd7e10dSEvgeny Yakovlev ARRAY_SIZE(prdt), NULL); 7212dd7e10dSEvgeny Yakovlev g_assert_cmphex(status, ==, BM_STS_INTR); 722b4ba67d9SDavid Gibson assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); 7232dd7e10dSEvgeny Yakovlev 7242dd7e10dSEvgeny Yakovlev g_free(buf); 725f5aa4bdcSMarc-André Lureau free_pci_device(dev); 7262dd7e10dSEvgeny Yakovlev } 7272dd7e10dSEvgeny Yakovlev 728bd07684aSKevin Wolf static void test_flush(void) 729bd07684aSKevin Wolf { 7304a61c3abSThomas Huth QTestState *qts; 7319c268f8aSDavid Gibson QPCIDevice *dev; 732b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 733bd07684aSKevin Wolf uint8_t data; 734bd07684aSKevin Wolf 7354a61c3abSThomas Huth qts = ide_test_start( 736b8e665e4SKevin Wolf "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw", 737ecfcf713SLev Kujawski tmp_path[0]); 738bd07684aSKevin Wolf 7394a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 7409c268f8aSDavid Gibson 7414a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 7422dd7e10dSEvgeny Yakovlev 7432dd7e10dSEvgeny Yakovlev /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ 7444a61c3abSThomas Huth make_dirty(qts, 0); 7452dd7e10dSEvgeny Yakovlev 746bd07684aSKevin Wolf /* Delay the completion of the flush request until we explicitly do it */ 7474a61c3abSThomas Huth g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"break flush_to_os A\"")); 748bd07684aSKevin Wolf 749bd07684aSKevin Wolf /* FLUSH CACHE command on device 0*/ 750b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 751b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 752bd07684aSKevin Wolf 753bd07684aSKevin Wolf /* Check status while request is in flight*/ 754b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 755bd07684aSKevin Wolf assert_bit_set(data, BSY | DRDY); 756bd07684aSKevin Wolf assert_bit_clear(data, DF | ERR | DRQ); 757bd07684aSKevin Wolf 758bd07684aSKevin Wolf /* Complete the command */ 7594a61c3abSThomas Huth g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"resume A\"")); 760bd07684aSKevin Wolf 761bd07684aSKevin Wolf /* Check registers */ 762b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 763bd07684aSKevin Wolf g_assert_cmpint(data & DEV, ==, 0); 764bd07684aSKevin Wolf 76522bfa16eSMichael Roth do { 766b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 76722bfa16eSMichael Roth } while (data & BSY); 76822bfa16eSMichael Roth 769bd07684aSKevin Wolf assert_bit_set(data, DRDY); 770bd07684aSKevin Wolf assert_bit_clear(data, BSY | DF | ERR | DRQ); 771bd07684aSKevin Wolf 7724a61c3abSThomas Huth ide_test_quit(qts); 773f5aa4bdcSMarc-André Lureau free_pci_device(dev); 774bd07684aSKevin Wolf } 775bd07684aSKevin Wolf 776546f292dSThomas Huth static void test_pci_retry_flush(void) 77714a92e5fSPaolo Bonzini { 7784a61c3abSThomas Huth QTestState *qts; 7799c268f8aSDavid Gibson QPCIDevice *dev; 780b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 78114a92e5fSPaolo Bonzini uint8_t data; 78214a92e5fSPaolo Bonzini 78314a92e5fSPaolo Bonzini prepare_blkdebug_script(debug_path, "flush_to_disk"); 78414a92e5fSPaolo Bonzini 7854a61c3abSThomas Huth qts = ide_test_start( 786b8e665e4SKevin Wolf "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw," 787b8e665e4SKevin Wolf "rerror=stop,werror=stop", 788ecfcf713SLev Kujawski debug_path, tmp_path[0]); 78914a92e5fSPaolo Bonzini 7904a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 7919c268f8aSDavid Gibson 7924a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 7932dd7e10dSEvgeny Yakovlev 7942dd7e10dSEvgeny Yakovlev /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ 7954a61c3abSThomas Huth make_dirty(qts, 0); 7962dd7e10dSEvgeny Yakovlev 79714a92e5fSPaolo Bonzini /* FLUSH CACHE command on device 0*/ 798b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 799b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 80014a92e5fSPaolo Bonzini 80114a92e5fSPaolo Bonzini /* Check status while request is in flight*/ 802b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 80314a92e5fSPaolo Bonzini assert_bit_set(data, BSY | DRDY); 80414a92e5fSPaolo Bonzini assert_bit_clear(data, DF | ERR | DRQ); 80514a92e5fSPaolo Bonzini 8064a61c3abSThomas Huth qtest_qmp_eventwait(qts, "STOP"); 80714a92e5fSPaolo Bonzini 80814a92e5fSPaolo Bonzini /* Complete the command */ 809855436dbSDaniel P. Berrangé qtest_qmp_assert_success(qts, "{'execute':'cont' }"); 81014a92e5fSPaolo Bonzini 81114a92e5fSPaolo Bonzini /* Check registers */ 812b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_device); 81314a92e5fSPaolo Bonzini g_assert_cmpint(data & DEV, ==, 0); 81414a92e5fSPaolo Bonzini 81514a92e5fSPaolo Bonzini do { 816b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 81714a92e5fSPaolo Bonzini } while (data & BSY); 81814a92e5fSPaolo Bonzini 81914a92e5fSPaolo Bonzini assert_bit_set(data, DRDY); 82014a92e5fSPaolo Bonzini assert_bit_clear(data, BSY | DF | ERR | DRQ); 82114a92e5fSPaolo Bonzini 8224a61c3abSThomas Huth ide_test_quit(qts); 823f5aa4bdcSMarc-André Lureau free_pci_device(dev); 82414a92e5fSPaolo Bonzini } 82514a92e5fSPaolo Bonzini 826f7f3ff1dSKevin Wolf static void test_flush_nodev(void) 827f7f3ff1dSKevin Wolf { 8284a61c3abSThomas Huth QTestState *qts; 8299c268f8aSDavid Gibson QPCIDevice *dev; 830b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 8319c268f8aSDavid Gibson 8320472b2e5SDaniel P. Berrangé qts = ide_test_start("%s", ""); 833f7f3ff1dSKevin Wolf 8344a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 8359c268f8aSDavid Gibson 836f7f3ff1dSKevin Wolf /* FLUSH CACHE command on device 0*/ 837b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 838b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 839f7f3ff1dSKevin Wolf 840f7f3ff1dSKevin Wolf /* Just testing that qemu doesn't crash... */ 841f7f3ff1dSKevin Wolf 842f5aa4bdcSMarc-André Lureau free_pci_device(dev); 8434a61c3abSThomas Huth ide_test_quit(qts); 844f7f3ff1dSKevin Wolf } 845f7f3ff1dSKevin Wolf 846ce317e8dSKevin Wolf static void test_flush_empty_drive(void) 847ce317e8dSKevin Wolf { 8484a61c3abSThomas Huth QTestState *qts; 849ce317e8dSKevin Wolf QPCIDevice *dev; 850ce317e8dSKevin Wolf QPCIBar bmdma_bar, ide_bar; 851ce317e8dSKevin Wolf 8524a61c3abSThomas Huth qts = ide_test_start("-device ide-cd,bus=ide.0"); 8534a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 854ce317e8dSKevin Wolf 855ce317e8dSKevin Wolf /* FLUSH CACHE command on device 0 */ 856ce317e8dSKevin Wolf qpci_io_writeb(dev, ide_bar, reg_device, 0); 857ce317e8dSKevin Wolf qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); 858ce317e8dSKevin Wolf 859ce317e8dSKevin Wolf /* Just testing that qemu doesn't crash... */ 860ce317e8dSKevin Wolf 861ce317e8dSKevin Wolf free_pci_device(dev); 8624a61c3abSThomas Huth ide_test_quit(qts); 863ce317e8dSKevin Wolf } 864ce317e8dSKevin Wolf 865f7ba8d7fSJohn Snow typedef struct Read10CDB { 866f7ba8d7fSJohn Snow uint8_t opcode; 867f7ba8d7fSJohn Snow uint8_t flags; 868f7ba8d7fSJohn Snow uint32_t lba; 869f7ba8d7fSJohn Snow uint8_t reserved; 870f7ba8d7fSJohn Snow uint16_t nblocks; 871f7ba8d7fSJohn Snow uint8_t control; 872f7ba8d7fSJohn Snow uint16_t padding; 873f7ba8d7fSJohn Snow } __attribute__((__packed__)) Read10CDB; 874f7ba8d7fSJohn Snow 875b4ba67d9SDavid Gibson static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar, 8769c268f8aSDavid Gibson uint64_t lba, int nblocks) 877f7ba8d7fSJohn Snow { 878f7ba8d7fSJohn Snow Read10CDB pkt = { .padding = 0 }; 879f7ba8d7fSJohn Snow int i; 880f7ba8d7fSJohn Snow 88100ea63fdSJohn Snow g_assert_cmpint(lba, <=, UINT32_MAX); 88200ea63fdSJohn Snow g_assert_cmpint(nblocks, <=, UINT16_MAX); 88300ea63fdSJohn Snow g_assert_cmpint(nblocks, >=, 0); 88400ea63fdSJohn Snow 885f7ba8d7fSJohn Snow /* Construct SCSI CDB packet */ 886f7ba8d7fSJohn Snow pkt.opcode = 0x28; 887f7ba8d7fSJohn Snow pkt.lba = cpu_to_be32(lba); 888f7ba8d7fSJohn Snow pkt.nblocks = cpu_to_be16(nblocks); 889f7ba8d7fSJohn Snow 890f7ba8d7fSJohn Snow /* Send Packet */ 891f7ba8d7fSJohn Snow for (i = 0; i < sizeof(Read10CDB)/2; i++) { 892b4ba67d9SDavid Gibson qpci_io_writew(dev, ide_bar, reg_data, 8939c268f8aSDavid Gibson le16_to_cpu(((uint16_t *)&pkt)[i])); 894f7ba8d7fSJohn Snow } 895f7ba8d7fSJohn Snow } 896f7ba8d7fSJohn Snow 8974a61c3abSThomas Huth static void nsleep(QTestState *qts, int64_t nsecs) 898f7ba8d7fSJohn Snow { 899f7ba8d7fSJohn Snow const struct timespec val = { .tv_nsec = nsecs }; 900f7ba8d7fSJohn Snow nanosleep(&val, NULL); 9014a61c3abSThomas Huth qtest_clock_set(qts, nsecs); 902f7ba8d7fSJohn Snow } 903f7ba8d7fSJohn Snow 9044a61c3abSThomas Huth static uint8_t ide_wait_clear(QTestState *qts, uint8_t flag) 905f7ba8d7fSJohn Snow { 9069c268f8aSDavid Gibson QPCIDevice *dev; 907b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 908f7ba8d7fSJohn Snow uint8_t data; 9099c73517cSJohn Snow time_t st; 910f7ba8d7fSJohn Snow 9114a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 9129c268f8aSDavid Gibson 913f7ba8d7fSJohn Snow /* Wait with a 5 second timeout */ 9149c73517cSJohn Snow time(&st); 9159c73517cSJohn Snow while (true) { 916b4ba67d9SDavid Gibson data = qpci_io_readb(dev, ide_bar, reg_status); 917f7ba8d7fSJohn Snow if (!(data & flag)) { 918f5aa4bdcSMarc-André Lureau free_pci_device(dev); 919f7ba8d7fSJohn Snow return data; 920f7ba8d7fSJohn Snow } 9219c73517cSJohn Snow if (difftime(time(NULL), st) > 5.0) { 9229c73517cSJohn Snow break; 9239c73517cSJohn Snow } 9244a61c3abSThomas Huth nsleep(qts, 400); 925f7ba8d7fSJohn Snow } 926f7ba8d7fSJohn Snow g_assert_not_reached(); 927f7ba8d7fSJohn Snow } 928f7ba8d7fSJohn Snow 9294a61c3abSThomas Huth static void ide_wait_intr(QTestState *qts, int irq) 930f7ba8d7fSJohn Snow { 9319c73517cSJohn Snow time_t st; 932f7ba8d7fSJohn Snow bool intr; 933f7ba8d7fSJohn Snow 9349c73517cSJohn Snow time(&st); 9359c73517cSJohn Snow while (true) { 9364a61c3abSThomas Huth intr = qtest_get_irq(qts, irq); 937f7ba8d7fSJohn Snow if (intr) { 938f7ba8d7fSJohn Snow return; 939f7ba8d7fSJohn Snow } 9409c73517cSJohn Snow if (difftime(time(NULL), st) > 5.0) { 9419c73517cSJohn Snow break; 9429c73517cSJohn Snow } 9434a61c3abSThomas Huth nsleep(qts, 400); 944f7ba8d7fSJohn Snow } 945f7ba8d7fSJohn Snow 946f7ba8d7fSJohn Snow g_assert_not_reached(); 947f7ba8d7fSJohn Snow } 948f7ba8d7fSJohn Snow 949f7ba8d7fSJohn Snow static void cdrom_pio_impl(int nblocks) 950f7ba8d7fSJohn Snow { 9514a61c3abSThomas Huth QTestState *qts; 9529c268f8aSDavid Gibson QPCIDevice *dev; 953b4ba67d9SDavid Gibson QPCIBar bmdma_bar, ide_bar; 954f7ba8d7fSJohn Snow FILE *fh; 955f7ba8d7fSJohn Snow int patt_blocks = MAX(16, nblocks); 956f7ba8d7fSJohn Snow size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks; 957f7ba8d7fSJohn Snow char *pattern = g_malloc(patt_len); 958f7ba8d7fSJohn Snow size_t rxsize = ATAPI_BLOCK_SIZE * nblocks; 959f7ba8d7fSJohn Snow uint16_t *rx = g_malloc0(rxsize); 960f7ba8d7fSJohn Snow int i, j; 961f7ba8d7fSJohn Snow uint8_t data; 962f7ba8d7fSJohn Snow uint16_t limit; 963543f8f13SJohn Snow size_t ret; 964f7ba8d7fSJohn Snow 965f7ba8d7fSJohn Snow /* Prepopulate the CDROM with an interesting pattern */ 966f7ba8d7fSJohn Snow generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE); 967ecfcf713SLev Kujawski fh = fopen(tmp_path[0], "wb+"); 968543f8f13SJohn Snow ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh); 969543f8f13SJohn Snow g_assert_cmpint(ret, ==, patt_blocks); 970f7ba8d7fSJohn Snow fclose(fh); 971f7ba8d7fSJohn Snow 9724a61c3abSThomas Huth qts = ide_test_start( 9734a61c3abSThomas Huth "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " 974ecfcf713SLev Kujawski "-device ide-cd,drive=sr0,bus=ide.0", tmp_path[0]); 9754a61c3abSThomas Huth dev = get_pci_device(qts, &bmdma_bar, &ide_bar); 9764a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 977f7ba8d7fSJohn Snow 978f7ba8d7fSJohn Snow /* PACKET command on device 0 */ 979b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_device, 0); 980b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF); 981b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF)); 982b4ba67d9SDavid Gibson qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET); 983f348daf3SPeter Lieven /* HP0: Check_Status_A State */ 9844a61c3abSThomas Huth nsleep(qts, 400); 9854a61c3abSThomas Huth data = ide_wait_clear(qts, BSY); 986f348daf3SPeter Lieven /* HP1: Send_Packet State */ 987f7ba8d7fSJohn Snow assert_bit_set(data, DRQ | DRDY); 988f7ba8d7fSJohn Snow assert_bit_clear(data, ERR | DF | BSY); 989f7ba8d7fSJohn Snow 990f7ba8d7fSJohn Snow /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */ 991b4ba67d9SDavid Gibson send_scsi_cdb_read10(dev, ide_bar, 0, nblocks); 992f7ba8d7fSJohn Snow 993f7ba8d7fSJohn Snow /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes. 994f7ba8d7fSJohn Snow * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes. 995f7ba8d7fSJohn Snow * We allow an odd limit only when the remaining transfer size is 996f7ba8d7fSJohn Snow * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only 997f7ba8d7fSJohn Snow * request n blocks, so our request size is always even. 998f7ba8d7fSJohn Snow * For this reason, we assume there is never a hanging byte to fetch. */ 999f7ba8d7fSJohn Snow g_assert(!(rxsize & 1)); 1000f7ba8d7fSJohn Snow limit = BYTE_COUNT_LIMIT & ~1; 1001f7ba8d7fSJohn Snow for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) { 1002f7ba8d7fSJohn Snow size_t offset = i * (limit / 2); 1003f7ba8d7fSJohn Snow size_t rem = (rxsize / 2) - offset; 1004a421f3c3SJohn Snow 1005a421f3c3SJohn Snow /* HP3: INTRQ_Wait */ 10064a61c3abSThomas Huth ide_wait_intr(qts, IDE_PRIMARY_IRQ); 1007a421f3c3SJohn Snow 1008a421f3c3SJohn Snow /* HP2: Check_Status_B (and clear IRQ) */ 10094a61c3abSThomas Huth data = ide_wait_clear(qts, BSY); 1010f348daf3SPeter Lieven assert_bit_set(data, DRQ | DRDY); 1011f348daf3SPeter Lieven assert_bit_clear(data, ERR | DF | BSY); 1012a421f3c3SJohn Snow 1013f348daf3SPeter Lieven /* HP4: Transfer_Data */ 1014f7ba8d7fSJohn Snow for (j = 0; j < MIN((limit / 2), rem); j++) { 1015b4ba67d9SDavid Gibson rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar, 1016b4ba67d9SDavid Gibson reg_data)); 1017f7ba8d7fSJohn Snow } 1018f7ba8d7fSJohn Snow } 1019a421f3c3SJohn Snow 1020a421f3c3SJohn Snow /* Check for final completion IRQ */ 10214a61c3abSThomas Huth ide_wait_intr(qts, IDE_PRIMARY_IRQ); 1022a421f3c3SJohn Snow 1023a421f3c3SJohn Snow /* Sanity check final state */ 10244a61c3abSThomas Huth data = ide_wait_clear(qts, DRQ); 1025f7ba8d7fSJohn Snow assert_bit_set(data, DRDY); 1026f7ba8d7fSJohn Snow assert_bit_clear(data, DRQ | ERR | DF | BSY); 1027f7ba8d7fSJohn Snow 1028f7ba8d7fSJohn Snow g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0); 1029f7ba8d7fSJohn Snow g_free(pattern); 1030f7ba8d7fSJohn Snow g_free(rx); 10314a61c3abSThomas Huth test_bmdma_teardown(qts); 1032f5aa4bdcSMarc-André Lureau free_pci_device(dev); 1033f7ba8d7fSJohn Snow } 1034f7ba8d7fSJohn Snow 1035f7ba8d7fSJohn Snow static void test_cdrom_pio(void) 1036f7ba8d7fSJohn Snow { 1037f7ba8d7fSJohn Snow cdrom_pio_impl(1); 1038f7ba8d7fSJohn Snow } 1039f7ba8d7fSJohn Snow 1040f7ba8d7fSJohn Snow static void test_cdrom_pio_large(void) 1041f7ba8d7fSJohn Snow { 1042f7ba8d7fSJohn Snow /* Test a few loops of the PIO DRQ mechanism. */ 1043f7ba8d7fSJohn Snow cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE); 1044f7ba8d7fSJohn Snow } 1045f7ba8d7fSJohn Snow 104600ea63fdSJohn Snow 104700ea63fdSJohn Snow static void test_cdrom_dma(void) 104800ea63fdSJohn Snow { 10494a61c3abSThomas Huth QTestState *qts; 105000ea63fdSJohn Snow static const size_t len = ATAPI_BLOCK_SIZE; 1051543f8f13SJohn Snow size_t ret; 105200ea63fdSJohn Snow char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16); 105300ea63fdSJohn Snow char *rx = g_malloc0(len); 105400ea63fdSJohn Snow uintptr_t guest_buf; 105500ea63fdSJohn Snow PrdtEntry prdt[1]; 105600ea63fdSJohn Snow FILE *fh; 105700ea63fdSJohn Snow 10584a61c3abSThomas Huth qts = ide_test_start( 10594a61c3abSThomas Huth "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " 1060ecfcf713SLev Kujawski "-device ide-cd,drive=sr0,bus=ide.0", tmp_path[0]); 10614a61c3abSThomas Huth qtest_irq_intercept_in(qts, "ioapic"); 106200ea63fdSJohn Snow 1063eb5937baSPaolo Bonzini guest_buf = guest_alloc(&guest_malloc, len); 106400ea63fdSJohn Snow prdt[0].addr = cpu_to_le32(guest_buf); 106500ea63fdSJohn Snow prdt[0].size = cpu_to_le32(len | PRDT_EOT); 106600ea63fdSJohn Snow 106700ea63fdSJohn Snow generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE); 1068ecfcf713SLev Kujawski fh = fopen(tmp_path[0], "wb+"); 1069543f8f13SJohn Snow ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh); 1070543f8f13SJohn Snow g_assert_cmpint(ret, ==, 16); 107100ea63fdSJohn Snow fclose(fh); 107200ea63fdSJohn Snow 10734a61c3abSThomas Huth send_dma_request(qts, CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10); 107400ea63fdSJohn Snow 107500ea63fdSJohn Snow /* Read back data from guest memory into local qtest memory */ 10764a61c3abSThomas Huth qtest_memread(qts, guest_buf, rx, len); 107700ea63fdSJohn Snow g_assert_cmpint(memcmp(pattern, rx, len), ==, 0); 107800ea63fdSJohn Snow 107900ea63fdSJohn Snow g_free(pattern); 108000ea63fdSJohn Snow g_free(rx); 10814a61c3abSThomas Huth test_bmdma_teardown(qts); 108200ea63fdSJohn Snow } 108300ea63fdSJohn Snow 1084acbe4801SKevin Wolf int main(int argc, char **argv) 1085acbe4801SKevin Wolf { 1086be181f87SBin Meng const char *base; 1087ecfcf713SLev Kujawski int i; 1088acbe4801SKevin Wolf int fd; 1089acbe4801SKevin Wolf int ret; 1090acbe4801SKevin Wolf 1091be181f87SBin Meng /* 1092be181f87SBin Meng * "base" stores the starting point where we create temporary files. 1093be181f87SBin Meng * 1094be181f87SBin Meng * On Windows, this is set to the relative path of current working 1095be181f87SBin Meng * directory, because the absolute path causes the blkdebug filename 1096be181f87SBin Meng * parser fail to parse "blkdebug:path/to/config:path/to/image". 1097be181f87SBin Meng */ 1098be181f87SBin Meng #ifndef _WIN32 1099be181f87SBin Meng base = g_get_tmp_dir(); 1100be181f87SBin Meng #else 1101be181f87SBin Meng base = "."; 1102be181f87SBin Meng #endif 1103be181f87SBin Meng 110414a92e5fSPaolo Bonzini /* Create temporary blkdebug instructions */ 1105be181f87SBin Meng debug_path = g_strdup_printf("%s/qtest-blkdebug.XXXXXX", base); 1106be181f87SBin Meng fd = g_mkstemp(debug_path); 110714a92e5fSPaolo Bonzini g_assert(fd >= 0); 110814a92e5fSPaolo Bonzini close(fd); 110914a92e5fSPaolo Bonzini 1110acbe4801SKevin Wolf /* Create a temporary raw image */ 1111ecfcf713SLev Kujawski for (i = 0; i < 2; ++i) { 1112ecfcf713SLev Kujawski tmp_path[i] = g_strdup_printf("%s/qtest.XXXXXX", base); 1113ecfcf713SLev Kujawski fd = g_mkstemp(tmp_path[i]); 1114acbe4801SKevin Wolf g_assert(fd >= 0); 1115acbe4801SKevin Wolf ret = ftruncate(fd, TEST_IMAGE_SIZE); 1116acbe4801SKevin Wolf g_assert(ret == 0); 1117acbe4801SKevin Wolf close(fd); 1118ecfcf713SLev Kujawski } 1119acbe4801SKevin Wolf 1120acbe4801SKevin Wolf /* Run the tests */ 1121acbe4801SKevin Wolf g_test_init(&argc, &argv, NULL); 1122acbe4801SKevin Wolf 1123*622f8eb1SLev Kujawski qtest_add_func("/ide/read_native", test_specify); 1124*622f8eb1SLev Kujawski 1125acbe4801SKevin Wolf qtest_add_func("/ide/identify", test_identify); 1126acbe4801SKevin Wolf 11272cc38a02SLev Kujawski qtest_add_func("/ide/diagnostic", test_diagnostic); 11282cc38a02SLev Kujawski 1129b95739dcSKevin Wolf qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw); 113029e1d473SAnton Nefedov qtest_add_func("/ide/bmdma/trim", test_bmdma_trim); 113159805ae9SAlexander Popov qtest_add_func("/ide/bmdma/various_prdts", test_bmdma_various_prdts); 1132d7b7e580SKevin Wolf qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster); 1133b95739dcSKevin Wolf 1134bd07684aSKevin Wolf qtest_add_func("/ide/flush", test_flush); 1135baca2b9eSJohn Snow qtest_add_func("/ide/flush/nodev", test_flush_nodev); 1136ce317e8dSKevin Wolf qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive); 1137baca2b9eSJohn Snow qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush); 113814a92e5fSPaolo Bonzini 1139f7ba8d7fSJohn Snow qtest_add_func("/ide/cdrom/pio", test_cdrom_pio); 1140f7ba8d7fSJohn Snow qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large); 114100ea63fdSJohn Snow qtest_add_func("/ide/cdrom/dma", test_cdrom_dma); 1142f7ba8d7fSJohn Snow 1143acbe4801SKevin Wolf ret = g_test_run(); 1144acbe4801SKevin Wolf 1145acbe4801SKevin Wolf /* Cleanup */ 1146ecfcf713SLev Kujawski for (i = 0; i < 2; ++i) { 1147ecfcf713SLev Kujawski unlink(tmp_path[i]); 1148ecfcf713SLev Kujawski g_free(tmp_path[i]); 1149ecfcf713SLev Kujawski } 115014a92e5fSPaolo Bonzini unlink(debug_path); 1151354aeeabSBin Meng g_free(debug_path); 1152acbe4801SKevin Wolf 1153acbe4801SKevin Wolf return ret; 1154acbe4801SKevin Wolf } 1155