xref: /qemu/tests/qtest/ide-test.c (revision 546f292d63d6a0cfd1a5121fbd23059047d31191)
1acbe4801SKevin Wolf /*
2acbe4801SKevin Wolf  * IDE test cases
3acbe4801SKevin Wolf  *
4acbe4801SKevin Wolf  * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com>
5acbe4801SKevin Wolf  *
6acbe4801SKevin Wolf  * Permission is hereby granted, free of charge, to any person obtaining a copy
7acbe4801SKevin Wolf  * of this software and associated documentation files (the "Software"), to deal
8acbe4801SKevin Wolf  * in the Software without restriction, including without limitation the rights
9acbe4801SKevin Wolf  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10acbe4801SKevin Wolf  * copies of the Software, and to permit persons to whom the Software is
11acbe4801SKevin Wolf  * furnished to do so, subject to the following conditions:
12acbe4801SKevin Wolf  *
13acbe4801SKevin Wolf  * The above copyright notice and this permission notice shall be included in
14acbe4801SKevin Wolf  * all copies or substantial portions of the Software.
15acbe4801SKevin Wolf  *
16acbe4801SKevin Wolf  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17acbe4801SKevin Wolf  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18acbe4801SKevin Wolf  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19acbe4801SKevin Wolf  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20acbe4801SKevin Wolf  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21acbe4801SKevin Wolf  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22acbe4801SKevin Wolf  * THE SOFTWARE.
23acbe4801SKevin Wolf  */
24acbe4801SKevin Wolf 
2553239262SPeter Maydell #include "qemu/osdep.h"
26acbe4801SKevin Wolf 
27acbe4801SKevin Wolf 
28a2ce7dbdSPaolo Bonzini #include "libqos/libqtest.h"
2972c85e94SJohn Snow #include "libqos/libqos.h"
30b95739dcSKevin Wolf #include "libqos/pci-pc.h"
31b95739dcSKevin Wolf #include "libqos/malloc-pc.h"
32055a1efcSMarkus Armbruster #include "qapi/qmp/qdict.h"
33acbe4801SKevin Wolf #include "qemu-common.h"
3458369e22SPaolo Bonzini #include "qemu/bswap.h"
35b95739dcSKevin Wolf #include "hw/pci/pci_ids.h"
36b95739dcSKevin Wolf #include "hw/pci/pci_regs.h"
37acbe4801SKevin Wolf 
38055a1efcSMarkus Armbruster /* TODO actually test the results and get rid of this */
394a61c3abSThomas Huth #define qmp_discard_response(q, ...) qobject_unref(qtest_qmp(q, __VA_ARGS__))
40055a1efcSMarkus Armbruster 
41acbe4801SKevin Wolf #define TEST_IMAGE_SIZE 64 * 1024 * 1024
42acbe4801SKevin Wolf 
43acbe4801SKevin Wolf #define IDE_PCI_DEV     1
44acbe4801SKevin Wolf #define IDE_PCI_FUNC    1
45acbe4801SKevin Wolf 
46acbe4801SKevin Wolf #define IDE_BASE 0x1f0
47acbe4801SKevin Wolf #define IDE_PRIMARY_IRQ 14
48acbe4801SKevin Wolf 
49f7ba8d7fSJohn Snow #define ATAPI_BLOCK_SIZE 2048
50f7ba8d7fSJohn Snow 
51f7ba8d7fSJohn Snow /* How many bytes to receive via ATAPI PIO at one time.
52f7ba8d7fSJohn Snow  * Must be less than 0xFFFF. */
53f7ba8d7fSJohn Snow #define BYTE_COUNT_LIMIT 5120
54f7ba8d7fSJohn Snow 
55acbe4801SKevin Wolf enum {
56acbe4801SKevin Wolf     reg_data        = 0x0,
5700ea63fdSJohn Snow     reg_feature     = 0x1,
5829e1d473SAnton Nefedov     reg_error       = 0x1,
59acbe4801SKevin Wolf     reg_nsectors    = 0x2,
60acbe4801SKevin Wolf     reg_lba_low     = 0x3,
61acbe4801SKevin Wolf     reg_lba_middle  = 0x4,
62acbe4801SKevin Wolf     reg_lba_high    = 0x5,
63acbe4801SKevin Wolf     reg_device      = 0x6,
64acbe4801SKevin Wolf     reg_status      = 0x7,
65acbe4801SKevin Wolf     reg_command     = 0x7,
66acbe4801SKevin Wolf };
67acbe4801SKevin Wolf 
68acbe4801SKevin Wolf enum {
69acbe4801SKevin Wolf     BSY     = 0x80,
70acbe4801SKevin Wolf     DRDY    = 0x40,
71acbe4801SKevin Wolf     DF      = 0x20,
72acbe4801SKevin Wolf     DRQ     = 0x08,
73acbe4801SKevin Wolf     ERR     = 0x01,
74acbe4801SKevin Wolf };
75acbe4801SKevin Wolf 
7629e1d473SAnton Nefedov /* Error field */
7729e1d473SAnton Nefedov enum {
7829e1d473SAnton Nefedov     ABRT    = 0x04,
7929e1d473SAnton Nefedov };
8029e1d473SAnton Nefedov 
81acbe4801SKevin Wolf enum {
82c27d5656SKevin Wolf     DEV     = 0x10,
83b95739dcSKevin Wolf     LBA     = 0x40,
84b95739dcSKevin Wolf };
85b95739dcSKevin Wolf 
86b95739dcSKevin Wolf enum {
87b95739dcSKevin Wolf     bmreg_cmd       = 0x0,
88b95739dcSKevin Wolf     bmreg_status    = 0x2,
89b95739dcSKevin Wolf     bmreg_prdt      = 0x4,
90b95739dcSKevin Wolf };
91b95739dcSKevin Wolf 
92b95739dcSKevin Wolf enum {
9329e1d473SAnton Nefedov     CMD_DSM         = 0x06,
94b95739dcSKevin Wolf     CMD_READ_DMA    = 0xc8,
95b95739dcSKevin Wolf     CMD_WRITE_DMA   = 0xca,
96bd07684aSKevin Wolf     CMD_FLUSH_CACHE = 0xe7,
97acbe4801SKevin Wolf     CMD_IDENTIFY    = 0xec,
98f7ba8d7fSJohn Snow     CMD_PACKET      = 0xa0,
99948eaed1SKevin Wolf 
100948eaed1SKevin Wolf     CMDF_ABORT      = 0x100,
101d7b7e580SKevin Wolf     CMDF_NO_BM      = 0x200,
102acbe4801SKevin Wolf };
103acbe4801SKevin Wolf 
104b95739dcSKevin Wolf enum {
105b95739dcSKevin Wolf     BM_CMD_START    =  0x1,
106b95739dcSKevin Wolf     BM_CMD_WRITE    =  0x8, /* write = from device to memory */
107b95739dcSKevin Wolf };
108b95739dcSKevin Wolf 
109b95739dcSKevin Wolf enum {
110b95739dcSKevin Wolf     BM_STS_ACTIVE   =  0x1,
111b95739dcSKevin Wolf     BM_STS_ERROR    =  0x2,
112b95739dcSKevin Wolf     BM_STS_INTR     =  0x4,
113b95739dcSKevin Wolf };
114b95739dcSKevin Wolf 
115b95739dcSKevin Wolf enum {
116b95739dcSKevin Wolf     PRDT_EOT        = 0x80000000,
117b95739dcSKevin Wolf };
118b95739dcSKevin Wolf 
119acbe4801SKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
120acbe4801SKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
121acbe4801SKevin Wolf 
122b95739dcSKevin Wolf static QPCIBus *pcibus = NULL;
123eb5937baSPaolo Bonzini static QGuestAllocator guest_malloc;
124b95739dcSKevin Wolf 
125acbe4801SKevin Wolf static char tmp_path[] = "/tmp/qtest.XXXXXX";
12614a92e5fSPaolo Bonzini static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX";
127acbe4801SKevin Wolf 
1284a61c3abSThomas Huth static QTestState *ide_test_start(const char *cmdline_fmt, ...)
129acbe4801SKevin Wolf {
1304a61c3abSThomas Huth     QTestState *qts;
131fedcc379SDr. David Alan Gilbert     g_autofree char *full_fmt = g_strdup_printf("-machine pc %s", cmdline_fmt);
132acbe4801SKevin Wolf     va_list ap;
133acbe4801SKevin Wolf 
134acbe4801SKevin Wolf     va_start(ap, cmdline_fmt);
135fedcc379SDr. David Alan Gilbert     qts = qtest_vinitf(full_fmt, ap);
136acbe4801SKevin Wolf     va_end(ap);
137acbe4801SKevin Wolf 
1384a61c3abSThomas Huth     pc_alloc_init(&guest_malloc, qts, 0);
139e42de189SJohn Snow 
1404a61c3abSThomas Huth     return qts;
141acbe4801SKevin Wolf }
142acbe4801SKevin Wolf 
1434a61c3abSThomas Huth static void ide_test_quit(QTestState *qts)
144acbe4801SKevin Wolf {
1453b6b0a8aSThomas Huth     if (pcibus) {
1463b6b0a8aSThomas Huth         qpci_free_pc(pcibus);
1473b6b0a8aSThomas Huth         pcibus = NULL;
1483b6b0a8aSThomas Huth     }
149eb5937baSPaolo Bonzini     alloc_destroy(&guest_malloc);
1504a61c3abSThomas Huth     qtest_quit(qts);
151acbe4801SKevin Wolf }
152acbe4801SKevin Wolf 
1534a61c3abSThomas Huth static QPCIDevice *get_pci_device(QTestState *qts, QPCIBar *bmdma_bar,
1544a61c3abSThomas Huth                                   QPCIBar *ide_bar)
155b95739dcSKevin Wolf {
156b95739dcSKevin Wolf     QPCIDevice *dev;
157b95739dcSKevin Wolf     uint16_t vendor_id, device_id;
158b95739dcSKevin Wolf 
159b95739dcSKevin Wolf     if (!pcibus) {
1604a61c3abSThomas Huth         pcibus = qpci_new_pc(qts, NULL);
161b95739dcSKevin Wolf     }
162b95739dcSKevin Wolf 
163b95739dcSKevin Wolf     /* Find PCI device and verify it's the right one */
164b95739dcSKevin Wolf     dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC));
165b95739dcSKevin Wolf     g_assert(dev != NULL);
166b95739dcSKevin Wolf 
167b95739dcSKevin Wolf     vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID);
168b95739dcSKevin Wolf     device_id = qpci_config_readw(dev, PCI_DEVICE_ID);
169b95739dcSKevin Wolf     g_assert(vendor_id == PCI_VENDOR_ID_INTEL);
170b95739dcSKevin Wolf     g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1);
171b95739dcSKevin Wolf 
172b95739dcSKevin Wolf     /* Map bmdma BAR */
173b4ba67d9SDavid Gibson     *bmdma_bar = qpci_iomap(dev, 4, NULL);
1749c268f8aSDavid Gibson 
175b4ba67d9SDavid Gibson     *ide_bar = qpci_legacy_iomap(dev, IDE_BASE);
176b95739dcSKevin Wolf 
177b95739dcSKevin Wolf     qpci_device_enable(dev);
178b95739dcSKevin Wolf 
179b95739dcSKevin Wolf     return dev;
180b95739dcSKevin Wolf }
181b95739dcSKevin Wolf 
182b95739dcSKevin Wolf static void free_pci_device(QPCIDevice *dev)
183b95739dcSKevin Wolf {
184b95739dcSKevin Wolf     /* libqos doesn't have a function for this, so free it manually */
185b95739dcSKevin Wolf     g_free(dev);
186b95739dcSKevin Wolf }
187b95739dcSKevin Wolf 
188b95739dcSKevin Wolf typedef struct PrdtEntry {
189b95739dcSKevin Wolf     uint32_t addr;
190b95739dcSKevin Wolf     uint32_t size;
191b95739dcSKevin Wolf } QEMU_PACKED PrdtEntry;
192b95739dcSKevin Wolf 
193b95739dcSKevin Wolf #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
194b95739dcSKevin Wolf #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
195b95739dcSKevin Wolf 
19629e1d473SAnton Nefedov static uint64_t trim_range_le(uint64_t sector, uint16_t count)
19729e1d473SAnton Nefedov {
19829e1d473SAnton Nefedov     /* 2-byte range, 6-byte LBA */
19929e1d473SAnton Nefedov     return cpu_to_le64(((uint64_t)count << 48) + sector);
20029e1d473SAnton Nefedov }
20129e1d473SAnton Nefedov 
2024a61c3abSThomas Huth static int send_dma_request(QTestState *qts, int cmd, uint64_t sector,
2034a61c3abSThomas Huth                             int nb_sectors, PrdtEntry *prdt, int prdt_entries,
204b4ba67d9SDavid Gibson                             void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar,
2059c268f8aSDavid Gibson                                              uint64_t sector, int nb_sectors))
206b95739dcSKevin Wolf {
207b95739dcSKevin Wolf     QPCIDevice *dev;
208b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
209b95739dcSKevin Wolf     uintptr_t guest_prdt;
210b95739dcSKevin Wolf     size_t len;
211b95739dcSKevin Wolf     bool from_dev;
212b95739dcSKevin Wolf     uint8_t status;
213948eaed1SKevin Wolf     int flags;
214b95739dcSKevin Wolf 
2154a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
216b95739dcSKevin Wolf 
217948eaed1SKevin Wolf     flags = cmd & ~0xff;
218948eaed1SKevin Wolf     cmd &= 0xff;
219948eaed1SKevin Wolf 
220b95739dcSKevin Wolf     switch (cmd) {
221b95739dcSKevin Wolf     case CMD_READ_DMA:
22200ea63fdSJohn Snow     case CMD_PACKET:
22300ea63fdSJohn Snow         /* Assuming we only test data reads w/ ATAPI, otherwise we need to know
22400ea63fdSJohn Snow          * the SCSI command being sent in the packet, too. */
225b95739dcSKevin Wolf         from_dev = true;
226b95739dcSKevin Wolf         break;
22729e1d473SAnton Nefedov     case CMD_DSM:
228b95739dcSKevin Wolf     case CMD_WRITE_DMA:
229b95739dcSKevin Wolf         from_dev = false;
230b95739dcSKevin Wolf         break;
231b95739dcSKevin Wolf     default:
232b95739dcSKevin Wolf         g_assert_not_reached();
233b95739dcSKevin Wolf     }
234b95739dcSKevin Wolf 
235d7b7e580SKevin Wolf     if (flags & CMDF_NO_BM) {
236d7b7e580SKevin Wolf         qpci_config_writew(dev, PCI_COMMAND,
237d7b7e580SKevin Wolf                            PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
238d7b7e580SKevin Wolf     }
239d7b7e580SKevin Wolf 
240b95739dcSKevin Wolf     /* Select device 0 */
241b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA);
242b95739dcSKevin Wolf 
243b95739dcSKevin Wolf     /* Stop any running transfer, clear any pending interrupt */
244b4ba67d9SDavid Gibson     qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
245b4ba67d9SDavid Gibson     qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR);
246b95739dcSKevin Wolf 
247b95739dcSKevin Wolf     /* Setup PRDT */
248b95739dcSKevin Wolf     len = sizeof(*prdt) * prdt_entries;
249eb5937baSPaolo Bonzini     guest_prdt = guest_alloc(&guest_malloc, len);
2504a61c3abSThomas Huth     qtest_memwrite(qts, guest_prdt, prdt, len);
251b4ba67d9SDavid Gibson     qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt);
252b95739dcSKevin Wolf 
253b95739dcSKevin Wolf     /* ATA DMA command */
25400ea63fdSJohn Snow     if (cmd == CMD_PACKET) {
25500ea63fdSJohn Snow         /* Enables ATAPI DMA; otherwise PIO is attempted */
256b4ba67d9SDavid Gibson         qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
25700ea63fdSJohn Snow     } else {
25829e1d473SAnton Nefedov         if (cmd == CMD_DSM) {
25929e1d473SAnton Nefedov             /* trim bit */
26029e1d473SAnton Nefedov             qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
26129e1d473SAnton Nefedov         }
262b4ba67d9SDavid Gibson         qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors);
263b4ba67d9SDavid Gibson         qpci_io_writeb(dev, ide_bar, reg_lba_low,    sector & 0xff);
264b4ba67d9SDavid Gibson         qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff);
265b4ba67d9SDavid Gibson         qpci_io_writeb(dev, ide_bar, reg_lba_high,   (sector >> 16) & 0xff);
26600ea63fdSJohn Snow     }
267b95739dcSKevin Wolf 
268b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, cmd);
269b95739dcSKevin Wolf 
27000ea63fdSJohn Snow     if (post_exec) {
271b4ba67d9SDavid Gibson         post_exec(dev, ide_bar, sector, nb_sectors);
27200ea63fdSJohn Snow     }
27300ea63fdSJohn Snow 
274b95739dcSKevin Wolf     /* Start DMA transfer */
275b4ba67d9SDavid Gibson     qpci_io_writeb(dev, bmdma_bar, bmreg_cmd,
2769c268f8aSDavid Gibson                    BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0));
277b95739dcSKevin Wolf 
278948eaed1SKevin Wolf     if (flags & CMDF_ABORT) {
279b4ba67d9SDavid Gibson         qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
280948eaed1SKevin Wolf     }
281948eaed1SKevin Wolf 
282b95739dcSKevin Wolf     /* Wait for the DMA transfer to complete */
283b95739dcSKevin Wolf     do {
284b4ba67d9SDavid Gibson         status = qpci_io_readb(dev, bmdma_bar, bmreg_status);
285b95739dcSKevin Wolf     } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE);
286b95739dcSKevin Wolf 
2874a61c3abSThomas Huth     g_assert_cmpint(qtest_get_irq(qts, IDE_PRIMARY_IRQ), ==,
2884a61c3abSThomas Huth                     !!(status & BM_STS_INTR));
289b95739dcSKevin Wolf 
290b95739dcSKevin Wolf     /* Check IDE status code */
291b4ba67d9SDavid Gibson     assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY);
292b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ);
293b95739dcSKevin Wolf 
294b95739dcSKevin Wolf     /* Reading the status register clears the IRQ */
2954a61c3abSThomas Huth     g_assert(!qtest_get_irq(qts, IDE_PRIMARY_IRQ));
296b95739dcSKevin Wolf 
297b95739dcSKevin Wolf     /* Stop DMA transfer if still active */
298b95739dcSKevin Wolf     if (status & BM_STS_ACTIVE) {
299b4ba67d9SDavid Gibson         qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
300b95739dcSKevin Wolf     }
301b95739dcSKevin Wolf 
302b95739dcSKevin Wolf     free_pci_device(dev);
303b95739dcSKevin Wolf 
304b95739dcSKevin Wolf     return status;
305b95739dcSKevin Wolf }
306b95739dcSKevin Wolf 
3074a61c3abSThomas Huth static QTestState *test_bmdma_setup(void)
3084a61c3abSThomas Huth {
3094a61c3abSThomas Huth     QTestState *qts;
3104a61c3abSThomas Huth 
3114a61c3abSThomas Huth     qts = ide_test_start(
3124a61c3abSThomas Huth         "-drive file=%s,if=ide,cache=writeback,format=raw "
3134a61c3abSThomas Huth         "-global ide-hd.serial=%s -global ide-hd.ver=%s",
3144a61c3abSThomas Huth         tmp_path, "testdisk", "version");
3154a61c3abSThomas Huth     qtest_irq_intercept_in(qts, "ioapic");
3164a61c3abSThomas Huth 
3174a61c3abSThomas Huth     return qts;
3184a61c3abSThomas Huth }
3194a61c3abSThomas Huth 
3204a61c3abSThomas Huth static void test_bmdma_teardown(QTestState *qts)
3214a61c3abSThomas Huth {
3224a61c3abSThomas Huth     ide_test_quit(qts);
3234a61c3abSThomas Huth }
3244a61c3abSThomas Huth 
325b95739dcSKevin Wolf static void test_bmdma_simple_rw(void)
326b95739dcSKevin Wolf {
3274a61c3abSThomas Huth     QTestState *qts;
3289c268f8aSDavid Gibson     QPCIDevice *dev;
329b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
330b95739dcSKevin Wolf     uint8_t status;
331b95739dcSKevin Wolf     uint8_t *buf;
332b95739dcSKevin Wolf     uint8_t *cmpbuf;
333b95739dcSKevin Wolf     size_t len = 512;
3344a61c3abSThomas Huth     uintptr_t guest_buf;
3354a61c3abSThomas Huth     PrdtEntry prdt[1];
336b95739dcSKevin Wolf 
3374a61c3abSThomas Huth     qts = test_bmdma_setup();
338b95739dcSKevin Wolf 
3394a61c3abSThomas Huth     guest_buf  = guest_alloc(&guest_malloc, len);
3404a61c3abSThomas Huth     prdt[0].addr = cpu_to_le32(guest_buf);
3414a61c3abSThomas Huth     prdt[0].size = cpu_to_le32(len | PRDT_EOT);
3424a61c3abSThomas Huth 
3434a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
3449c268f8aSDavid Gibson 
345b95739dcSKevin Wolf     buf = g_malloc(len);
346b95739dcSKevin Wolf     cmpbuf = g_malloc(len);
347b95739dcSKevin Wolf 
348b95739dcSKevin Wolf     /* Write 0x55 pattern to sector 0 */
349b95739dcSKevin Wolf     memset(buf, 0x55, len);
3504a61c3abSThomas Huth     qtest_memwrite(qts, guest_buf, buf, len);
351b95739dcSKevin Wolf 
3524a61c3abSThomas Huth     status = send_dma_request(qts, CMD_WRITE_DMA, 0, 1, prdt,
35300ea63fdSJohn Snow                               ARRAY_SIZE(prdt), NULL);
354b95739dcSKevin Wolf     g_assert_cmphex(status, ==, BM_STS_INTR);
355b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
356b95739dcSKevin Wolf 
357b95739dcSKevin Wolf     /* Write 0xaa pattern to sector 1 */
358b95739dcSKevin Wolf     memset(buf, 0xaa, len);
3594a61c3abSThomas Huth     qtest_memwrite(qts, guest_buf, buf, len);
360b95739dcSKevin Wolf 
3614a61c3abSThomas Huth     status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
36200ea63fdSJohn Snow                               ARRAY_SIZE(prdt), NULL);
363b95739dcSKevin Wolf     g_assert_cmphex(status, ==, BM_STS_INTR);
364b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
365b95739dcSKevin Wolf 
366b95739dcSKevin Wolf     /* Read and verify 0x55 pattern in sector 0 */
367b95739dcSKevin Wolf     memset(cmpbuf, 0x55, len);
368b95739dcSKevin Wolf 
3694a61c3abSThomas Huth     status = send_dma_request(qts, CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt),
3704a61c3abSThomas Huth                               NULL);
371b95739dcSKevin Wolf     g_assert_cmphex(status, ==, BM_STS_INTR);
372b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
373b95739dcSKevin Wolf 
3744a61c3abSThomas Huth     qtest_memread(qts, guest_buf, buf, len);
375b95739dcSKevin Wolf     g_assert(memcmp(buf, cmpbuf, len) == 0);
376b95739dcSKevin Wolf 
377b95739dcSKevin Wolf     /* Read and verify 0xaa pattern in sector 1 */
378b95739dcSKevin Wolf     memset(cmpbuf, 0xaa, len);
379b95739dcSKevin Wolf 
3804a61c3abSThomas Huth     status = send_dma_request(qts, CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt),
3814a61c3abSThomas Huth                               NULL);
382b95739dcSKevin Wolf     g_assert_cmphex(status, ==, BM_STS_INTR);
383b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
384b95739dcSKevin Wolf 
3854a61c3abSThomas Huth     qtest_memread(qts, guest_buf, buf, len);
386b95739dcSKevin Wolf     g_assert(memcmp(buf, cmpbuf, len) == 0);
387b95739dcSKevin Wolf 
388f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
389b95739dcSKevin Wolf     g_free(buf);
390b95739dcSKevin Wolf     g_free(cmpbuf);
3914a61c3abSThomas Huth 
3924a61c3abSThomas Huth     test_bmdma_teardown(qts);
393b95739dcSKevin Wolf }
394b95739dcSKevin Wolf 
39529e1d473SAnton Nefedov static void test_bmdma_trim(void)
39629e1d473SAnton Nefedov {
3974a61c3abSThomas Huth     QTestState *qts;
39829e1d473SAnton Nefedov     QPCIDevice *dev;
39929e1d473SAnton Nefedov     QPCIBar bmdma_bar, ide_bar;
40029e1d473SAnton Nefedov     uint8_t status;
40129e1d473SAnton Nefedov     const uint64_t trim_range[] = { trim_range_le(0, 2),
40229e1d473SAnton Nefedov                                     trim_range_le(6, 8),
40329e1d473SAnton Nefedov                                     trim_range_le(10, 1),
40429e1d473SAnton Nefedov                                   };
40529e1d473SAnton Nefedov     const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2);
40629e1d473SAnton Nefedov     size_t len = 512;
40729e1d473SAnton Nefedov     uint8_t *buf;
4084a61c3abSThomas Huth     uintptr_t guest_buf;
4094a61c3abSThomas Huth     PrdtEntry prdt[1];
41029e1d473SAnton Nefedov 
4114a61c3abSThomas Huth     qts = test_bmdma_setup();
41229e1d473SAnton Nefedov 
4134a61c3abSThomas Huth     guest_buf = guest_alloc(&guest_malloc, len);
4144a61c3abSThomas Huth     prdt[0].addr = cpu_to_le32(guest_buf),
4154a61c3abSThomas Huth     prdt[0].size = cpu_to_le32(len | PRDT_EOT),
4164a61c3abSThomas Huth 
4174a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
41829e1d473SAnton Nefedov 
41929e1d473SAnton Nefedov     buf = g_malloc(len);
42029e1d473SAnton Nefedov 
42129e1d473SAnton Nefedov     /* Normal request */
42229e1d473SAnton Nefedov     *((uint64_t *)buf) = trim_range[0];
42329e1d473SAnton Nefedov     *((uint64_t *)buf + 1) = trim_range[1];
42429e1d473SAnton Nefedov 
4254a61c3abSThomas Huth     qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
42629e1d473SAnton Nefedov 
4274a61c3abSThomas Huth     status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
42829e1d473SAnton Nefedov                               ARRAY_SIZE(prdt), NULL);
42929e1d473SAnton Nefedov     g_assert_cmphex(status, ==, BM_STS_INTR);
43029e1d473SAnton Nefedov     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
43129e1d473SAnton Nefedov 
43229e1d473SAnton Nefedov     /* Request contains invalid range */
43329e1d473SAnton Nefedov     *((uint64_t *)buf) = trim_range[2];
43429e1d473SAnton Nefedov     *((uint64_t *)buf + 1) = bad_range;
43529e1d473SAnton Nefedov 
4364a61c3abSThomas Huth     qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
43729e1d473SAnton Nefedov 
4384a61c3abSThomas Huth     status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
43929e1d473SAnton Nefedov                               ARRAY_SIZE(prdt), NULL);
44029e1d473SAnton Nefedov     g_assert_cmphex(status, ==, BM_STS_INTR);
44129e1d473SAnton Nefedov     assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR);
44229e1d473SAnton Nefedov     assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT);
44329e1d473SAnton Nefedov 
44429e1d473SAnton Nefedov     free_pci_device(dev);
44529e1d473SAnton Nefedov     g_free(buf);
4464a61c3abSThomas Huth     test_bmdma_teardown(qts);
44729e1d473SAnton Nefedov }
44829e1d473SAnton Nefedov 
44959805ae9SAlexander Popov /*
45059805ae9SAlexander Popov  * This test is developed according to the Programming Interface for
45159805ae9SAlexander Popov  * Bus Master IDE Controller (Revision 1.0 5/16/94)
45259805ae9SAlexander Popov  */
45359805ae9SAlexander Popov static void test_bmdma_various_prdts(void)
454948eaed1SKevin Wolf {
45559805ae9SAlexander Popov     int sectors = 0;
45659805ae9SAlexander Popov     uint32_t size = 0;
457948eaed1SKevin Wolf 
45859805ae9SAlexander Popov     for (sectors = 1; sectors <= 256; sectors *= 2) {
45959805ae9SAlexander Popov         QTestState *qts = NULL;
46059805ae9SAlexander Popov         QPCIDevice *dev = NULL;
46159805ae9SAlexander Popov         QPCIBar bmdma_bar, ide_bar;
46259805ae9SAlexander Popov 
46359805ae9SAlexander Popov         qts = test_bmdma_setup();
46459805ae9SAlexander Popov         dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
46559805ae9SAlexander Popov 
46659805ae9SAlexander Popov         for (size = 0; size < 65536; size += 256) {
46759805ae9SAlexander Popov             uint32_t req_size = sectors * 512;
46859805ae9SAlexander Popov             uint32_t prd_size = size & 0xfffe; /* bit 0 is always set to 0 */
46959805ae9SAlexander Popov             uint8_t ret = 0;
47059805ae9SAlexander Popov             uint8_t req_status = 0;
47159805ae9SAlexander Popov             uint8_t abort_req_status = 0;
472948eaed1SKevin Wolf             PrdtEntry prdt[] = {
473262f27b9SKevin Wolf                 {
474262f27b9SKevin Wolf                     .addr = 0,
47559805ae9SAlexander Popov                     .size = cpu_to_le32(size | PRDT_EOT),
476262f27b9SKevin Wolf                 },
477948eaed1SKevin Wolf             };
478948eaed1SKevin Wolf 
47959805ae9SAlexander Popov             /* A value of zero in PRD size indicates 64K */
48059805ae9SAlexander Popov             if (prd_size == 0) {
48159805ae9SAlexander Popov                 prd_size = 65536;
48259805ae9SAlexander Popov             }
4834a61c3abSThomas Huth 
48459805ae9SAlexander Popov             /*
48559805ae9SAlexander Popov              * 1. If PRDs specified a smaller size than the IDE transfer
48659805ae9SAlexander Popov              * size, then the Interrupt and Active bits in the Controller
48759805ae9SAlexander Popov              * status register are not set (Error Condition).
48859805ae9SAlexander Popov              *
48959805ae9SAlexander Popov              * 2. If the size of the physical memory regions was equal to
49059805ae9SAlexander Popov              * the IDE device transfer size, the Interrupt bit in the
49159805ae9SAlexander Popov              * Controller status register is set to 1, Active bit is set to 0.
49259805ae9SAlexander Popov              *
49359805ae9SAlexander Popov              * 3. If PRDs specified a larger size than the IDE transfer size,
49459805ae9SAlexander Popov              * the Interrupt and Active bits in the Controller status register
49559805ae9SAlexander Popov              * are both set to 1.
49659805ae9SAlexander Popov              */
49759805ae9SAlexander Popov             if (prd_size < req_size) {
49859805ae9SAlexander Popov                 req_status = 0;
49959805ae9SAlexander Popov                 abort_req_status = 0;
50059805ae9SAlexander Popov             } else if (prd_size == req_size) {
50159805ae9SAlexander Popov                 req_status = BM_STS_INTR;
50259805ae9SAlexander Popov                 abort_req_status = BM_STS_INTR;
50359805ae9SAlexander Popov             } else {
50459805ae9SAlexander Popov                 req_status = BM_STS_ACTIVE | BM_STS_INTR;
50559805ae9SAlexander Popov                 abort_req_status = BM_STS_INTR;
50659805ae9SAlexander Popov             }
5079c268f8aSDavid Gibson 
50859805ae9SAlexander Popov             /* Test the request */
50959805ae9SAlexander Popov             ret = send_dma_request(qts, CMD_READ_DMA, 0, sectors,
51000ea63fdSJohn Snow                                    prdt, ARRAY_SIZE(prdt), NULL);
51159805ae9SAlexander Popov             g_assert_cmphex(ret, ==, req_status);
512b4ba67d9SDavid Gibson             assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
513948eaed1SKevin Wolf 
51459805ae9SAlexander Popov             /* Now test aborting the same request */
51559805ae9SAlexander Popov             ret = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0,
51659805ae9SAlexander Popov                                    sectors, prdt, ARRAY_SIZE(prdt), NULL);
51759805ae9SAlexander Popov             g_assert_cmphex(ret, ==, abort_req_status);
518b4ba67d9SDavid Gibson             assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
51959805ae9SAlexander Popov         }
52059805ae9SAlexander Popov 
521f5aa4bdcSMarc-André Lureau         free_pci_device(dev);
5224a61c3abSThomas Huth         test_bmdma_teardown(qts);
523948eaed1SKevin Wolf     }
524948eaed1SKevin Wolf }
525948eaed1SKevin Wolf 
526d7b7e580SKevin Wolf static void test_bmdma_no_busmaster(void)
527d7b7e580SKevin Wolf {
5284a61c3abSThomas Huth     QTestState *qts;
5299c268f8aSDavid Gibson     QPCIDevice *dev;
530b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
531d7b7e580SKevin Wolf     uint8_t status;
532d7b7e580SKevin Wolf 
5334a61c3abSThomas Huth     qts = test_bmdma_setup();
5344a61c3abSThomas Huth 
5354a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
5369c268f8aSDavid Gibson 
537d7b7e580SKevin Wolf     /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be
538d7b7e580SKevin Wolf      * able to access it anyway because the Bus Master bit in the PCI command
539d7b7e580SKevin Wolf      * register isn't set. This is complete nonsense, but it used to be pretty
540d7b7e580SKevin Wolf      * good at confusing and occasionally crashing qemu. */
541d7b7e580SKevin Wolf     PrdtEntry prdt[4096] = { };
542d7b7e580SKevin Wolf 
5434a61c3abSThomas Huth     status = send_dma_request(qts, CMD_READ_DMA | CMDF_NO_BM, 0, 512,
54400ea63fdSJohn Snow                               prdt, ARRAY_SIZE(prdt), NULL);
545d7b7e580SKevin Wolf 
546d7b7e580SKevin Wolf     /* Not entirely clear what the expected result is, but this is what we get
547d7b7e580SKevin Wolf      * in practice. At least we want to be aware of any changes. */
548d7b7e580SKevin Wolf     g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
549b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
550f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
5514a61c3abSThomas Huth     test_bmdma_teardown(qts);
552b95739dcSKevin Wolf }
553b95739dcSKevin Wolf 
554262f27b9SKevin Wolf static void string_cpu_to_be16(uint16_t *s, size_t bytes)
555262f27b9SKevin Wolf {
556262f27b9SKevin Wolf     g_assert((bytes & 1) == 0);
557262f27b9SKevin Wolf     bytes /= 2;
558262f27b9SKevin Wolf 
559262f27b9SKevin Wolf     while (bytes--) {
560262f27b9SKevin Wolf         *s = cpu_to_be16(*s);
561262f27b9SKevin Wolf         s++;
562262f27b9SKevin Wolf     }
563262f27b9SKevin Wolf }
564262f27b9SKevin Wolf 
565acbe4801SKevin Wolf static void test_identify(void)
566acbe4801SKevin Wolf {
5674a61c3abSThomas Huth     QTestState *qts;
5689c268f8aSDavid Gibson     QPCIDevice *dev;
569b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
570acbe4801SKevin Wolf     uint8_t data;
571acbe4801SKevin Wolf     uint16_t buf[256];
572acbe4801SKevin Wolf     int i;
573acbe4801SKevin Wolf     int ret;
574acbe4801SKevin Wolf 
5754a61c3abSThomas Huth     qts = ide_test_start(
576572023f7SKevin Wolf         "-drive file=%s,if=ide,cache=writeback,format=raw "
577572023f7SKevin Wolf         "-global ide-hd.serial=%s -global ide-hd.ver=%s",
578acbe4801SKevin Wolf         tmp_path, "testdisk", "version");
579acbe4801SKevin Wolf 
5804a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
5819c268f8aSDavid Gibson 
582acbe4801SKevin Wolf     /* IDENTIFY command on device 0*/
583b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0);
584b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY);
585acbe4801SKevin Wolf 
586acbe4801SKevin Wolf     /* Read in the IDENTIFY buffer and check registers */
587b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_device);
588c27d5656SKevin Wolf     g_assert_cmpint(data & DEV, ==, 0);
589acbe4801SKevin Wolf 
590acbe4801SKevin Wolf     for (i = 0; i < 256; i++) {
591b4ba67d9SDavid Gibson         data = qpci_io_readb(dev, ide_bar, reg_status);
592acbe4801SKevin Wolf         assert_bit_set(data, DRDY | DRQ);
593acbe4801SKevin Wolf         assert_bit_clear(data, BSY | DF | ERR);
594acbe4801SKevin Wolf 
595b4ba67d9SDavid Gibson         buf[i] = qpci_io_readw(dev, ide_bar, reg_data);
596acbe4801SKevin Wolf     }
597acbe4801SKevin Wolf 
598b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_status);
599acbe4801SKevin Wolf     assert_bit_set(data, DRDY);
600acbe4801SKevin Wolf     assert_bit_clear(data, BSY | DF | ERR | DRQ);
601acbe4801SKevin Wolf 
602acbe4801SKevin Wolf     /* Check serial number/version in the buffer */
603262f27b9SKevin Wolf     string_cpu_to_be16(&buf[10], 20);
604262f27b9SKevin Wolf     ret = memcmp(&buf[10], "testdisk            ", 20);
605acbe4801SKevin Wolf     g_assert(ret == 0);
606acbe4801SKevin Wolf 
607262f27b9SKevin Wolf     string_cpu_to_be16(&buf[23], 8);
608262f27b9SKevin Wolf     ret = memcmp(&buf[23], "version ", 8);
609acbe4801SKevin Wolf     g_assert(ret == 0);
610acbe4801SKevin Wolf 
611acbe4801SKevin Wolf     /* Write cache enabled bit */
612acbe4801SKevin Wolf     assert_bit_set(buf[85], 0x20);
613acbe4801SKevin Wolf 
6144a61c3abSThomas Huth     ide_test_quit(qts);
615f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
616acbe4801SKevin Wolf }
617acbe4801SKevin Wolf 
6182dd7e10dSEvgeny Yakovlev /*
6192dd7e10dSEvgeny Yakovlev  * Write sector 1 with random data to make IDE storage dirty
6202dd7e10dSEvgeny Yakovlev  * Needed for flush tests so that flushes actually go though the block layer
6212dd7e10dSEvgeny Yakovlev  */
6224a61c3abSThomas Huth static void make_dirty(QTestState *qts, uint8_t device)
6232dd7e10dSEvgeny Yakovlev {
6249c268f8aSDavid Gibson     QPCIDevice *dev;
625b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
6262dd7e10dSEvgeny Yakovlev     uint8_t status;
6272dd7e10dSEvgeny Yakovlev     size_t len = 512;
6282dd7e10dSEvgeny Yakovlev     uintptr_t guest_buf;
6292dd7e10dSEvgeny Yakovlev     void* buf;
6302dd7e10dSEvgeny Yakovlev 
6314a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
6329c268f8aSDavid Gibson 
633eb5937baSPaolo Bonzini     guest_buf = guest_alloc(&guest_malloc, len);
6342dd7e10dSEvgeny Yakovlev     buf = g_malloc(len);
6356048018eSJohn Snow     memset(buf, rand() % 255 + 1, len);
6362dd7e10dSEvgeny Yakovlev     g_assert(guest_buf);
6372dd7e10dSEvgeny Yakovlev     g_assert(buf);
6382dd7e10dSEvgeny Yakovlev 
6394a61c3abSThomas Huth     qtest_memwrite(qts, guest_buf, buf, len);
6402dd7e10dSEvgeny Yakovlev 
6412dd7e10dSEvgeny Yakovlev     PrdtEntry prdt[] = {
6422dd7e10dSEvgeny Yakovlev         {
6432dd7e10dSEvgeny Yakovlev             .addr = cpu_to_le32(guest_buf),
6442dd7e10dSEvgeny Yakovlev             .size = cpu_to_le32(len | PRDT_EOT),
6452dd7e10dSEvgeny Yakovlev         },
6462dd7e10dSEvgeny Yakovlev     };
6472dd7e10dSEvgeny Yakovlev 
6484a61c3abSThomas Huth     status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
6492dd7e10dSEvgeny Yakovlev                               ARRAY_SIZE(prdt), NULL);
6502dd7e10dSEvgeny Yakovlev     g_assert_cmphex(status, ==, BM_STS_INTR);
651b4ba67d9SDavid Gibson     assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
6522dd7e10dSEvgeny Yakovlev 
6532dd7e10dSEvgeny Yakovlev     g_free(buf);
654f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
6552dd7e10dSEvgeny Yakovlev }
6562dd7e10dSEvgeny Yakovlev 
657bd07684aSKevin Wolf static void test_flush(void)
658bd07684aSKevin Wolf {
6594a61c3abSThomas Huth     QTestState *qts;
6609c268f8aSDavid Gibson     QPCIDevice *dev;
661b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
662bd07684aSKevin Wolf     uint8_t data;
663bd07684aSKevin Wolf 
6644a61c3abSThomas Huth     qts = ide_test_start(
665b8e665e4SKevin Wolf         "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw",
666bd07684aSKevin Wolf         tmp_path);
667bd07684aSKevin Wolf 
6684a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
6699c268f8aSDavid Gibson 
6704a61c3abSThomas Huth     qtest_irq_intercept_in(qts, "ioapic");
6712dd7e10dSEvgeny Yakovlev 
6722dd7e10dSEvgeny Yakovlev     /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
6734a61c3abSThomas Huth     make_dirty(qts, 0);
6742dd7e10dSEvgeny Yakovlev 
675bd07684aSKevin Wolf     /* Delay the completion of the flush request until we explicitly do it */
6764a61c3abSThomas Huth     g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"break flush_to_os A\""));
677bd07684aSKevin Wolf 
678bd07684aSKevin Wolf     /* FLUSH CACHE command on device 0*/
679b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0);
680b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
681bd07684aSKevin Wolf 
682bd07684aSKevin Wolf     /* Check status while request is in flight*/
683b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_status);
684bd07684aSKevin Wolf     assert_bit_set(data, BSY | DRDY);
685bd07684aSKevin Wolf     assert_bit_clear(data, DF | ERR | DRQ);
686bd07684aSKevin Wolf 
687bd07684aSKevin Wolf     /* Complete the command */
6884a61c3abSThomas Huth     g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"resume A\""));
689bd07684aSKevin Wolf 
690bd07684aSKevin Wolf     /* Check registers */
691b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_device);
692bd07684aSKevin Wolf     g_assert_cmpint(data & DEV, ==, 0);
693bd07684aSKevin Wolf 
69422bfa16eSMichael Roth     do {
695b4ba67d9SDavid Gibson         data = qpci_io_readb(dev, ide_bar, reg_status);
69622bfa16eSMichael Roth     } while (data & BSY);
69722bfa16eSMichael Roth 
698bd07684aSKevin Wolf     assert_bit_set(data, DRDY);
699bd07684aSKevin Wolf     assert_bit_clear(data, BSY | DF | ERR | DRQ);
700bd07684aSKevin Wolf 
7014a61c3abSThomas Huth     ide_test_quit(qts);
702f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
703bd07684aSKevin Wolf }
704bd07684aSKevin Wolf 
705*546f292dSThomas Huth static void test_pci_retry_flush(void)
70614a92e5fSPaolo Bonzini {
7074a61c3abSThomas Huth     QTestState *qts;
7089c268f8aSDavid Gibson     QPCIDevice *dev;
709b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
71014a92e5fSPaolo Bonzini     uint8_t data;
71114a92e5fSPaolo Bonzini 
71214a92e5fSPaolo Bonzini     prepare_blkdebug_script(debug_path, "flush_to_disk");
71314a92e5fSPaolo Bonzini 
7144a61c3abSThomas Huth     qts = ide_test_start(
715b8e665e4SKevin Wolf         "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw,"
716b8e665e4SKevin Wolf         "rerror=stop,werror=stop",
71714a92e5fSPaolo Bonzini         debug_path, tmp_path);
71814a92e5fSPaolo Bonzini 
7194a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
7209c268f8aSDavid Gibson 
7214a61c3abSThomas Huth     qtest_irq_intercept_in(qts, "ioapic");
7222dd7e10dSEvgeny Yakovlev 
7232dd7e10dSEvgeny Yakovlev     /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
7244a61c3abSThomas Huth     make_dirty(qts, 0);
7252dd7e10dSEvgeny Yakovlev 
72614a92e5fSPaolo Bonzini     /* FLUSH CACHE command on device 0*/
727b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0);
728b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
72914a92e5fSPaolo Bonzini 
73014a92e5fSPaolo Bonzini     /* Check status while request is in flight*/
731b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_status);
73214a92e5fSPaolo Bonzini     assert_bit_set(data, BSY | DRDY);
73314a92e5fSPaolo Bonzini     assert_bit_clear(data, DF | ERR | DRQ);
73414a92e5fSPaolo Bonzini 
7354a61c3abSThomas Huth     qtest_qmp_eventwait(qts, "STOP");
73614a92e5fSPaolo Bonzini 
73714a92e5fSPaolo Bonzini     /* Complete the command */
7384a61c3abSThomas Huth     qmp_discard_response(qts, "{'execute':'cont' }");
73914a92e5fSPaolo Bonzini 
74014a92e5fSPaolo Bonzini     /* Check registers */
741b4ba67d9SDavid Gibson     data = qpci_io_readb(dev, ide_bar, reg_device);
74214a92e5fSPaolo Bonzini     g_assert_cmpint(data & DEV, ==, 0);
74314a92e5fSPaolo Bonzini 
74414a92e5fSPaolo Bonzini     do {
745b4ba67d9SDavid Gibson         data = qpci_io_readb(dev, ide_bar, reg_status);
74614a92e5fSPaolo Bonzini     } while (data & BSY);
74714a92e5fSPaolo Bonzini 
74814a92e5fSPaolo Bonzini     assert_bit_set(data, DRDY);
74914a92e5fSPaolo Bonzini     assert_bit_clear(data, BSY | DF | ERR | DRQ);
75014a92e5fSPaolo Bonzini 
7514a61c3abSThomas Huth     ide_test_quit(qts);
752f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
75314a92e5fSPaolo Bonzini }
75414a92e5fSPaolo Bonzini 
755f7f3ff1dSKevin Wolf static void test_flush_nodev(void)
756f7f3ff1dSKevin Wolf {
7574a61c3abSThomas Huth     QTestState *qts;
7589c268f8aSDavid Gibson     QPCIDevice *dev;
759b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
7609c268f8aSDavid Gibson 
7614a61c3abSThomas Huth     qts = ide_test_start("");
762f7f3ff1dSKevin Wolf 
7634a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
7649c268f8aSDavid Gibson 
765f7f3ff1dSKevin Wolf     /* FLUSH CACHE command on device 0*/
766b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0);
767b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
768f7f3ff1dSKevin Wolf 
769f7f3ff1dSKevin Wolf     /* Just testing that qemu doesn't crash... */
770f7f3ff1dSKevin Wolf 
771f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
7724a61c3abSThomas Huth     ide_test_quit(qts);
773f7f3ff1dSKevin Wolf }
774f7f3ff1dSKevin Wolf 
775ce317e8dSKevin Wolf static void test_flush_empty_drive(void)
776ce317e8dSKevin Wolf {
7774a61c3abSThomas Huth     QTestState *qts;
778ce317e8dSKevin Wolf     QPCIDevice *dev;
779ce317e8dSKevin Wolf     QPCIBar bmdma_bar, ide_bar;
780ce317e8dSKevin Wolf 
7814a61c3abSThomas Huth     qts = ide_test_start("-device ide-cd,bus=ide.0");
7824a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
783ce317e8dSKevin Wolf 
784ce317e8dSKevin Wolf     /* FLUSH CACHE command on device 0 */
785ce317e8dSKevin Wolf     qpci_io_writeb(dev, ide_bar, reg_device, 0);
786ce317e8dSKevin Wolf     qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
787ce317e8dSKevin Wolf 
788ce317e8dSKevin Wolf     /* Just testing that qemu doesn't crash... */
789ce317e8dSKevin Wolf 
790ce317e8dSKevin Wolf     free_pci_device(dev);
7914a61c3abSThomas Huth     ide_test_quit(qts);
792ce317e8dSKevin Wolf }
793ce317e8dSKevin Wolf 
794f7ba8d7fSJohn Snow typedef struct Read10CDB {
795f7ba8d7fSJohn Snow     uint8_t opcode;
796f7ba8d7fSJohn Snow     uint8_t flags;
797f7ba8d7fSJohn Snow     uint32_t lba;
798f7ba8d7fSJohn Snow     uint8_t reserved;
799f7ba8d7fSJohn Snow     uint16_t nblocks;
800f7ba8d7fSJohn Snow     uint8_t control;
801f7ba8d7fSJohn Snow     uint16_t padding;
802f7ba8d7fSJohn Snow } __attribute__((__packed__)) Read10CDB;
803f7ba8d7fSJohn Snow 
804b4ba67d9SDavid Gibson static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar,
8059c268f8aSDavid Gibson                                  uint64_t lba, int nblocks)
806f7ba8d7fSJohn Snow {
807f7ba8d7fSJohn Snow     Read10CDB pkt = { .padding = 0 };
808f7ba8d7fSJohn Snow     int i;
809f7ba8d7fSJohn Snow 
81000ea63fdSJohn Snow     g_assert_cmpint(lba, <=, UINT32_MAX);
81100ea63fdSJohn Snow     g_assert_cmpint(nblocks, <=, UINT16_MAX);
81200ea63fdSJohn Snow     g_assert_cmpint(nblocks, >=, 0);
81300ea63fdSJohn Snow 
814f7ba8d7fSJohn Snow     /* Construct SCSI CDB packet */
815f7ba8d7fSJohn Snow     pkt.opcode = 0x28;
816f7ba8d7fSJohn Snow     pkt.lba = cpu_to_be32(lba);
817f7ba8d7fSJohn Snow     pkt.nblocks = cpu_to_be16(nblocks);
818f7ba8d7fSJohn Snow 
819f7ba8d7fSJohn Snow     /* Send Packet */
820f7ba8d7fSJohn Snow     for (i = 0; i < sizeof(Read10CDB)/2; i++) {
821b4ba67d9SDavid Gibson         qpci_io_writew(dev, ide_bar, reg_data,
8229c268f8aSDavid Gibson                        le16_to_cpu(((uint16_t *)&pkt)[i]));
823f7ba8d7fSJohn Snow     }
824f7ba8d7fSJohn Snow }
825f7ba8d7fSJohn Snow 
8264a61c3abSThomas Huth static void nsleep(QTestState *qts, int64_t nsecs)
827f7ba8d7fSJohn Snow {
828f7ba8d7fSJohn Snow     const struct timespec val = { .tv_nsec = nsecs };
829f7ba8d7fSJohn Snow     nanosleep(&val, NULL);
8304a61c3abSThomas Huth     qtest_clock_set(qts, nsecs);
831f7ba8d7fSJohn Snow }
832f7ba8d7fSJohn Snow 
8334a61c3abSThomas Huth static uint8_t ide_wait_clear(QTestState *qts, uint8_t flag)
834f7ba8d7fSJohn Snow {
8359c268f8aSDavid Gibson     QPCIDevice *dev;
836b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
837f7ba8d7fSJohn Snow     uint8_t data;
8389c73517cSJohn Snow     time_t st;
839f7ba8d7fSJohn Snow 
8404a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
8419c268f8aSDavid Gibson 
842f7ba8d7fSJohn Snow     /* Wait with a 5 second timeout */
8439c73517cSJohn Snow     time(&st);
8449c73517cSJohn Snow     while (true) {
845b4ba67d9SDavid Gibson         data = qpci_io_readb(dev, ide_bar, reg_status);
846f7ba8d7fSJohn Snow         if (!(data & flag)) {
847f5aa4bdcSMarc-André Lureau             free_pci_device(dev);
848f7ba8d7fSJohn Snow             return data;
849f7ba8d7fSJohn Snow         }
8509c73517cSJohn Snow         if (difftime(time(NULL), st) > 5.0) {
8519c73517cSJohn Snow             break;
8529c73517cSJohn Snow         }
8534a61c3abSThomas Huth         nsleep(qts, 400);
854f7ba8d7fSJohn Snow     }
855f7ba8d7fSJohn Snow     g_assert_not_reached();
856f7ba8d7fSJohn Snow }
857f7ba8d7fSJohn Snow 
8584a61c3abSThomas Huth static void ide_wait_intr(QTestState *qts, int irq)
859f7ba8d7fSJohn Snow {
8609c73517cSJohn Snow     time_t st;
861f7ba8d7fSJohn Snow     bool intr;
862f7ba8d7fSJohn Snow 
8639c73517cSJohn Snow     time(&st);
8649c73517cSJohn Snow     while (true) {
8654a61c3abSThomas Huth         intr = qtest_get_irq(qts, irq);
866f7ba8d7fSJohn Snow         if (intr) {
867f7ba8d7fSJohn Snow             return;
868f7ba8d7fSJohn Snow         }
8699c73517cSJohn Snow         if (difftime(time(NULL), st) > 5.0) {
8709c73517cSJohn Snow             break;
8719c73517cSJohn Snow         }
8724a61c3abSThomas Huth         nsleep(qts, 400);
873f7ba8d7fSJohn Snow     }
874f7ba8d7fSJohn Snow 
875f7ba8d7fSJohn Snow     g_assert_not_reached();
876f7ba8d7fSJohn Snow }
877f7ba8d7fSJohn Snow 
878f7ba8d7fSJohn Snow static void cdrom_pio_impl(int nblocks)
879f7ba8d7fSJohn Snow {
8804a61c3abSThomas Huth     QTestState *qts;
8819c268f8aSDavid Gibson     QPCIDevice *dev;
882b4ba67d9SDavid Gibson     QPCIBar bmdma_bar, ide_bar;
883f7ba8d7fSJohn Snow     FILE *fh;
884f7ba8d7fSJohn Snow     int patt_blocks = MAX(16, nblocks);
885f7ba8d7fSJohn Snow     size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks;
886f7ba8d7fSJohn Snow     char *pattern = g_malloc(patt_len);
887f7ba8d7fSJohn Snow     size_t rxsize = ATAPI_BLOCK_SIZE * nblocks;
888f7ba8d7fSJohn Snow     uint16_t *rx = g_malloc0(rxsize);
889f7ba8d7fSJohn Snow     int i, j;
890f7ba8d7fSJohn Snow     uint8_t data;
891f7ba8d7fSJohn Snow     uint16_t limit;
892543f8f13SJohn Snow     size_t ret;
893f7ba8d7fSJohn Snow 
894f7ba8d7fSJohn Snow     /* Prepopulate the CDROM with an interesting pattern */
895f7ba8d7fSJohn Snow     generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE);
896f7ba8d7fSJohn Snow     fh = fopen(tmp_path, "w+");
897543f8f13SJohn Snow     ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh);
898543f8f13SJohn Snow     g_assert_cmpint(ret, ==, patt_blocks);
899f7ba8d7fSJohn Snow     fclose(fh);
900f7ba8d7fSJohn Snow 
9014a61c3abSThomas Huth     qts = ide_test_start(
9024a61c3abSThomas Huth             "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
903f7ba8d7fSJohn Snow             "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
9044a61c3abSThomas Huth     dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9054a61c3abSThomas Huth     qtest_irq_intercept_in(qts, "ioapic");
906f7ba8d7fSJohn Snow 
907f7ba8d7fSJohn Snow     /* PACKET command on device 0 */
908b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_device, 0);
909b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF);
910b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF));
911b4ba67d9SDavid Gibson     qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET);
912f348daf3SPeter Lieven     /* HP0: Check_Status_A State */
9134a61c3abSThomas Huth     nsleep(qts, 400);
9144a61c3abSThomas Huth     data = ide_wait_clear(qts, BSY);
915f348daf3SPeter Lieven     /* HP1: Send_Packet State */
916f7ba8d7fSJohn Snow     assert_bit_set(data, DRQ | DRDY);
917f7ba8d7fSJohn Snow     assert_bit_clear(data, ERR | DF | BSY);
918f7ba8d7fSJohn Snow 
919f7ba8d7fSJohn Snow     /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */
920b4ba67d9SDavid Gibson     send_scsi_cdb_read10(dev, ide_bar, 0, nblocks);
921f7ba8d7fSJohn Snow 
922f7ba8d7fSJohn Snow     /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes.
923f7ba8d7fSJohn Snow      * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes.
924f7ba8d7fSJohn Snow      * We allow an odd limit only when the remaining transfer size is
925f7ba8d7fSJohn Snow      * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only
926f7ba8d7fSJohn Snow      * request n blocks, so our request size is always even.
927f7ba8d7fSJohn Snow      * For this reason, we assume there is never a hanging byte to fetch. */
928f7ba8d7fSJohn Snow     g_assert(!(rxsize & 1));
929f7ba8d7fSJohn Snow     limit = BYTE_COUNT_LIMIT & ~1;
930f7ba8d7fSJohn Snow     for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) {
931f7ba8d7fSJohn Snow         size_t offset = i * (limit / 2);
932f7ba8d7fSJohn Snow         size_t rem = (rxsize / 2) - offset;
933a421f3c3SJohn Snow 
934a421f3c3SJohn Snow         /* HP3: INTRQ_Wait */
9354a61c3abSThomas Huth         ide_wait_intr(qts, IDE_PRIMARY_IRQ);
936a421f3c3SJohn Snow 
937a421f3c3SJohn Snow         /* HP2: Check_Status_B (and clear IRQ) */
9384a61c3abSThomas Huth         data = ide_wait_clear(qts, BSY);
939f348daf3SPeter Lieven         assert_bit_set(data, DRQ | DRDY);
940f348daf3SPeter Lieven         assert_bit_clear(data, ERR | DF | BSY);
941a421f3c3SJohn Snow 
942f348daf3SPeter Lieven         /* HP4: Transfer_Data */
943f7ba8d7fSJohn Snow         for (j = 0; j < MIN((limit / 2), rem); j++) {
944b4ba67d9SDavid Gibson             rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar,
945b4ba67d9SDavid Gibson                                                        reg_data));
946f7ba8d7fSJohn Snow         }
947f7ba8d7fSJohn Snow     }
948a421f3c3SJohn Snow 
949a421f3c3SJohn Snow     /* Check for final completion IRQ */
9504a61c3abSThomas Huth     ide_wait_intr(qts, IDE_PRIMARY_IRQ);
951a421f3c3SJohn Snow 
952a421f3c3SJohn Snow     /* Sanity check final state */
9534a61c3abSThomas Huth     data = ide_wait_clear(qts, DRQ);
954f7ba8d7fSJohn Snow     assert_bit_set(data, DRDY);
955f7ba8d7fSJohn Snow     assert_bit_clear(data, DRQ | ERR | DF | BSY);
956f7ba8d7fSJohn Snow 
957f7ba8d7fSJohn Snow     g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0);
958f7ba8d7fSJohn Snow     g_free(pattern);
959f7ba8d7fSJohn Snow     g_free(rx);
9604a61c3abSThomas Huth     test_bmdma_teardown(qts);
961f5aa4bdcSMarc-André Lureau     free_pci_device(dev);
962f7ba8d7fSJohn Snow }
963f7ba8d7fSJohn Snow 
964f7ba8d7fSJohn Snow static void test_cdrom_pio(void)
965f7ba8d7fSJohn Snow {
966f7ba8d7fSJohn Snow     cdrom_pio_impl(1);
967f7ba8d7fSJohn Snow }
968f7ba8d7fSJohn Snow 
969f7ba8d7fSJohn Snow static void test_cdrom_pio_large(void)
970f7ba8d7fSJohn Snow {
971f7ba8d7fSJohn Snow     /* Test a few loops of the PIO DRQ mechanism. */
972f7ba8d7fSJohn Snow     cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE);
973f7ba8d7fSJohn Snow }
974f7ba8d7fSJohn Snow 
97500ea63fdSJohn Snow 
97600ea63fdSJohn Snow static void test_cdrom_dma(void)
97700ea63fdSJohn Snow {
9784a61c3abSThomas Huth     QTestState *qts;
97900ea63fdSJohn Snow     static const size_t len = ATAPI_BLOCK_SIZE;
980543f8f13SJohn Snow     size_t ret;
98100ea63fdSJohn Snow     char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16);
98200ea63fdSJohn Snow     char *rx = g_malloc0(len);
98300ea63fdSJohn Snow     uintptr_t guest_buf;
98400ea63fdSJohn Snow     PrdtEntry prdt[1];
98500ea63fdSJohn Snow     FILE *fh;
98600ea63fdSJohn Snow 
9874a61c3abSThomas Huth     qts = ide_test_start(
9884a61c3abSThomas Huth             "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
98900ea63fdSJohn Snow             "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
9904a61c3abSThomas Huth     qtest_irq_intercept_in(qts, "ioapic");
99100ea63fdSJohn Snow 
992eb5937baSPaolo Bonzini     guest_buf = guest_alloc(&guest_malloc, len);
99300ea63fdSJohn Snow     prdt[0].addr = cpu_to_le32(guest_buf);
99400ea63fdSJohn Snow     prdt[0].size = cpu_to_le32(len | PRDT_EOT);
99500ea63fdSJohn Snow 
99600ea63fdSJohn Snow     generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE);
99700ea63fdSJohn Snow     fh = fopen(tmp_path, "w+");
998543f8f13SJohn Snow     ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh);
999543f8f13SJohn Snow     g_assert_cmpint(ret, ==, 16);
100000ea63fdSJohn Snow     fclose(fh);
100100ea63fdSJohn Snow 
10024a61c3abSThomas Huth     send_dma_request(qts, CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10);
100300ea63fdSJohn Snow 
100400ea63fdSJohn Snow     /* Read back data from guest memory into local qtest memory */
10054a61c3abSThomas Huth     qtest_memread(qts, guest_buf, rx, len);
100600ea63fdSJohn Snow     g_assert_cmpint(memcmp(pattern, rx, len), ==, 0);
100700ea63fdSJohn Snow 
100800ea63fdSJohn Snow     g_free(pattern);
100900ea63fdSJohn Snow     g_free(rx);
10104a61c3abSThomas Huth     test_bmdma_teardown(qts);
101100ea63fdSJohn Snow }
101200ea63fdSJohn Snow 
1013acbe4801SKevin Wolf int main(int argc, char **argv)
1014acbe4801SKevin Wolf {
1015acbe4801SKevin Wolf     int fd;
1016acbe4801SKevin Wolf     int ret;
1017acbe4801SKevin Wolf 
101814a92e5fSPaolo Bonzini     /* Create temporary blkdebug instructions */
101914a92e5fSPaolo Bonzini     fd = mkstemp(debug_path);
102014a92e5fSPaolo Bonzini     g_assert(fd >= 0);
102114a92e5fSPaolo Bonzini     close(fd);
102214a92e5fSPaolo Bonzini 
1023acbe4801SKevin Wolf     /* Create a temporary raw image */
1024acbe4801SKevin Wolf     fd = mkstemp(tmp_path);
1025acbe4801SKevin Wolf     g_assert(fd >= 0);
1026acbe4801SKevin Wolf     ret = ftruncate(fd, TEST_IMAGE_SIZE);
1027acbe4801SKevin Wolf     g_assert(ret == 0);
1028acbe4801SKevin Wolf     close(fd);
1029acbe4801SKevin Wolf 
1030acbe4801SKevin Wolf     /* Run the tests */
1031acbe4801SKevin Wolf     g_test_init(&argc, &argv, NULL);
1032acbe4801SKevin Wolf 
1033acbe4801SKevin Wolf     qtest_add_func("/ide/identify", test_identify);
1034acbe4801SKevin Wolf 
1035b95739dcSKevin Wolf     qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw);
103629e1d473SAnton Nefedov     qtest_add_func("/ide/bmdma/trim", test_bmdma_trim);
103759805ae9SAlexander Popov     qtest_add_func("/ide/bmdma/various_prdts", test_bmdma_various_prdts);
1038d7b7e580SKevin Wolf     qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster);
1039b95739dcSKevin Wolf 
1040bd07684aSKevin Wolf     qtest_add_func("/ide/flush", test_flush);
1041baca2b9eSJohn Snow     qtest_add_func("/ide/flush/nodev", test_flush_nodev);
1042ce317e8dSKevin Wolf     qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive);
1043baca2b9eSJohn Snow     qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush);
104414a92e5fSPaolo Bonzini 
1045f7ba8d7fSJohn Snow     qtest_add_func("/ide/cdrom/pio", test_cdrom_pio);
1046f7ba8d7fSJohn Snow     qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large);
104700ea63fdSJohn Snow     qtest_add_func("/ide/cdrom/dma", test_cdrom_dma);
1048f7ba8d7fSJohn Snow 
1049acbe4801SKevin Wolf     ret = g_test_run();
1050acbe4801SKevin Wolf 
1051acbe4801SKevin Wolf     /* Cleanup */
1052acbe4801SKevin Wolf     unlink(tmp_path);
105314a92e5fSPaolo Bonzini     unlink(debug_path);
1054acbe4801SKevin Wolf 
1055acbe4801SKevin Wolf     return ret;
1056acbe4801SKevin Wolf }
1057