xref: /qemu/tcg/tci/tcg-target-has.h (revision e3fcde59c92fb421789890c145d5fffdd3d1672d)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Define target-specific opcode support
4  * Copyright (c) 2009, 2011 Stefan Weil
5  */
6 
7 #ifndef TCG_TARGET_HAS_H
8 #define TCG_TARGET_HAS_H
9 
10 #define TCG_TARGET_HAS_bswap16_i32      1
11 #define TCG_TARGET_HAS_bswap32_i32      1
12 #define TCG_TARGET_HAS_extract2_i32     0
13 #define TCG_TARGET_HAS_ctpop_i32        1
14 #define TCG_TARGET_HAS_negsetcond_i32   0
15 #define TCG_TARGET_HAS_muls2_i32        1
16 #define TCG_TARGET_HAS_qemu_st8_i32     0
17 
18 #if TCG_TARGET_REG_BITS == 64
19 #define TCG_TARGET_HAS_extr_i64_i32     0
20 #define TCG_TARGET_HAS_bswap16_i64      1
21 #define TCG_TARGET_HAS_bswap32_i64      1
22 #define TCG_TARGET_HAS_bswap64_i64      1
23 #define TCG_TARGET_HAS_extract2_i64     0
24 #define TCG_TARGET_HAS_ctpop_i64        1
25 #define TCG_TARGET_HAS_negsetcond_i64   0
26 #define TCG_TARGET_HAS_muls2_i64        1
27 #define TCG_TARGET_HAS_add2_i32         1
28 #define TCG_TARGET_HAS_sub2_i32         1
29 #define TCG_TARGET_HAS_mulu2_i32        1
30 #define TCG_TARGET_HAS_add2_i64         1
31 #define TCG_TARGET_HAS_sub2_i64         1
32 #define TCG_TARGET_HAS_mulu2_i64        1
33 #else
34 #define TCG_TARGET_HAS_mulu2_i32        1
35 #endif /* TCG_TARGET_REG_BITS == 64 */
36 
37 #define TCG_TARGET_HAS_qemu_ldst_i128   0
38 
39 #define TCG_TARGET_HAS_tst              1
40 
41 #define TCG_TARGET_extract_valid(type, ofs, len)   1
42 #define TCG_TARGET_sextract_valid(type, ofs, len)  1
43 #define TCG_TARGET_deposit_valid(type, ofs, len)   1
44 
45 #endif
46