xref: /qemu/tcg/i386/tcg-target.h (revision ffc5ea09afb8f9487ed9d660f54a492889a067c7)
1c896fe29Sbellard /*
2c896fe29Sbellard  * Tiny Code Generator for QEMU
3c896fe29Sbellard  *
4c896fe29Sbellard  * Copyright (c) 2008 Fabrice Bellard
5c896fe29Sbellard  *
6c896fe29Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7c896fe29Sbellard  * of this software and associated documentation files (the "Software"), to deal
8c896fe29Sbellard  * in the Software without restriction, including without limitation the rights
9c896fe29Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10c896fe29Sbellard  * copies of the Software, and to permit persons to whom the Software is
11c896fe29Sbellard  * furnished to do so, subject to the following conditions:
12c896fe29Sbellard  *
13c896fe29Sbellard  * The above copyright notice and this permission notice shall be included in
14c896fe29Sbellard  * all copies or substantial portions of the Software.
15c896fe29Sbellard  *
16c896fe29Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c896fe29Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c896fe29Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19c896fe29Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20c896fe29Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21c896fe29Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22c896fe29Sbellard  * THE SOFTWARE.
23c896fe29Sbellard  */
24c896fe29Sbellard #define TCG_TARGET_I386 1
25c896fe29Sbellard 
26c896fe29Sbellard //#define TCG_TARGET_WORDS_BIGENDIAN
27c896fe29Sbellard 
285d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
295d8a4f8fSRichard Henderson # define TCG_TARGET_NB_REGS 16
305d8a4f8fSRichard Henderson #else
31c896fe29Sbellard # define TCG_TARGET_NB_REGS 8
325d8a4f8fSRichard Henderson #endif
33c896fe29Sbellard 
34771142c2SRichard Henderson typedef enum {
35c896fe29Sbellard     TCG_REG_EAX = 0,
36c896fe29Sbellard     TCG_REG_ECX,
37c896fe29Sbellard     TCG_REG_EDX,
38c896fe29Sbellard     TCG_REG_EBX,
39c896fe29Sbellard     TCG_REG_ESP,
40c896fe29Sbellard     TCG_REG_EBP,
41c896fe29Sbellard     TCG_REG_ESI,
42c896fe29Sbellard     TCG_REG_EDI,
435d8a4f8fSRichard Henderson 
445d8a4f8fSRichard Henderson     /* 64-bit registers; always define the symbols to avoid
455d8a4f8fSRichard Henderson        too much if-deffing.  */
465d8a4f8fSRichard Henderson     TCG_REG_R8,
475d8a4f8fSRichard Henderson     TCG_REG_R9,
485d8a4f8fSRichard Henderson     TCG_REG_R10,
495d8a4f8fSRichard Henderson     TCG_REG_R11,
505d8a4f8fSRichard Henderson     TCG_REG_R12,
515d8a4f8fSRichard Henderson     TCG_REG_R13,
525d8a4f8fSRichard Henderson     TCG_REG_R14,
535d8a4f8fSRichard Henderson     TCG_REG_R15,
545d8a4f8fSRichard Henderson     TCG_REG_RAX = TCG_REG_EAX,
555d8a4f8fSRichard Henderson     TCG_REG_RCX = TCG_REG_ECX,
565d8a4f8fSRichard Henderson     TCG_REG_RDX = TCG_REG_EDX,
575d8a4f8fSRichard Henderson     TCG_REG_RBX = TCG_REG_EBX,
585d8a4f8fSRichard Henderson     TCG_REG_RSP = TCG_REG_ESP,
595d8a4f8fSRichard Henderson     TCG_REG_RBP = TCG_REG_EBP,
605d8a4f8fSRichard Henderson     TCG_REG_RSI = TCG_REG_ESI,
615d8a4f8fSRichard Henderson     TCG_REG_RDI = TCG_REG_EDI,
62771142c2SRichard Henderson } TCGReg;
63c896fe29Sbellard 
645d8a4f8fSRichard Henderson #define TCG_CT_CONST_S32 0x100
655d8a4f8fSRichard Henderson #define TCG_CT_CONST_U32 0x200
665d8a4f8fSRichard Henderson 
67c896fe29Sbellard /* used for function call generation */
68c896fe29Sbellard #define TCG_REG_CALL_STACK TCG_REG_ESP
69c896fe29Sbellard #define TCG_TARGET_STACK_ALIGN 16
7039cf05d3Sbellard #define TCG_TARGET_CALL_STACK_OFFSET 0
71c896fe29Sbellard 
729619376cSaurel32 /* optional instructions */
7325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_div2_i32         1
7425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i32          1
7525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32        1
7625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32       1
7725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32        1
7825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32       1
7925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32      1
8025c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32      1
8125c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i32          1
8225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i32          1
8325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i32         0
8425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i32          0
8525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i32          0
8625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i32         0
8725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i32          0
88a4773324SJan Kiszka #define TCG_TARGET_HAS_deposit_i32      1
89*ffc5ea09SRichard Henderson #define TCG_TARGET_HAS_movcond_i32      0
909619376cSaurel32 
915d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
9225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_div2_i64         1
9325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i64          1
9425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i64        1
9525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i64       1
9625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext32s_i64       1
9725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i64        1
9825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i64       1
9925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext32u_i64       1
10025c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i64      1
10125c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i64      1
10225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap64_i64      1
10325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i64          1
10425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i64          1
10525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i64         0
10625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i64          0
10725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i64          0
10825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i64         0
10925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i64          0
110a4773324SJan Kiszka #define TCG_TARGET_HAS_deposit_i64      1
111*ffc5ea09SRichard Henderson #define TCG_TARGET_HAS_movcond_i64      0
1125d8a4f8fSRichard Henderson #endif
1135d8a4f8fSRichard Henderson 
114a4773324SJan Kiszka #define TCG_TARGET_deposit_i32_valid(ofs, len) \
115a4773324SJan Kiszka     (((ofs) == 0 && (len) == 8) || ((ofs) == 8 && (len) == 8) || \
116a4773324SJan Kiszka      ((ofs) == 0 && (len) == 16))
117a4773324SJan Kiszka #define TCG_TARGET_deposit_i64_valid    TCG_TARGET_deposit_i32_valid
118a4773324SJan Kiszka 
119379f6698SPaul Brook #define TCG_TARGET_HAS_GUEST_BASE
120379f6698SPaul Brook 
1215d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
1225d8a4f8fSRichard Henderson # define TCG_AREG0 TCG_REG_R14
1235d8a4f8fSRichard Henderson #else
124c896fe29Sbellard # define TCG_AREG0 TCG_REG_EBP
1255d8a4f8fSRichard Henderson #endif
126c896fe29Sbellard 
127f57a5160SStefan Weil static inline void flush_icache_range(tcg_target_ulong start,
128f57a5160SStefan Weil                                       tcg_target_ulong stop)
129c896fe29Sbellard {
130c896fe29Sbellard }
131