xref: /qemu/tcg/i386/tcg-target.h (revision 5d8a4f8f4aa5b63eb3cc2a2234ffb8d4f0a2af50)
1c896fe29Sbellard /*
2c896fe29Sbellard  * Tiny Code Generator for QEMU
3c896fe29Sbellard  *
4c896fe29Sbellard  * Copyright (c) 2008 Fabrice Bellard
5c896fe29Sbellard  *
6c896fe29Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7c896fe29Sbellard  * of this software and associated documentation files (the "Software"), to deal
8c896fe29Sbellard  * in the Software without restriction, including without limitation the rights
9c896fe29Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10c896fe29Sbellard  * copies of the Software, and to permit persons to whom the Software is
11c896fe29Sbellard  * furnished to do so, subject to the following conditions:
12c896fe29Sbellard  *
13c896fe29Sbellard  * The above copyright notice and this permission notice shall be included in
14c896fe29Sbellard  * all copies or substantial portions of the Software.
15c896fe29Sbellard  *
16c896fe29Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c896fe29Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c896fe29Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19c896fe29Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20c896fe29Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21c896fe29Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22c896fe29Sbellard  * THE SOFTWARE.
23c896fe29Sbellard  */
24c896fe29Sbellard #define TCG_TARGET_I386 1
25c896fe29Sbellard 
26*5d8a4f8fSRichard Henderson #if defined(__x86_64__)
27*5d8a4f8fSRichard Henderson # define TCG_TARGET_REG_BITS 64
28*5d8a4f8fSRichard Henderson #else
29c896fe29Sbellard # define TCG_TARGET_REG_BITS 32
30*5d8a4f8fSRichard Henderson #endif
31c896fe29Sbellard //#define TCG_TARGET_WORDS_BIGENDIAN
32c896fe29Sbellard 
33*5d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
34*5d8a4f8fSRichard Henderson # define TCG_TARGET_NB_REGS 16
35*5d8a4f8fSRichard Henderson #else
36c896fe29Sbellard # define TCG_TARGET_NB_REGS 8
37*5d8a4f8fSRichard Henderson #endif
38c896fe29Sbellard 
39c896fe29Sbellard enum {
40c896fe29Sbellard     TCG_REG_EAX = 0,
41c896fe29Sbellard     TCG_REG_ECX,
42c896fe29Sbellard     TCG_REG_EDX,
43c896fe29Sbellard     TCG_REG_EBX,
44c896fe29Sbellard     TCG_REG_ESP,
45c896fe29Sbellard     TCG_REG_EBP,
46c896fe29Sbellard     TCG_REG_ESI,
47c896fe29Sbellard     TCG_REG_EDI,
48*5d8a4f8fSRichard Henderson 
49*5d8a4f8fSRichard Henderson     /* 64-bit registers; always define the symbols to avoid
50*5d8a4f8fSRichard Henderson        too much if-deffing.  */
51*5d8a4f8fSRichard Henderson     TCG_REG_R8,
52*5d8a4f8fSRichard Henderson     TCG_REG_R9,
53*5d8a4f8fSRichard Henderson     TCG_REG_R10,
54*5d8a4f8fSRichard Henderson     TCG_REG_R11,
55*5d8a4f8fSRichard Henderson     TCG_REG_R12,
56*5d8a4f8fSRichard Henderson     TCG_REG_R13,
57*5d8a4f8fSRichard Henderson     TCG_REG_R14,
58*5d8a4f8fSRichard Henderson     TCG_REG_R15,
59*5d8a4f8fSRichard Henderson     TCG_REG_RAX = TCG_REG_EAX,
60*5d8a4f8fSRichard Henderson     TCG_REG_RCX = TCG_REG_ECX,
61*5d8a4f8fSRichard Henderson     TCG_REG_RDX = TCG_REG_EDX,
62*5d8a4f8fSRichard Henderson     TCG_REG_RBX = TCG_REG_EBX,
63*5d8a4f8fSRichard Henderson     TCG_REG_RSP = TCG_REG_ESP,
64*5d8a4f8fSRichard Henderson     TCG_REG_RBP = TCG_REG_EBP,
65*5d8a4f8fSRichard Henderson     TCG_REG_RSI = TCG_REG_ESI,
66*5d8a4f8fSRichard Henderson     TCG_REG_RDI = TCG_REG_EDI,
67c896fe29Sbellard };
68c896fe29Sbellard 
69*5d8a4f8fSRichard Henderson #define TCG_CT_CONST_S32 0x100
70*5d8a4f8fSRichard Henderson #define TCG_CT_CONST_U32 0x200
71*5d8a4f8fSRichard Henderson 
72c896fe29Sbellard /* used for function call generation */
73c896fe29Sbellard #define TCG_REG_CALL_STACK TCG_REG_ESP
74c896fe29Sbellard #define TCG_TARGET_STACK_ALIGN 16
7539cf05d3Sbellard #define TCG_TARGET_CALL_STACK_OFFSET 0
76c896fe29Sbellard 
779619376cSaurel32 /* optional instructions */
7831d66551SAurelien Jarno #define TCG_TARGET_HAS_div2_i32
7936828256SRichard Henderson #define TCG_TARGET_HAS_rot_i32
8036828256SRichard Henderson #define TCG_TARGET_HAS_ext8s_i32
8136828256SRichard Henderson #define TCG_TARGET_HAS_ext16s_i32
8236828256SRichard Henderson #define TCG_TARGET_HAS_ext8u_i32
8336828256SRichard Henderson #define TCG_TARGET_HAS_ext16u_i32
845d40cd63Saurel32 #define TCG_TARGET_HAS_bswap16_i32
8566896cb8Saurel32 #define TCG_TARGET_HAS_bswap32_i32
869619376cSaurel32 #define TCG_TARGET_HAS_neg_i32
879619376cSaurel32 #define TCG_TARGET_HAS_not_i32
8836828256SRichard Henderson // #define TCG_TARGET_HAS_andc_i32
8936828256SRichard Henderson // #define TCG_TARGET_HAS_orc_i32
908d625cf1SRichard Henderson // #define TCG_TARGET_HAS_eqv_i32
919940a96bSRichard Henderson // #define TCG_TARGET_HAS_nand_i32
9232d98fbdSRichard Henderson // #define TCG_TARGET_HAS_nor_i32
939619376cSaurel32 
94*5d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
95*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_div2_i64
96*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_rot_i64
97*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext8s_i64
98*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext16s_i64
99*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext32s_i64
100*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext8u_i64
101*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext16u_i64
102*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_ext32u_i64
103*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_bswap16_i64
104*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_bswap32_i64
105*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_bswap64_i64
106*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_neg_i64
107*5d8a4f8fSRichard Henderson #define TCG_TARGET_HAS_not_i64
108*5d8a4f8fSRichard Henderson // #define TCG_TARGET_HAS_andc_i64
109*5d8a4f8fSRichard Henderson // #define TCG_TARGET_HAS_orc_i64
110*5d8a4f8fSRichard Henderson // #define TCG_TARGET_HAS_eqv_i64
111*5d8a4f8fSRichard Henderson // #define TCG_TARGET_HAS_nand_i64
112*5d8a4f8fSRichard Henderson // #define TCG_TARGET_HAS_nor_i64
113*5d8a4f8fSRichard Henderson #endif
114*5d8a4f8fSRichard Henderson 
115379f6698SPaul Brook #define TCG_TARGET_HAS_GUEST_BASE
116379f6698SPaul Brook 
117c896fe29Sbellard /* Note: must be synced with dyngen-exec.h */
118*5d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
119*5d8a4f8fSRichard Henderson # define TCG_AREG0 TCG_REG_R14
120*5d8a4f8fSRichard Henderson #else
121c896fe29Sbellard # define TCG_AREG0 TCG_REG_EBP
122*5d8a4f8fSRichard Henderson #endif
123c896fe29Sbellard 
124c896fe29Sbellard static inline void flush_icache_range(unsigned long start, unsigned long stop)
125c896fe29Sbellard {
126c896fe29Sbellard }
127