xref: /qemu/tcg/i386/tcg-target.h (revision 25c4d9cc845fb58f624dae8c0f690e20c70e7a1d)
1c896fe29Sbellard /*
2c896fe29Sbellard  * Tiny Code Generator for QEMU
3c896fe29Sbellard  *
4c896fe29Sbellard  * Copyright (c) 2008 Fabrice Bellard
5c896fe29Sbellard  *
6c896fe29Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7c896fe29Sbellard  * of this software and associated documentation files (the "Software"), to deal
8c896fe29Sbellard  * in the Software without restriction, including without limitation the rights
9c896fe29Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10c896fe29Sbellard  * copies of the Software, and to permit persons to whom the Software is
11c896fe29Sbellard  * furnished to do so, subject to the following conditions:
12c896fe29Sbellard  *
13c896fe29Sbellard  * The above copyright notice and this permission notice shall be included in
14c896fe29Sbellard  * all copies or substantial portions of the Software.
15c896fe29Sbellard  *
16c896fe29Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c896fe29Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c896fe29Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19c896fe29Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20c896fe29Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21c896fe29Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22c896fe29Sbellard  * THE SOFTWARE.
23c896fe29Sbellard  */
24c896fe29Sbellard #define TCG_TARGET_I386 1
25c896fe29Sbellard 
265d8a4f8fSRichard Henderson #if defined(__x86_64__)
275d8a4f8fSRichard Henderson # define TCG_TARGET_REG_BITS 64
285d8a4f8fSRichard Henderson #else
29c896fe29Sbellard # define TCG_TARGET_REG_BITS 32
305d8a4f8fSRichard Henderson #endif
31c896fe29Sbellard //#define TCG_TARGET_WORDS_BIGENDIAN
32c896fe29Sbellard 
335d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
345d8a4f8fSRichard Henderson # define TCG_TARGET_NB_REGS 16
355d8a4f8fSRichard Henderson #else
36c896fe29Sbellard # define TCG_TARGET_NB_REGS 8
375d8a4f8fSRichard Henderson #endif
38c896fe29Sbellard 
39c896fe29Sbellard enum {
40c896fe29Sbellard     TCG_REG_EAX = 0,
41c896fe29Sbellard     TCG_REG_ECX,
42c896fe29Sbellard     TCG_REG_EDX,
43c896fe29Sbellard     TCG_REG_EBX,
44c896fe29Sbellard     TCG_REG_ESP,
45c896fe29Sbellard     TCG_REG_EBP,
46c896fe29Sbellard     TCG_REG_ESI,
47c896fe29Sbellard     TCG_REG_EDI,
485d8a4f8fSRichard Henderson 
495d8a4f8fSRichard Henderson     /* 64-bit registers; always define the symbols to avoid
505d8a4f8fSRichard Henderson        too much if-deffing.  */
515d8a4f8fSRichard Henderson     TCG_REG_R8,
525d8a4f8fSRichard Henderson     TCG_REG_R9,
535d8a4f8fSRichard Henderson     TCG_REG_R10,
545d8a4f8fSRichard Henderson     TCG_REG_R11,
555d8a4f8fSRichard Henderson     TCG_REG_R12,
565d8a4f8fSRichard Henderson     TCG_REG_R13,
575d8a4f8fSRichard Henderson     TCG_REG_R14,
585d8a4f8fSRichard Henderson     TCG_REG_R15,
595d8a4f8fSRichard Henderson     TCG_REG_RAX = TCG_REG_EAX,
605d8a4f8fSRichard Henderson     TCG_REG_RCX = TCG_REG_ECX,
615d8a4f8fSRichard Henderson     TCG_REG_RDX = TCG_REG_EDX,
625d8a4f8fSRichard Henderson     TCG_REG_RBX = TCG_REG_EBX,
635d8a4f8fSRichard Henderson     TCG_REG_RSP = TCG_REG_ESP,
645d8a4f8fSRichard Henderson     TCG_REG_RBP = TCG_REG_EBP,
655d8a4f8fSRichard Henderson     TCG_REG_RSI = TCG_REG_ESI,
665d8a4f8fSRichard Henderson     TCG_REG_RDI = TCG_REG_EDI,
67c896fe29Sbellard };
68c896fe29Sbellard 
695d8a4f8fSRichard Henderson #define TCG_CT_CONST_S32 0x100
705d8a4f8fSRichard Henderson #define TCG_CT_CONST_U32 0x200
715d8a4f8fSRichard Henderson 
72c896fe29Sbellard /* used for function call generation */
73c896fe29Sbellard #define TCG_REG_CALL_STACK TCG_REG_ESP
74c896fe29Sbellard #define TCG_TARGET_STACK_ALIGN 16
7539cf05d3Sbellard #define TCG_TARGET_CALL_STACK_OFFSET 0
76c896fe29Sbellard 
779619376cSaurel32 /* optional instructions */
78*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_div2_i32         1
79*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i32          1
80*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32        1
81*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32       1
82*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32        1
83*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32       1
84*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32      1
85*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32      1
86*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i32          1
87*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i32          1
88*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i32         0
89*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i32          0
90*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i32          0
91*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i32         0
92*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i32          0
93*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_deposit_i32      0
949619376cSaurel32 
955d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
96*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_div2_i64         1
97*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i64          1
98*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i64        1
99*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i64       1
100*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext32s_i64       1
101*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i64        1
102*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i64       1
103*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext32u_i64       1
104*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i64      1
105*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i64      1
106*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap64_i64      1
107*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i64          1
108*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i64          1
109*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i64         0
110*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i64          0
111*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i64          0
112*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i64         0
113*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i64          0
114*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_deposit_i64      0
1155d8a4f8fSRichard Henderson #endif
1165d8a4f8fSRichard Henderson 
117379f6698SPaul Brook #define TCG_TARGET_HAS_GUEST_BASE
118379f6698SPaul Brook 
119c896fe29Sbellard /* Note: must be synced with dyngen-exec.h */
1205d8a4f8fSRichard Henderson #if TCG_TARGET_REG_BITS == 64
1215d8a4f8fSRichard Henderson # define TCG_AREG0 TCG_REG_R14
1225d8a4f8fSRichard Henderson #else
123c896fe29Sbellard # define TCG_AREG0 TCG_REG_EBP
1245d8a4f8fSRichard Henderson #endif
125c896fe29Sbellard 
126c896fe29Sbellard static inline void flush_icache_range(unsigned long start, unsigned long stop)
127c896fe29Sbellard {
128c896fe29Sbellard }
129