xref: /qemu/tcg/arm/tcg-target.h (revision e4a7d5e88c361040a64a0f298d666a273dc6db85)
1811d4cf4Sbalrog /*
2811d4cf4Sbalrog  * Tiny Code Generator for QEMU
3811d4cf4Sbalrog  *
4811d4cf4Sbalrog  * Copyright (c) 2008 Fabrice Bellard
5811d4cf4Sbalrog  * Copyright (c) 2008 Andrzej Zaborowski
6811d4cf4Sbalrog  *
7811d4cf4Sbalrog  * Permission is hereby granted, free of charge, to any person obtaining a copy
8811d4cf4Sbalrog  * of this software and associated documentation files (the "Software"), to deal
9811d4cf4Sbalrog  * in the Software without restriction, including without limitation the rights
10811d4cf4Sbalrog  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11811d4cf4Sbalrog  * copies of the Software, and to permit persons to whom the Software is
12811d4cf4Sbalrog  * furnished to do so, subject to the following conditions:
13811d4cf4Sbalrog  *
14811d4cf4Sbalrog  * The above copyright notice and this permission notice shall be included in
15811d4cf4Sbalrog  * all copies or substantial portions of the Software.
16811d4cf4Sbalrog  *
17811d4cf4Sbalrog  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18811d4cf4Sbalrog  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19811d4cf4Sbalrog  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20811d4cf4Sbalrog  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21811d4cf4Sbalrog  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22811d4cf4Sbalrog  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23811d4cf4Sbalrog  * THE SOFTWARE.
24811d4cf4Sbalrog  */
25811d4cf4Sbalrog #define TCG_TARGET_ARM 1
26811d4cf4Sbalrog 
27811d4cf4Sbalrog #define TCG_TARGET_REG_BITS 32
28811d4cf4Sbalrog #undef TCG_TARGET_WORDS_BIGENDIAN
29811d4cf4Sbalrog #undef TCG_TARGET_STACK_GROWSUP
30811d4cf4Sbalrog 
31811d4cf4Sbalrog enum {
32811d4cf4Sbalrog     TCG_REG_R0 = 0,
33811d4cf4Sbalrog     TCG_REG_R1,
34811d4cf4Sbalrog     TCG_REG_R2,
35811d4cf4Sbalrog     TCG_REG_R3,
36811d4cf4Sbalrog     TCG_REG_R4,
37811d4cf4Sbalrog     TCG_REG_R5,
38811d4cf4Sbalrog     TCG_REG_R6,
39811d4cf4Sbalrog     TCG_REG_R7,
40811d4cf4Sbalrog     TCG_REG_R8,
41811d4cf4Sbalrog     TCG_REG_R9,
42811d4cf4Sbalrog     TCG_REG_R10,
43811d4cf4Sbalrog     TCG_REG_R11,
44811d4cf4Sbalrog     TCG_REG_R12,
45811d4cf4Sbalrog     TCG_REG_R13,
46811d4cf4Sbalrog     TCG_REG_R14,
47*e4a7d5e8SAurelien Jarno     TCG_REG_PC,
48811d4cf4Sbalrog };
49811d4cf4Sbalrog 
50*e4a7d5e8SAurelien Jarno #define TCG_TARGET_NB_REGS 16
512d69f359SPaul Brook 
52cb4e581fSLaurent Desnogues #define TCG_CT_CONST_ARM 0x100
53cb4e581fSLaurent Desnogues 
54811d4cf4Sbalrog /* used for function call generation */
55811d4cf4Sbalrog #define TCG_REG_CALL_STACK		TCG_REG_R13
56811d4cf4Sbalrog #define TCG_TARGET_STACK_ALIGN		8
57bedba0cdSbalrog #define TCG_TARGET_CALL_STACK_OFFSET	0
58811d4cf4Sbalrog 
5936828256SRichard Henderson /* optional instructions */
60d3f137e3SAurelien Jarno #define TCG_TARGET_HAS_ext8s_i32
61d3f137e3SAurelien Jarno #define TCG_TARGET_HAS_ext16s_i32
6236828256SRichard Henderson // #define TCG_TARGET_HAS_ext8u_i32
6336828256SRichard Henderson // #define TCG_TARGET_HAS_ext16u_i32
6436828256SRichard Henderson // #define TCG_TARGET_HAS_bswap16_i32
6536828256SRichard Henderson // #define TCG_TARGET_HAS_bswap32_i32
66d3f137e3SAurelien Jarno #define TCG_TARGET_HAS_not_i32
67d3f137e3SAurelien Jarno #define TCG_TARGET_HAS_neg_i32
68d3f137e3SAurelien Jarno // #define TCG_TARGET_HAS_rot_i32
69932234f6SAurelien Jarno #define TCG_TARGET_HAS_andc_i32
7036828256SRichard Henderson // #define TCG_TARGET_HAS_orc_i32
718d625cf1SRichard Henderson // #define TCG_TARGET_HAS_eqv_i32
729940a96bSRichard Henderson // #define TCG_TARGET_HAS_nand_i32
7332d98fbdSRichard Henderson // #define TCG_TARGET_HAS_nor_i32
7436828256SRichard Henderson 
75379f6698SPaul Brook #define TCG_TARGET_HAS_GUEST_BASE
76379f6698SPaul Brook 
77811d4cf4Sbalrog enum {
78811d4cf4Sbalrog     /* Note: must be synced with dyngen-exec.h */
79811d4cf4Sbalrog     TCG_AREG0 = TCG_REG_R7,
80811d4cf4Sbalrog };
81811d4cf4Sbalrog 
82811d4cf4Sbalrog static inline void flush_icache_range(unsigned long start, unsigned long stop)
83811d4cf4Sbalrog {
843233f0d4Sbalrog #if QEMU_GNUC_PREREQ(4, 1)
852d69f359SPaul Brook     __builtin___clear_cache((char *) start, (char *) stop);
863233f0d4Sbalrog #else
87811d4cf4Sbalrog     register unsigned long _beg __asm ("a1") = start;
88811d4cf4Sbalrog     register unsigned long _end __asm ("a2") = stop;
89811d4cf4Sbalrog     register unsigned long _flg __asm ("a3") = 0;
90811d4cf4Sbalrog     __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
913233f0d4Sbalrog #endif
92811d4cf4Sbalrog }
93