1811d4cf4Sbalrog /* 2811d4cf4Sbalrog * Tiny Code Generator for QEMU 3811d4cf4Sbalrog * 4811d4cf4Sbalrog * Copyright (c) 2008 Fabrice Bellard 5811d4cf4Sbalrog * Copyright (c) 2008 Andrzej Zaborowski 6811d4cf4Sbalrog * 7811d4cf4Sbalrog * Permission is hereby granted, free of charge, to any person obtaining a copy 8811d4cf4Sbalrog * of this software and associated documentation files (the "Software"), to deal 9811d4cf4Sbalrog * in the Software without restriction, including without limitation the rights 10811d4cf4Sbalrog * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11811d4cf4Sbalrog * copies of the Software, and to permit persons to whom the Software is 12811d4cf4Sbalrog * furnished to do so, subject to the following conditions: 13811d4cf4Sbalrog * 14811d4cf4Sbalrog * The above copyright notice and this permission notice shall be included in 15811d4cf4Sbalrog * all copies or substantial portions of the Software. 16811d4cf4Sbalrog * 17811d4cf4Sbalrog * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18811d4cf4Sbalrog * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19811d4cf4Sbalrog * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20811d4cf4Sbalrog * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21811d4cf4Sbalrog * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22811d4cf4Sbalrog * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23811d4cf4Sbalrog * THE SOFTWARE. 24811d4cf4Sbalrog */ 2514e54f8eSMarkus Armbruster 2614e54f8eSMarkus Armbruster #ifndef ARM_TCG_TARGET_H 2714e54f8eSMarkus Armbruster #define ARM_TCG_TARGET_H 28811d4cf4Sbalrog 2940b2ccb1SRichard Henderson /* The __ARM_ARCH define is provided by gcc 4.8. Construct it otherwise. */ 3040b2ccb1SRichard Henderson #ifndef __ARM_ARCH 3140b2ccb1SRichard Henderson # if defined(__ARM_ARCH_7__) || defined(__ARM_ARCH_7A__) \ 3240b2ccb1SRichard Henderson || defined(__ARM_ARCH_7R__) || defined(__ARM_ARCH_7M__) \ 3340b2ccb1SRichard Henderson || defined(__ARM_ARCH_7EM__) 3440b2ccb1SRichard Henderson # define __ARM_ARCH 7 3540b2ccb1SRichard Henderson # elif defined(__ARM_ARCH_6__) || defined(__ARM_ARCH_6J__) \ 3640b2ccb1SRichard Henderson || defined(__ARM_ARCH_6Z__) || defined(__ARM_ARCH_6ZK__) \ 3740b2ccb1SRichard Henderson || defined(__ARM_ARCH_6K__) || defined(__ARM_ARCH_6T2__) 3840b2ccb1SRichard Henderson # define __ARM_ARCH 6 3940b2ccb1SRichard Henderson # elif defined(__ARM_ARCH_5__) || defined(__ARM_ARCH_5E__) \ 4040b2ccb1SRichard Henderson || defined(__ARM_ARCH_5T__) || defined(__ARM_ARCH_5TE__) \ 4140b2ccb1SRichard Henderson || defined(__ARM_ARCH_5TEJ__) 4240b2ccb1SRichard Henderson # define __ARM_ARCH 5 4340b2ccb1SRichard Henderson # else 4440b2ccb1SRichard Henderson # define __ARM_ARCH 4 4540b2ccb1SRichard Henderson # endif 4640b2ccb1SRichard Henderson #endif 4740b2ccb1SRichard Henderson 4840b2ccb1SRichard Henderson extern int arm_arch; 4940b2ccb1SRichard Henderson 5040b2ccb1SRichard Henderson #if defined(__ARM_ARCH_5T__) \ 5140b2ccb1SRichard Henderson || defined(__ARM_ARCH_5TE__) || defined(__ARM_ARCH_5TEJ__) 5240b2ccb1SRichard Henderson # define use_armv5t_instructions 1 5340b2ccb1SRichard Henderson #else 5440b2ccb1SRichard Henderson # define use_armv5t_instructions use_armv6_instructions 5540b2ccb1SRichard Henderson #endif 5640b2ccb1SRichard Henderson 5740b2ccb1SRichard Henderson #define use_armv6_instructions (__ARM_ARCH >= 6 || arm_arch >= 6) 5840b2ccb1SRichard Henderson #define use_armv7_instructions (__ARM_ARCH >= 7 || arm_arch >= 7) 5940b2ccb1SRichard Henderson 60811d4cf4Sbalrog #undef TCG_TARGET_STACK_GROWSUP 61267c9319SRichard Henderson #define TCG_TARGET_INSN_UNIT_SIZE 4 62006f8638SPaolo Bonzini #define TCG_TARGET_TLB_DISPLACEMENT_BITS 16 63811d4cf4Sbalrog 64771142c2SRichard Henderson typedef enum { 65811d4cf4Sbalrog TCG_REG_R0 = 0, 66811d4cf4Sbalrog TCG_REG_R1, 67811d4cf4Sbalrog TCG_REG_R2, 68811d4cf4Sbalrog TCG_REG_R3, 69811d4cf4Sbalrog TCG_REG_R4, 70811d4cf4Sbalrog TCG_REG_R5, 71811d4cf4Sbalrog TCG_REG_R6, 72811d4cf4Sbalrog TCG_REG_R7, 73811d4cf4Sbalrog TCG_REG_R8, 74811d4cf4Sbalrog TCG_REG_R9, 75811d4cf4Sbalrog TCG_REG_R10, 76811d4cf4Sbalrog TCG_REG_R11, 77811d4cf4Sbalrog TCG_REG_R12, 78811d4cf4Sbalrog TCG_REG_R13, 79811d4cf4Sbalrog TCG_REG_R14, 80e4a7d5e8SAurelien Jarno TCG_REG_PC, 81771142c2SRichard Henderson } TCGReg; 82811d4cf4Sbalrog 83e4a7d5e8SAurelien Jarno #define TCG_TARGET_NB_REGS 16 842d69f359SPaul Brook 8572e1ccfcSRichard Henderson #ifdef __ARM_ARCH_EXT_IDIV__ 8672e1ccfcSRichard Henderson #define use_idiv_instructions 1 8772e1ccfcSRichard Henderson #else 8872e1ccfcSRichard Henderson extern bool use_idiv_instructions; 8972e1ccfcSRichard Henderson #endif 9072e1ccfcSRichard Henderson 9172e1ccfcSRichard Henderson 92811d4cf4Sbalrog /* used for function call generation */ 93811d4cf4Sbalrog #define TCG_REG_CALL_STACK TCG_REG_R13 94811d4cf4Sbalrog #define TCG_TARGET_STACK_ALIGN 8 952488b41bSAurelien Jarno #define TCG_TARGET_CALL_ALIGN_ARGS 1 96bedba0cdSbalrog #define TCG_TARGET_CALL_STACK_OFFSET 0 97811d4cf4Sbalrog 9836828256SRichard Henderson /* optional instructions */ 9925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32 1 10025c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32 1 10125c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32 0 /* and r0, r1, #0xff */ 10225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32 1 10325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32 1 10425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32 1 10525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i32 1 10625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i32 1 10725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i32 1 10825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i32 1 10925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i32 0 11025c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i32 0 11125c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i32 0 11225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i32 0 113cc0fec8aSRichard Henderson #define TCG_TARGET_HAS_clz_i32 use_armv5t_instructions 114cc0fec8aSRichard Henderson #define TCG_TARGET_HAS_ctz_i32 use_armv7_instructions 115*a768e4e9SRichard Henderson #define TCG_TARGET_HAS_ctpop_i32 0 11640b2ccb1SRichard Henderson #define TCG_TARGET_HAS_deposit_i32 use_armv7_instructions 117ec903af1SRichard Henderson #define TCG_TARGET_HAS_extract_i32 use_armv7_instructions 118ec903af1SRichard Henderson #define TCG_TARGET_HAS_sextract_i32 use_armv7_instructions 1194a1d241eSPeter Maydell #define TCG_TARGET_HAS_movcond_i32 1 120df9ebea5SRichard Henderson #define TCG_TARGET_HAS_mulu2_i32 1 121d693e147SRichard Henderson #define TCG_TARGET_HAS_muls2_i32 1 12203271524SRichard Henderson #define TCG_TARGET_HAS_muluh_i32 0 12303271524SRichard Henderson #define TCG_TARGET_HAS_mulsh_i32 0 12472e1ccfcSRichard Henderson #define TCG_TARGET_HAS_div_i32 use_idiv_instructions 1255e1108b3SRichard Henderson #define TCG_TARGET_HAS_rem_i32 0 1260637c56cSRichard Henderson 127811d4cf4Sbalrog enum { 12805b922ddSPeter Maydell TCG_AREG0 = TCG_REG_R6, 129811d4cf4Sbalrog }; 130811d4cf4Sbalrog 131b93949efSRichard Henderson static inline void flush_icache_range(uintptr_t start, uintptr_t stop) 132811d4cf4Sbalrog { 1333233f0d4Sbalrog #if QEMU_GNUC_PREREQ(4, 1) 1342d69f359SPaul Brook __builtin___clear_cache((char *) start, (char *) stop); 1353233f0d4Sbalrog #else 136b93949efSRichard Henderson register uintptr_t _beg __asm("a1") = start; 137b93949efSRichard Henderson register uintptr_t _end __asm("a2") = stop; 138b93949efSRichard Henderson register uintptr_t _flg __asm("a3") = 0; 139811d4cf4Sbalrog __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg)); 1403233f0d4Sbalrog #endif 141811d4cf4Sbalrog } 142cb9c377fSPaolo Bonzini 143cb9c377fSPaolo Bonzini #endif 144