xref: /qemu/tcg/arm/tcg-target.h (revision 72e1ccfc0cf32005e23d308edfe2d06c7472154e)
1811d4cf4Sbalrog /*
2811d4cf4Sbalrog  * Tiny Code Generator for QEMU
3811d4cf4Sbalrog  *
4811d4cf4Sbalrog  * Copyright (c) 2008 Fabrice Bellard
5811d4cf4Sbalrog  * Copyright (c) 2008 Andrzej Zaborowski
6811d4cf4Sbalrog  *
7811d4cf4Sbalrog  * Permission is hereby granted, free of charge, to any person obtaining a copy
8811d4cf4Sbalrog  * of this software and associated documentation files (the "Software"), to deal
9811d4cf4Sbalrog  * in the Software without restriction, including without limitation the rights
10811d4cf4Sbalrog  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11811d4cf4Sbalrog  * copies of the Software, and to permit persons to whom the Software is
12811d4cf4Sbalrog  * furnished to do so, subject to the following conditions:
13811d4cf4Sbalrog  *
14811d4cf4Sbalrog  * The above copyright notice and this permission notice shall be included in
15811d4cf4Sbalrog  * all copies or substantial portions of the Software.
16811d4cf4Sbalrog  *
17811d4cf4Sbalrog  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18811d4cf4Sbalrog  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19811d4cf4Sbalrog  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20811d4cf4Sbalrog  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21811d4cf4Sbalrog  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22811d4cf4Sbalrog  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23811d4cf4Sbalrog  * THE SOFTWARE.
24811d4cf4Sbalrog  */
25cb9c377fSPaolo Bonzini #ifndef TCG_TARGET_ARM
26811d4cf4Sbalrog #define TCG_TARGET_ARM 1
27811d4cf4Sbalrog 
28811d4cf4Sbalrog #undef TCG_TARGET_WORDS_BIGENDIAN
29811d4cf4Sbalrog #undef TCG_TARGET_STACK_GROWSUP
30811d4cf4Sbalrog 
31771142c2SRichard Henderson typedef enum {
32811d4cf4Sbalrog     TCG_REG_R0 = 0,
33811d4cf4Sbalrog     TCG_REG_R1,
34811d4cf4Sbalrog     TCG_REG_R2,
35811d4cf4Sbalrog     TCG_REG_R3,
36811d4cf4Sbalrog     TCG_REG_R4,
37811d4cf4Sbalrog     TCG_REG_R5,
38811d4cf4Sbalrog     TCG_REG_R6,
39811d4cf4Sbalrog     TCG_REG_R7,
40811d4cf4Sbalrog     TCG_REG_R8,
41811d4cf4Sbalrog     TCG_REG_R9,
42811d4cf4Sbalrog     TCG_REG_R10,
43811d4cf4Sbalrog     TCG_REG_R11,
44811d4cf4Sbalrog     TCG_REG_R12,
45811d4cf4Sbalrog     TCG_REG_R13,
46811d4cf4Sbalrog     TCG_REG_R14,
47e4a7d5e8SAurelien Jarno     TCG_REG_PC,
48771142c2SRichard Henderson } TCGReg;
49811d4cf4Sbalrog 
50e4a7d5e8SAurelien Jarno #define TCG_TARGET_NB_REGS 16
512d69f359SPaul Brook 
52*72e1ccfcSRichard Henderson #ifdef __ARM_ARCH_EXT_IDIV__
53*72e1ccfcSRichard Henderson #define use_idiv_instructions  1
54*72e1ccfcSRichard Henderson #else
55*72e1ccfcSRichard Henderson extern bool use_idiv_instructions;
56*72e1ccfcSRichard Henderson #endif
57*72e1ccfcSRichard Henderson 
58*72e1ccfcSRichard Henderson 
59811d4cf4Sbalrog /* used for function call generation */
60811d4cf4Sbalrog #define TCG_REG_CALL_STACK		TCG_REG_R13
61811d4cf4Sbalrog #define TCG_TARGET_STACK_ALIGN		8
622488b41bSAurelien Jarno #define TCG_TARGET_CALL_ALIGN_ARGS	1
63bedba0cdSbalrog #define TCG_TARGET_CALL_STACK_OFFSET	0
64811d4cf4Sbalrog 
6536828256SRichard Henderson /* optional instructions */
6625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32        1
6725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32       1
6825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32        0 /* and r0, r1, #0xff */
6925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32       1
7025c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32      1
7125c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32      1
7225c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i32          1
7325c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i32          1
7425c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i32          1
7525c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i32         1
7625c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i32          0
7725c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i32          0
7825c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i32         0
7925c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i32          0
80b6b24cb0SRichard Henderson #define TCG_TARGET_HAS_deposit_i32      1
814a1d241eSPeter Maydell #define TCG_TARGET_HAS_movcond_i32      1
82d693e147SRichard Henderson #define TCG_TARGET_HAS_muls2_i32        1
83*72e1ccfcSRichard Henderson #define TCG_TARGET_HAS_div_i32          use_idiv_instructions
845e1108b3SRichard Henderson #define TCG_TARGET_HAS_rem_i32          0
850637c56cSRichard Henderson 
86b6b24cb0SRichard Henderson extern bool tcg_target_deposit_valid(int ofs, int len);
87b6b24cb0SRichard Henderson #define TCG_TARGET_deposit_i32_valid  tcg_target_deposit_valid
88b6b24cb0SRichard Henderson 
89811d4cf4Sbalrog enum {
9005b922ddSPeter Maydell     TCG_AREG0 = TCG_REG_R6,
91811d4cf4Sbalrog };
92811d4cf4Sbalrog 
93dba4f1bcSStefan Weil static inline void flush_icache_range(tcg_target_ulong start,
94dba4f1bcSStefan Weil                                       tcg_target_ulong stop)
95811d4cf4Sbalrog {
963233f0d4Sbalrog #if QEMU_GNUC_PREREQ(4, 1)
972d69f359SPaul Brook     __builtin___clear_cache((char *) start, (char *) stop);
983233f0d4Sbalrog #else
99811d4cf4Sbalrog     register unsigned long _beg __asm ("a1") = start;
100811d4cf4Sbalrog     register unsigned long _end __asm ("a2") = stop;
101811d4cf4Sbalrog     register unsigned long _flg __asm ("a3") = 0;
102811d4cf4Sbalrog     __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
1033233f0d4Sbalrog #endif
104811d4cf4Sbalrog }
105cb9c377fSPaolo Bonzini 
106cb9c377fSPaolo Bonzini #endif
107