xref: /qemu/tcg/arm/tcg-target.h (revision 25c4d9cc845fb58f624dae8c0f690e20c70e7a1d)
1811d4cf4Sbalrog /*
2811d4cf4Sbalrog  * Tiny Code Generator for QEMU
3811d4cf4Sbalrog  *
4811d4cf4Sbalrog  * Copyright (c) 2008 Fabrice Bellard
5811d4cf4Sbalrog  * Copyright (c) 2008 Andrzej Zaborowski
6811d4cf4Sbalrog  *
7811d4cf4Sbalrog  * Permission is hereby granted, free of charge, to any person obtaining a copy
8811d4cf4Sbalrog  * of this software and associated documentation files (the "Software"), to deal
9811d4cf4Sbalrog  * in the Software without restriction, including without limitation the rights
10811d4cf4Sbalrog  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11811d4cf4Sbalrog  * copies of the Software, and to permit persons to whom the Software is
12811d4cf4Sbalrog  * furnished to do so, subject to the following conditions:
13811d4cf4Sbalrog  *
14811d4cf4Sbalrog  * The above copyright notice and this permission notice shall be included in
15811d4cf4Sbalrog  * all copies or substantial portions of the Software.
16811d4cf4Sbalrog  *
17811d4cf4Sbalrog  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18811d4cf4Sbalrog  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19811d4cf4Sbalrog  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20811d4cf4Sbalrog  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21811d4cf4Sbalrog  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22811d4cf4Sbalrog  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23811d4cf4Sbalrog  * THE SOFTWARE.
24811d4cf4Sbalrog  */
25811d4cf4Sbalrog #define TCG_TARGET_ARM 1
26811d4cf4Sbalrog 
27811d4cf4Sbalrog #define TCG_TARGET_REG_BITS 32
28811d4cf4Sbalrog #undef TCG_TARGET_WORDS_BIGENDIAN
29811d4cf4Sbalrog #undef TCG_TARGET_STACK_GROWSUP
30811d4cf4Sbalrog 
31811d4cf4Sbalrog enum {
32811d4cf4Sbalrog     TCG_REG_R0 = 0,
33811d4cf4Sbalrog     TCG_REG_R1,
34811d4cf4Sbalrog     TCG_REG_R2,
35811d4cf4Sbalrog     TCG_REG_R3,
36811d4cf4Sbalrog     TCG_REG_R4,
37811d4cf4Sbalrog     TCG_REG_R5,
38811d4cf4Sbalrog     TCG_REG_R6,
39811d4cf4Sbalrog     TCG_REG_R7,
40811d4cf4Sbalrog     TCG_REG_R8,
41811d4cf4Sbalrog     TCG_REG_R9,
42811d4cf4Sbalrog     TCG_REG_R10,
43811d4cf4Sbalrog     TCG_REG_R11,
44811d4cf4Sbalrog     TCG_REG_R12,
45811d4cf4Sbalrog     TCG_REG_R13,
46811d4cf4Sbalrog     TCG_REG_R14,
47e4a7d5e8SAurelien Jarno     TCG_REG_PC,
48811d4cf4Sbalrog };
49811d4cf4Sbalrog 
50e4a7d5e8SAurelien Jarno #define TCG_TARGET_NB_REGS 16
512d69f359SPaul Brook 
52cb4e581fSLaurent Desnogues #define TCG_CT_CONST_ARM 0x100
53cb4e581fSLaurent Desnogues 
54811d4cf4Sbalrog /* used for function call generation */
55811d4cf4Sbalrog #define TCG_REG_CALL_STACK		TCG_REG_R13
56811d4cf4Sbalrog #define TCG_TARGET_STACK_ALIGN		8
572488b41bSAurelien Jarno #define TCG_TARGET_CALL_ALIGN_ARGS	1
58bedba0cdSbalrog #define TCG_TARGET_CALL_STACK_OFFSET	0
59811d4cf4Sbalrog 
6036828256SRichard Henderson /* optional instructions */
61*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_div_i32          0
62*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32        1
63*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32       1
64*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32        0 /* and r0, r1, #0xff */
65*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32       1
66*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32      1
67*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32      1
68*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_not_i32          1
69*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_neg_i32          1
70*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_rot_i32          1
71*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_andc_i32         1
72*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_orc_i32          0
73*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_eqv_i32          0
74*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nand_i32         0
75*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_nor_i32          0
76*25c4d9ccSRichard Henderson #define TCG_TARGET_HAS_deposit_i32      0
7736828256SRichard Henderson 
78379f6698SPaul Brook #define TCG_TARGET_HAS_GUEST_BASE
79379f6698SPaul Brook 
80811d4cf4Sbalrog enum {
81811d4cf4Sbalrog     /* Note: must be synced with dyngen-exec.h */
82811d4cf4Sbalrog     TCG_AREG0 = TCG_REG_R7,
83811d4cf4Sbalrog };
84811d4cf4Sbalrog 
85811d4cf4Sbalrog static inline void flush_icache_range(unsigned long start, unsigned long stop)
86811d4cf4Sbalrog {
873233f0d4Sbalrog #if QEMU_GNUC_PREREQ(4, 1)
882d69f359SPaul Brook     __builtin___clear_cache((char *) start, (char *) stop);
893233f0d4Sbalrog #else
90811d4cf4Sbalrog     register unsigned long _beg __asm ("a1") = start;
91811d4cf4Sbalrog     register unsigned long _end __asm ("a2") = stop;
92811d4cf4Sbalrog     register unsigned long _flg __asm ("a3") = 0;
93811d4cf4Sbalrog     __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
943233f0d4Sbalrog #endif
95811d4cf4Sbalrog }
96