xref: /qemu/target/sparc/win_helper.c (revision 195801d700c008b6a8d8acfa299aa5f177446647)
1070af384SBlue Swirl /*
2070af384SBlue Swirl  * Helpers for CWP and PSTATE handling
3070af384SBlue Swirl  *
4070af384SBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5070af384SBlue Swirl  *
6070af384SBlue Swirl  * This library is free software; you can redistribute it and/or
7070af384SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8070af384SBlue Swirl  * License as published by the Free Software Foundation; either
95650b549SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10070af384SBlue Swirl  *
11070af384SBlue Swirl  * This library is distributed in the hope that it will be useful,
12070af384SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13070af384SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14070af384SBlue Swirl  * Lesser General Public License for more details.
15070af384SBlue Swirl  *
16070af384SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17070af384SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18070af384SBlue Swirl  */
19070af384SBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
215ee59930SAlex Bennée #include "qemu/main-loop.h"
22070af384SBlue Swirl #include "cpu.h"
232f9d35fcSRichard Henderson #include "exec/exec-all.h"
242ef6175aSRichard Henderson #include "exec/helper-proto.h"
25870be6adSBlue Swirl #include "trace.h"
26070af384SBlue Swirl 
27070af384SBlue Swirl static inline void memcpy32(target_ulong *dst, const target_ulong *src)
28070af384SBlue Swirl {
29070af384SBlue Swirl     dst[0] = src[0];
30070af384SBlue Swirl     dst[1] = src[1];
31070af384SBlue Swirl     dst[2] = src[2];
32070af384SBlue Swirl     dst[3] = src[3];
33070af384SBlue Swirl     dst[4] = src[4];
34070af384SBlue Swirl     dst[5] = src[5];
35070af384SBlue Swirl     dst[6] = src[6];
36070af384SBlue Swirl     dst[7] = src[7];
37070af384SBlue Swirl }
38070af384SBlue Swirl 
39c5f9864eSAndreas Färber void cpu_set_cwp(CPUSPARCState *env, int new_cwp)
40070af384SBlue Swirl {
41070af384SBlue Swirl     /* put the modified wrap registers at their proper location */
42070af384SBlue Swirl     if (env->cwp == env->nwindows - 1) {
43070af384SBlue Swirl         memcpy32(env->regbase, env->regbase + env->nwindows * 16);
44070af384SBlue Swirl     }
45070af384SBlue Swirl     env->cwp = new_cwp;
46070af384SBlue Swirl 
47070af384SBlue Swirl     /* put the wrap registers at their temporary location */
48070af384SBlue Swirl     if (new_cwp == env->nwindows - 1) {
49070af384SBlue Swirl         memcpy32(env->regbase + env->nwindows * 16, env->regbase);
50070af384SBlue Swirl     }
51070af384SBlue Swirl     env->regwptr = env->regbase + (new_cwp * 16);
52070af384SBlue Swirl }
53070af384SBlue Swirl 
54c5f9864eSAndreas Färber target_ulong cpu_get_psr(CPUSPARCState *env)
55070af384SBlue Swirl {
562a1905c7SRichard Henderson     target_ulong icc = 0;
572a1905c7SRichard Henderson 
582a1905c7SRichard Henderson     icc |= ((int32_t)env->cc_N < 0) << PSR_NEG_SHIFT;
592a1905c7SRichard Henderson     icc |= ((int32_t)env->cc_V < 0) << PSR_OVF_SHIFT;
602a1905c7SRichard Henderson     icc |= ((int32_t)env->icc_Z == 0) << PSR_ZERO_SHIFT;
612a1905c7SRichard Henderson     if (TARGET_LONG_BITS == 64) {
622a1905c7SRichard Henderson         icc |= extract64(env->icc_C, 32, 1) << PSR_CARRY_SHIFT;
632a1905c7SRichard Henderson     } else {
642a1905c7SRichard Henderson         icc |= env->icc_C << PSR_CARRY_SHIFT;
652a1905c7SRichard Henderson     }
662a1905c7SRichard Henderson 
67070af384SBlue Swirl #if !defined(TARGET_SPARC64)
682a1905c7SRichard Henderson     return env->version | icc |
69070af384SBlue Swirl         (env->psref ? PSR_EF : 0) |
70070af384SBlue Swirl         (env->psrpil << 8) |
71070af384SBlue Swirl         (env->psrs ? PSR_S : 0) |
72070af384SBlue Swirl         (env->psrps ? PSR_PS : 0) |
73070af384SBlue Swirl         (env->psret ? PSR_ET : 0) | env->cwp;
74070af384SBlue Swirl #else
752a1905c7SRichard Henderson     return icc;
76070af384SBlue Swirl #endif
77070af384SBlue Swirl }
78070af384SBlue Swirl 
79b1fa27fcSRichard Henderson void cpu_put_psr_icc(CPUSPARCState *env, target_ulong val)
80070af384SBlue Swirl {
812a1905c7SRichard Henderson     if (TARGET_LONG_BITS == 64) {
822a1905c7SRichard Henderson         /* Do not clobber xcc.[NV] */
832a1905c7SRichard Henderson         env->cc_N = deposit64(env->cc_N, 0, 32, -(val & PSR_NEG));
842a1905c7SRichard Henderson         env->cc_V = deposit64(env->cc_V, 0, 32, -(val & PSR_OVF));
852a1905c7SRichard Henderson         env->icc_C = -(val & PSR_CARRY);
862a1905c7SRichard Henderson     } else {
872a1905c7SRichard Henderson         env->cc_N = -(val & PSR_NEG);
882a1905c7SRichard Henderson         env->cc_V = -(val & PSR_OVF);
892a1905c7SRichard Henderson         env->icc_C = (val >> PSR_CARRY_SHIFT) & 1;
902a1905c7SRichard Henderson     }
912a1905c7SRichard Henderson     env->icc_Z = ~val & PSR_ZERO;
92b1fa27fcSRichard Henderson }
93b1fa27fcSRichard Henderson 
94b1fa27fcSRichard Henderson void cpu_put_psr_raw(CPUSPARCState *env, target_ulong val)
95b1fa27fcSRichard Henderson {
96b1fa27fcSRichard Henderson     cpu_put_psr_icc(env, val);
97070af384SBlue Swirl #if !defined(TARGET_SPARC64)
98070af384SBlue Swirl     env->psref = (val & PSR_EF) ? 1 : 0;
99070af384SBlue Swirl     env->psrpil = (val & PSR_PIL) >> 8;
100070af384SBlue Swirl     env->psrs = (val & PSR_S) ? 1 : 0;
101070af384SBlue Swirl     env->psrps = (val & PSR_PS) ? 1 : 0;
102070af384SBlue Swirl     env->psret = (val & PSR_ET) ? 1 : 0;
103070af384SBlue Swirl #endif
1044552a09dSPeter Maydell #if !defined(TARGET_SPARC64)
1054552a09dSPeter Maydell     cpu_set_cwp(env, val & PSR_CWP);
1064552a09dSPeter Maydell #endif
1074552a09dSPeter Maydell }
1084552a09dSPeter Maydell 
1095ee59930SAlex Bennée /* Called with BQL held */
1104552a09dSPeter Maydell void cpu_put_psr(CPUSPARCState *env, target_ulong val)
1114552a09dSPeter Maydell {
1124552a09dSPeter Maydell     cpu_put_psr_raw(env, val);
1134552a09dSPeter Maydell #if ((!defined(TARGET_SPARC64)) && !defined(CONFIG_USER_ONLY))
1144552a09dSPeter Maydell     cpu_check_irqs(env);
1154552a09dSPeter Maydell #endif
116070af384SBlue Swirl }
117070af384SBlue Swirl 
118c5f9864eSAndreas Färber int cpu_cwp_inc(CPUSPARCState *env, int cwp)
119070af384SBlue Swirl {
120070af384SBlue Swirl     if (unlikely(cwp >= env->nwindows)) {
121070af384SBlue Swirl         cwp -= env->nwindows;
122070af384SBlue Swirl     }
123070af384SBlue Swirl     return cwp;
124070af384SBlue Swirl }
125070af384SBlue Swirl 
126c5f9864eSAndreas Färber int cpu_cwp_dec(CPUSPARCState *env, int cwp)
127070af384SBlue Swirl {
128070af384SBlue Swirl     if (unlikely(cwp < 0)) {
129070af384SBlue Swirl         cwp += env->nwindows;
130070af384SBlue Swirl     }
131070af384SBlue Swirl     return cwp;
132070af384SBlue Swirl }
133070af384SBlue Swirl 
134070af384SBlue Swirl #ifndef TARGET_SPARC64
135c5f9864eSAndreas Färber void helper_rett(CPUSPARCState *env)
136070af384SBlue Swirl {
137070af384SBlue Swirl     unsigned int cwp;
138070af384SBlue Swirl 
139070af384SBlue Swirl     if (env->psret == 1) {
1402f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, TT_ILL_INSN, GETPC());
141070af384SBlue Swirl     }
142070af384SBlue Swirl 
143070af384SBlue Swirl     env->psret = 1;
144063c3675SBlue Swirl     cwp = cpu_cwp_inc(env, env->cwp + 1) ;
145070af384SBlue Swirl     if (env->wim & (1 << cwp)) {
1462f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, TT_WIN_UNF, GETPC());
147070af384SBlue Swirl     }
148063c3675SBlue Swirl     cpu_set_cwp(env, cwp);
149070af384SBlue Swirl     env->psrs = env->psrps;
150070af384SBlue Swirl }
151070af384SBlue Swirl 
152070af384SBlue Swirl /* XXX: use another pointer for %iN registers to avoid slow wrapping
153070af384SBlue Swirl    handling ? */
154c5f9864eSAndreas Färber void helper_save(CPUSPARCState *env)
155070af384SBlue Swirl {
156070af384SBlue Swirl     uint32_t cwp;
157070af384SBlue Swirl 
158063c3675SBlue Swirl     cwp = cpu_cwp_dec(env, env->cwp - 1);
159070af384SBlue Swirl     if (env->wim & (1 << cwp)) {
1602f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, TT_WIN_OVF, GETPC());
161070af384SBlue Swirl     }
162063c3675SBlue Swirl     cpu_set_cwp(env, cwp);
163070af384SBlue Swirl }
164070af384SBlue Swirl 
165c5f9864eSAndreas Färber void helper_restore(CPUSPARCState *env)
166070af384SBlue Swirl {
167070af384SBlue Swirl     uint32_t cwp;
168070af384SBlue Swirl 
169063c3675SBlue Swirl     cwp = cpu_cwp_inc(env, env->cwp + 1);
170070af384SBlue Swirl     if (env->wim & (1 << cwp)) {
1712f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, TT_WIN_UNF, GETPC());
172070af384SBlue Swirl     }
173063c3675SBlue Swirl     cpu_set_cwp(env, cwp);
174070af384SBlue Swirl }
175070af384SBlue Swirl 
176c5f9864eSAndreas Färber void helper_wrpsr(CPUSPARCState *env, target_ulong new_psr)
177070af384SBlue Swirl {
178070af384SBlue Swirl     if ((new_psr & PSR_CWP) >= env->nwindows) {
1792f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, TT_ILL_INSN, GETPC());
180070af384SBlue Swirl     } else {
1815ee59930SAlex Bennée         /* cpu_put_psr may trigger interrupts, hence BQL */
182*195801d7SStefan Hajnoczi         bql_lock();
183070af384SBlue Swirl         cpu_put_psr(env, new_psr);
184*195801d7SStefan Hajnoczi         bql_unlock();
185070af384SBlue Swirl     }
186070af384SBlue Swirl }
187070af384SBlue Swirl 
188c5f9864eSAndreas Färber target_ulong helper_rdpsr(CPUSPARCState *env)
189070af384SBlue Swirl {
190063c3675SBlue Swirl     return cpu_get_psr(env);
191070af384SBlue Swirl }
192070af384SBlue Swirl 
193070af384SBlue Swirl #else
194070af384SBlue Swirl /* XXX: use another pointer for %iN registers to avoid slow wrapping
195070af384SBlue Swirl    handling ? */
196c5f9864eSAndreas Färber void helper_save(CPUSPARCState *env)
197070af384SBlue Swirl {
198070af384SBlue Swirl     uint32_t cwp;
199070af384SBlue Swirl 
200063c3675SBlue Swirl     cwp = cpu_cwp_dec(env, env->cwp - 1);
201070af384SBlue Swirl     if (env->cansave == 0) {
2022f9d35fcSRichard Henderson         int tt = TT_SPILL | (env->otherwin != 0
2032f9d35fcSRichard Henderson                              ? (TT_WOTHER | ((env->wstate & 0x38) >> 1))
2042f9d35fcSRichard Henderson                              : ((env->wstate & 0x7) << 2));
2052f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, tt, GETPC());
206070af384SBlue Swirl     } else {
207070af384SBlue Swirl         if (env->cleanwin - env->canrestore == 0) {
208070af384SBlue Swirl             /* XXX Clean windows without trap */
2092f9d35fcSRichard Henderson             cpu_raise_exception_ra(env, TT_CLRWIN, GETPC());
210070af384SBlue Swirl         } else {
211070af384SBlue Swirl             env->cansave--;
212070af384SBlue Swirl             env->canrestore++;
213063c3675SBlue Swirl             cpu_set_cwp(env, cwp);
214070af384SBlue Swirl         }
215070af384SBlue Swirl     }
216070af384SBlue Swirl }
217070af384SBlue Swirl 
218c5f9864eSAndreas Färber void helper_restore(CPUSPARCState *env)
219070af384SBlue Swirl {
220070af384SBlue Swirl     uint32_t cwp;
221070af384SBlue Swirl 
222063c3675SBlue Swirl     cwp = cpu_cwp_inc(env, env->cwp + 1);
223070af384SBlue Swirl     if (env->canrestore == 0) {
2242f9d35fcSRichard Henderson         int tt = TT_FILL | (env->otherwin != 0
2252f9d35fcSRichard Henderson                             ? (TT_WOTHER | ((env->wstate & 0x38) >> 1))
2262f9d35fcSRichard Henderson                             : ((env->wstate & 0x7) << 2));
2272f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, tt, GETPC());
228070af384SBlue Swirl     } else {
229070af384SBlue Swirl         env->cansave++;
230070af384SBlue Swirl         env->canrestore--;
231063c3675SBlue Swirl         cpu_set_cwp(env, cwp);
232070af384SBlue Swirl     }
233070af384SBlue Swirl }
234070af384SBlue Swirl 
235c5f9864eSAndreas Färber void helper_flushw(CPUSPARCState *env)
236070af384SBlue Swirl {
237070af384SBlue Swirl     if (env->cansave != env->nwindows - 2) {
2382f9d35fcSRichard Henderson         int tt = TT_SPILL | (env->otherwin != 0
2392f9d35fcSRichard Henderson                              ? (TT_WOTHER | ((env->wstate & 0x38) >> 1))
2402f9d35fcSRichard Henderson                              : ((env->wstate & 0x7) << 2));
2412f9d35fcSRichard Henderson         cpu_raise_exception_ra(env, tt, GETPC());
242070af384SBlue Swirl     }
243070af384SBlue Swirl }
244070af384SBlue Swirl 
245c5f9864eSAndreas Färber void helper_saved(CPUSPARCState *env)
246070af384SBlue Swirl {
247070af384SBlue Swirl     env->cansave++;
248070af384SBlue Swirl     if (env->otherwin == 0) {
249070af384SBlue Swirl         env->canrestore--;
250070af384SBlue Swirl     } else {
251070af384SBlue Swirl         env->otherwin--;
252070af384SBlue Swirl     }
253070af384SBlue Swirl }
254070af384SBlue Swirl 
255c5f9864eSAndreas Färber void helper_restored(CPUSPARCState *env)
256070af384SBlue Swirl {
257070af384SBlue Swirl     env->canrestore++;
258070af384SBlue Swirl     if (env->cleanwin < env->nwindows - 1) {
259070af384SBlue Swirl         env->cleanwin++;
260070af384SBlue Swirl     }
261070af384SBlue Swirl     if (env->otherwin == 0) {
262070af384SBlue Swirl         env->cansave--;
263070af384SBlue Swirl     } else {
264070af384SBlue Swirl         env->otherwin--;
265070af384SBlue Swirl     }
266070af384SBlue Swirl }
267070af384SBlue Swirl 
268c5f9864eSAndreas Färber target_ulong cpu_get_ccr(CPUSPARCState *env)
269070af384SBlue Swirl {
2702a1905c7SRichard Henderson     target_ulong ccr = 0;
271070af384SBlue Swirl 
2722a1905c7SRichard Henderson     ccr |= (env->icc_C >> 32) & 1;
2732a1905c7SRichard Henderson     ccr |= ((int32_t)env->cc_V < 0) << 1;
2742a1905c7SRichard Henderson     ccr |= ((int32_t)env->icc_Z == 0) << 2;
2752a1905c7SRichard Henderson     ccr |= ((int32_t)env->cc_N < 0) << 3;
2762a1905c7SRichard Henderson 
2772a1905c7SRichard Henderson     ccr |= env->xcc_C << 4;
2782a1905c7SRichard Henderson     ccr |= (env->cc_V < 0) << 5;
2792a1905c7SRichard Henderson     ccr |= (env->xcc_Z == 0) << 6;
2802a1905c7SRichard Henderson     ccr |= (env->cc_N < 0) << 7;
2812a1905c7SRichard Henderson 
2822a1905c7SRichard Henderson     return ccr;
283070af384SBlue Swirl }
284070af384SBlue Swirl 
285c5f9864eSAndreas Färber void cpu_put_ccr(CPUSPARCState *env, target_ulong val)
286070af384SBlue Swirl {
2872a1905c7SRichard Henderson     env->cc_N = deposit64(-(val & 0x08), 32, 32, -(val & 0x80));
2882a1905c7SRichard Henderson     env->cc_V = deposit64(-(val & 0x02), 32, 32, -(val & 0x20));
2892a1905c7SRichard Henderson     env->icc_C = (uint64_t)val << 32;
2902a1905c7SRichard Henderson     env->xcc_C = (val >> 4) & 1;
2912a1905c7SRichard Henderson     env->icc_Z = ~val & 0x04;
2922a1905c7SRichard Henderson     env->xcc_Z = ~val & 0x40;
293070af384SBlue Swirl }
294070af384SBlue Swirl 
295c5f9864eSAndreas Färber target_ulong cpu_get_cwp64(CPUSPARCState *env)
296070af384SBlue Swirl {
297070af384SBlue Swirl     return env->nwindows - 1 - env->cwp;
298070af384SBlue Swirl }
299070af384SBlue Swirl 
300c5f9864eSAndreas Färber void cpu_put_cwp64(CPUSPARCState *env, int cwp)
301070af384SBlue Swirl {
302070af384SBlue Swirl     if (unlikely(cwp >= env->nwindows || cwp < 0)) {
303070af384SBlue Swirl         cwp %= env->nwindows;
304070af384SBlue Swirl     }
305063c3675SBlue Swirl     cpu_set_cwp(env, env->nwindows - 1 - cwp);
306070af384SBlue Swirl }
307070af384SBlue Swirl 
308c5f9864eSAndreas Färber target_ulong helper_rdccr(CPUSPARCState *env)
309070af384SBlue Swirl {
310063c3675SBlue Swirl     return cpu_get_ccr(env);
311070af384SBlue Swirl }
312070af384SBlue Swirl 
313c5f9864eSAndreas Färber void helper_wrccr(CPUSPARCState *env, target_ulong new_ccr)
314070af384SBlue Swirl {
315063c3675SBlue Swirl     cpu_put_ccr(env, new_ccr);
316070af384SBlue Swirl }
317070af384SBlue Swirl 
318070af384SBlue Swirl /* CWP handling is reversed in V9, but we still use the V8 register
319070af384SBlue Swirl    order. */
320c5f9864eSAndreas Färber target_ulong helper_rdcwp(CPUSPARCState *env)
321070af384SBlue Swirl {
322063c3675SBlue Swirl     return cpu_get_cwp64(env);
323070af384SBlue Swirl }
324070af384SBlue Swirl 
325c5f9864eSAndreas Färber void helper_wrcwp(CPUSPARCState *env, target_ulong new_cwp)
326070af384SBlue Swirl {
327063c3675SBlue Swirl     cpu_put_cwp64(env, new_cwp);
328070af384SBlue Swirl }
329070af384SBlue Swirl 
330c5f9864eSAndreas Färber static inline uint64_t *get_gregset(CPUSPARCState *env, uint32_t pstate)
331070af384SBlue Swirl {
332576e1c4cSIgor Mammedov     if (env->def.features & CPU_FEATURE_GL) {
333cbc3a6a4SArtyom Tarasenko         return env->glregs + (env->gl & 7) * 8;
334cbc3a6a4SArtyom Tarasenko     }
335cbc3a6a4SArtyom Tarasenko 
336070af384SBlue Swirl     switch (pstate) {
337070af384SBlue Swirl     default:
338870be6adSBlue Swirl         trace_win_helper_gregset_error(pstate);
3399cf5a9cfSChen Qun         /* fall through to normal set of global registers */
340070af384SBlue Swirl     case 0:
341070af384SBlue Swirl         return env->bgregs;
342070af384SBlue Swirl     case PS_AG:
343070af384SBlue Swirl         return env->agregs;
344070af384SBlue Swirl     case PS_MG:
345070af384SBlue Swirl         return env->mgregs;
346070af384SBlue Swirl     case PS_IG:
347070af384SBlue Swirl         return env->igregs;
348070af384SBlue Swirl     }
349070af384SBlue Swirl }
350070af384SBlue Swirl 
351cbc3a6a4SArtyom Tarasenko static inline uint64_t *get_gl_gregset(CPUSPARCState *env, uint32_t gl)
352cbc3a6a4SArtyom Tarasenko {
353cbc3a6a4SArtyom Tarasenko     return env->glregs + (gl & 7) * 8;
354cbc3a6a4SArtyom Tarasenko }
355cbc3a6a4SArtyom Tarasenko 
356cbc3a6a4SArtyom Tarasenko /* Switch global register bank */
357cbc3a6a4SArtyom Tarasenko void cpu_gl_switch_gregs(CPUSPARCState *env, uint32_t new_gl)
358cbc3a6a4SArtyom Tarasenko {
359cbc3a6a4SArtyom Tarasenko     uint64_t *src, *dst;
360cbc3a6a4SArtyom Tarasenko     src = get_gl_gregset(env, new_gl);
361cbc3a6a4SArtyom Tarasenko     dst = get_gl_gregset(env, env->gl);
362cbc3a6a4SArtyom Tarasenko 
363cbc3a6a4SArtyom Tarasenko     if (src != dst) {
364cbc3a6a4SArtyom Tarasenko         memcpy32(dst, env->gregs);
365cbc3a6a4SArtyom Tarasenko         memcpy32(env->gregs, src);
366cbc3a6a4SArtyom Tarasenko     }
367cbc3a6a4SArtyom Tarasenko }
368cbc3a6a4SArtyom Tarasenko 
369cbc3a6a4SArtyom Tarasenko void helper_wrgl(CPUSPARCState *env, target_ulong new_gl)
370cbc3a6a4SArtyom Tarasenko {
371cbc3a6a4SArtyom Tarasenko     cpu_gl_switch_gregs(env, new_gl & 7);
372cbc3a6a4SArtyom Tarasenko     env->gl = new_gl & 7;
373cbc3a6a4SArtyom Tarasenko }
374cbc3a6a4SArtyom Tarasenko 
375c5f9864eSAndreas Färber void cpu_change_pstate(CPUSPARCState *env, uint32_t new_pstate)
376070af384SBlue Swirl {
377070af384SBlue Swirl     uint32_t pstate_regs, new_pstate_regs;
378070af384SBlue Swirl     uint64_t *src, *dst;
379070af384SBlue Swirl 
380576e1c4cSIgor Mammedov     if (env->def.features & CPU_FEATURE_GL) {
381cbc3a6a4SArtyom Tarasenko         /* PS_AG, IG and MG are not implemented in this case */
382cbc3a6a4SArtyom Tarasenko         new_pstate &= ~(PS_AG | PS_IG | PS_MG);
383cbc3a6a4SArtyom Tarasenko         env->pstate = new_pstate;
384cbc3a6a4SArtyom Tarasenko         return;
385070af384SBlue Swirl     }
386070af384SBlue Swirl 
387070af384SBlue Swirl     pstate_regs = env->pstate & 0xc01;
388070af384SBlue Swirl     new_pstate_regs = new_pstate & 0xc01;
389070af384SBlue Swirl 
390070af384SBlue Swirl     if (new_pstate_regs != pstate_regs) {
391870be6adSBlue Swirl         trace_win_helper_switch_pstate(pstate_regs, new_pstate_regs);
392870be6adSBlue Swirl 
393070af384SBlue Swirl         /* Switch global register bank */
394063c3675SBlue Swirl         src = get_gregset(env, new_pstate_regs);
395063c3675SBlue Swirl         dst = get_gregset(env, pstate_regs);
396070af384SBlue Swirl         memcpy32(dst, env->gregs);
397070af384SBlue Swirl         memcpy32(env->gregs, src);
398070af384SBlue Swirl     } else {
399870be6adSBlue Swirl         trace_win_helper_no_switch_pstate(new_pstate_regs);
400070af384SBlue Swirl     }
401070af384SBlue Swirl     env->pstate = new_pstate;
402070af384SBlue Swirl }
403070af384SBlue Swirl 
404c5f9864eSAndreas Färber void helper_wrpstate(CPUSPARCState *env, target_ulong new_state)
405070af384SBlue Swirl {
406063c3675SBlue Swirl     cpu_change_pstate(env, new_state & 0xf3f);
407070af384SBlue Swirl 
408070af384SBlue Swirl #if !defined(CONFIG_USER_ONLY)
409070af384SBlue Swirl     if (cpu_interrupts_enabled(env)) {
410*195801d7SStefan Hajnoczi         bql_lock();
411070af384SBlue Swirl         cpu_check_irqs(env);
412*195801d7SStefan Hajnoczi         bql_unlock();
413070af384SBlue Swirl     }
414070af384SBlue Swirl #endif
415070af384SBlue Swirl }
416070af384SBlue Swirl 
417c5f9864eSAndreas Färber void helper_wrpil(CPUSPARCState *env, target_ulong new_pil)
418070af384SBlue Swirl {
419070af384SBlue Swirl #if !defined(CONFIG_USER_ONLY)
420870be6adSBlue Swirl     trace_win_helper_wrpil(env->psrpil, (uint32_t)new_pil);
421070af384SBlue Swirl 
422070af384SBlue Swirl     env->psrpil = new_pil;
423070af384SBlue Swirl 
424070af384SBlue Swirl     if (cpu_interrupts_enabled(env)) {
425*195801d7SStefan Hajnoczi         bql_lock();
426070af384SBlue Swirl         cpu_check_irqs(env);
427*195801d7SStefan Hajnoczi         bql_unlock();
428070af384SBlue Swirl     }
429070af384SBlue Swirl #endif
430070af384SBlue Swirl }
431070af384SBlue Swirl 
432c5f9864eSAndreas Färber void helper_done(CPUSPARCState *env)
433070af384SBlue Swirl {
434070af384SBlue Swirl     trap_state *tsptr = cpu_tsptr(env);
435070af384SBlue Swirl 
436070af384SBlue Swirl     env->pc = tsptr->tnpc;
437070af384SBlue Swirl     env->npc = tsptr->tnpc + 4;
438063c3675SBlue Swirl     cpu_put_ccr(env, tsptr->tstate >> 32);
439070af384SBlue Swirl     env->asi = (tsptr->tstate >> 24) & 0xff;
440063c3675SBlue Swirl     cpu_change_pstate(env, (tsptr->tstate >> 8) & 0xf3f);
441063c3675SBlue Swirl     cpu_put_cwp64(env, tsptr->tstate & 0xff);
4426e040755SArtyom Tarasenko     if (cpu_has_hypervisor(env)) {
443cbc3a6a4SArtyom Tarasenko         uint32_t new_gl = (tsptr->tstate >> 40) & 7;
4446e040755SArtyom Tarasenko         env->hpstate = env->htstate[env->tl];
445cbc3a6a4SArtyom Tarasenko         cpu_gl_switch_gregs(env, new_gl);
446cbc3a6a4SArtyom Tarasenko         env->gl = new_gl;
4476e040755SArtyom Tarasenko     }
448070af384SBlue Swirl     env->tl--;
449070af384SBlue Swirl 
450870be6adSBlue Swirl     trace_win_helper_done(env->tl);
451070af384SBlue Swirl 
452070af384SBlue Swirl #if !defined(CONFIG_USER_ONLY)
453070af384SBlue Swirl     if (cpu_interrupts_enabled(env)) {
454*195801d7SStefan Hajnoczi         bql_lock();
455070af384SBlue Swirl         cpu_check_irqs(env);
456*195801d7SStefan Hajnoczi         bql_unlock();
457070af384SBlue Swirl     }
458070af384SBlue Swirl #endif
459070af384SBlue Swirl }
460070af384SBlue Swirl 
461c5f9864eSAndreas Färber void helper_retry(CPUSPARCState *env)
462070af384SBlue Swirl {
463070af384SBlue Swirl     trap_state *tsptr = cpu_tsptr(env);
464070af384SBlue Swirl 
465070af384SBlue Swirl     env->pc = tsptr->tpc;
466070af384SBlue Swirl     env->npc = tsptr->tnpc;
467063c3675SBlue Swirl     cpu_put_ccr(env, tsptr->tstate >> 32);
468070af384SBlue Swirl     env->asi = (tsptr->tstate >> 24) & 0xff;
469063c3675SBlue Swirl     cpu_change_pstate(env, (tsptr->tstate >> 8) & 0xf3f);
470063c3675SBlue Swirl     cpu_put_cwp64(env, tsptr->tstate & 0xff);
4716e040755SArtyom Tarasenko     if (cpu_has_hypervisor(env)) {
472cbc3a6a4SArtyom Tarasenko         uint32_t new_gl = (tsptr->tstate >> 40) & 7;
4736e040755SArtyom Tarasenko         env->hpstate = env->htstate[env->tl];
474cbc3a6a4SArtyom Tarasenko         cpu_gl_switch_gregs(env, new_gl);
475cbc3a6a4SArtyom Tarasenko         env->gl = new_gl;
4766e040755SArtyom Tarasenko     }
477070af384SBlue Swirl     env->tl--;
478070af384SBlue Swirl 
479870be6adSBlue Swirl     trace_win_helper_retry(env->tl);
480070af384SBlue Swirl 
481070af384SBlue Swirl #if !defined(CONFIG_USER_ONLY)
482070af384SBlue Swirl     if (cpu_interrupts_enabled(env)) {
483*195801d7SStefan Hajnoczi         bql_lock();
484070af384SBlue Swirl         cpu_check_irqs(env);
485*195801d7SStefan Hajnoczi         bql_unlock();
486070af384SBlue Swirl     }
487070af384SBlue Swirl #endif
488070af384SBlue Swirl }
489070af384SBlue Swirl #endif
490