xref: /qemu/target/sparc/mmu_helper.c (revision fad866daa85c65267fa44de40f10cc1ee904ae1a)
1163fa5caSBlue Swirl /*
2163fa5caSBlue Swirl  *  Sparc MMU helpers
3163fa5caSBlue Swirl  *
4163fa5caSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5163fa5caSBlue Swirl  *
6163fa5caSBlue Swirl  * This library is free software; you can redistribute it and/or
7163fa5caSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8163fa5caSBlue Swirl  * License as published by the Free Software Foundation; either
9163fa5caSBlue Swirl  * version 2 of the License, or (at your option) any later version.
10163fa5caSBlue Swirl  *
11163fa5caSBlue Swirl  * This library is distributed in the hope that it will be useful,
12163fa5caSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13163fa5caSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14163fa5caSBlue Swirl  * Lesser General Public License for more details.
15163fa5caSBlue Swirl  *
16163fa5caSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17163fa5caSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18163fa5caSBlue Swirl  */
19163fa5caSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21163fa5caSBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23*fad866daSMarkus Armbruster #include "qemu/qemu-print.h"
24ec0ceb17SBlue Swirl #include "trace.h"
25163fa5caSBlue Swirl 
26163fa5caSBlue Swirl /* Sparc MMU emulation */
27163fa5caSBlue Swirl 
28163fa5caSBlue Swirl #if defined(CONFIG_USER_ONLY)
29163fa5caSBlue Swirl 
3098670d47SLaurent Vivier int sparc_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size, int rw,
31163fa5caSBlue Swirl                                int mmu_idx)
32163fa5caSBlue Swirl {
338d8cb956SPeter Maydell     SPARCCPU *cpu = SPARC_CPU(cs);
348d8cb956SPeter Maydell     CPUSPARCState *env = &cpu->env;
358d8cb956SPeter Maydell 
36163fa5caSBlue Swirl     if (rw & 2) {
3727103424SAndreas Färber         cs->exception_index = TT_TFAULT;
38163fa5caSBlue Swirl     } else {
3927103424SAndreas Färber         cs->exception_index = TT_DFAULT;
408d8cb956SPeter Maydell #ifdef TARGET_SPARC64
418d8cb956SPeter Maydell         env->dmmu.mmuregs[4] = address;
428d8cb956SPeter Maydell #else
438d8cb956SPeter Maydell         env->mmuregs[4] = address;
448d8cb956SPeter Maydell #endif
45163fa5caSBlue Swirl     }
46163fa5caSBlue Swirl     return 1;
47163fa5caSBlue Swirl }
48163fa5caSBlue Swirl 
49163fa5caSBlue Swirl #else
50163fa5caSBlue Swirl 
51163fa5caSBlue Swirl #ifndef TARGET_SPARC64
52163fa5caSBlue Swirl /*
53163fa5caSBlue Swirl  * Sparc V8 Reference MMU (SRMMU)
54163fa5caSBlue Swirl  */
55163fa5caSBlue Swirl static const int access_table[8][8] = {
56163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 12, 12 },
57163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 0, 0 },
58163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 12, 12 },
59163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 0, 0 },
60163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 8, 12, 12 },
61163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 0, 8, 0 },
62163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 12, 12 },
63163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 8, 0 }
64163fa5caSBlue Swirl };
65163fa5caSBlue Swirl 
66163fa5caSBlue Swirl static const int perm_table[2][8] = {
67163fa5caSBlue Swirl     {
68163fa5caSBlue Swirl         PAGE_READ,
69163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
70163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
71163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
72163fa5caSBlue Swirl         PAGE_EXEC,
73163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
74163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
75163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC
76163fa5caSBlue Swirl     },
77163fa5caSBlue Swirl     {
78163fa5caSBlue Swirl         PAGE_READ,
79163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
80163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
81163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
82163fa5caSBlue Swirl         PAGE_EXEC,
83163fa5caSBlue Swirl         PAGE_READ,
84163fa5caSBlue Swirl         0,
85163fa5caSBlue Swirl         0,
86163fa5caSBlue Swirl     }
87163fa5caSBlue Swirl };
88163fa5caSBlue Swirl 
89a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
90163fa5caSBlue Swirl                                 int *prot, int *access_index,
91163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
92163fa5caSBlue Swirl                                 target_ulong *page_size)
93163fa5caSBlue Swirl {
94163fa5caSBlue Swirl     int access_perms = 0;
95a8170e5eSAvi Kivity     hwaddr pde_ptr;
96163fa5caSBlue Swirl     uint32_t pde;
97163fa5caSBlue Swirl     int error_code = 0, is_dirty, is_user;
98163fa5caSBlue Swirl     unsigned long page_offset;
992fad1112SAndreas Färber     CPUState *cs = CPU(sparc_env_get_cpu(env));
100163fa5caSBlue Swirl 
101163fa5caSBlue Swirl     is_user = mmu_idx == MMU_USER_IDX;
102163fa5caSBlue Swirl 
103af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
104163fa5caSBlue Swirl         *page_size = TARGET_PAGE_SIZE;
105163fa5caSBlue Swirl         /* Boot mode: instruction fetches are taken from PROM */
106576e1c4cSIgor Mammedov         if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) {
107163fa5caSBlue Swirl             *physical = env->prom_addr | (address & 0x7ffffULL);
108163fa5caSBlue Swirl             *prot = PAGE_READ | PAGE_EXEC;
109163fa5caSBlue Swirl             return 0;
110163fa5caSBlue Swirl         }
111163fa5caSBlue Swirl         *physical = address;
112163fa5caSBlue Swirl         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
113163fa5caSBlue Swirl         return 0;
114163fa5caSBlue Swirl     }
115163fa5caSBlue Swirl 
116163fa5caSBlue Swirl     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1);
117163fa5caSBlue Swirl     *physical = 0xffffffffffff0000ULL;
118163fa5caSBlue Swirl 
119163fa5caSBlue Swirl     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
120163fa5caSBlue Swirl     /* Context base + context number */
121163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
122fdfba1a2SEdgar E. Iglesias     pde = ldl_phys(cs->as, pde_ptr);
123163fa5caSBlue Swirl 
124163fa5caSBlue Swirl     /* Ctx pde */
125163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
126163fa5caSBlue Swirl     default:
127163fa5caSBlue Swirl     case 0: /* Invalid */
128163fa5caSBlue Swirl         return 1 << 2;
129163fa5caSBlue Swirl     case 2: /* L0 PTE, maybe should not happen? */
130163fa5caSBlue Swirl     case 3: /* Reserved */
131163fa5caSBlue Swirl         return 4 << 2;
132163fa5caSBlue Swirl     case 1: /* L0 PDE */
133163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
134fdfba1a2SEdgar E. Iglesias         pde = ldl_phys(cs->as, pde_ptr);
135163fa5caSBlue Swirl 
136163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
137163fa5caSBlue Swirl         default:
138163fa5caSBlue Swirl         case 0: /* Invalid */
139163fa5caSBlue Swirl             return (1 << 8) | (1 << 2);
140163fa5caSBlue Swirl         case 3: /* Reserved */
141163fa5caSBlue Swirl             return (1 << 8) | (4 << 2);
142163fa5caSBlue Swirl         case 1: /* L1 PDE */
143163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
144fdfba1a2SEdgar E. Iglesias             pde = ldl_phys(cs->as, pde_ptr);
145163fa5caSBlue Swirl 
146163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
147163fa5caSBlue Swirl             default:
148163fa5caSBlue Swirl             case 0: /* Invalid */
149163fa5caSBlue Swirl                 return (2 << 8) | (1 << 2);
150163fa5caSBlue Swirl             case 3: /* Reserved */
151163fa5caSBlue Swirl                 return (2 << 8) | (4 << 2);
152163fa5caSBlue Swirl             case 1: /* L2 PDE */
153163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
154fdfba1a2SEdgar E. Iglesias                 pde = ldl_phys(cs->as, pde_ptr);
155163fa5caSBlue Swirl 
156163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
157163fa5caSBlue Swirl                 default:
158163fa5caSBlue Swirl                 case 0: /* Invalid */
159163fa5caSBlue Swirl                     return (3 << 8) | (1 << 2);
160163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
161163fa5caSBlue Swirl                 case 3: /* Reserved */
162163fa5caSBlue Swirl                     return (3 << 8) | (4 << 2);
163163fa5caSBlue Swirl                 case 2: /* L3 PTE */
1641658dd32SBlue Swirl                     page_offset = 0;
165163fa5caSBlue Swirl                 }
166163fa5caSBlue Swirl                 *page_size = TARGET_PAGE_SIZE;
167163fa5caSBlue Swirl                 break;
168163fa5caSBlue Swirl             case 2: /* L2 PTE */
1691658dd32SBlue Swirl                 page_offset = address & 0x3f000;
170163fa5caSBlue Swirl                 *page_size = 0x40000;
171163fa5caSBlue Swirl             }
172163fa5caSBlue Swirl             break;
173163fa5caSBlue Swirl         case 2: /* L1 PTE */
1741658dd32SBlue Swirl             page_offset = address & 0xfff000;
175163fa5caSBlue Swirl             *page_size = 0x1000000;
176163fa5caSBlue Swirl         }
177163fa5caSBlue Swirl     }
178163fa5caSBlue Swirl 
179163fa5caSBlue Swirl     /* check access */
180163fa5caSBlue Swirl     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
181163fa5caSBlue Swirl     error_code = access_table[*access_index][access_perms];
182163fa5caSBlue Swirl     if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) {
183163fa5caSBlue Swirl         return error_code;
184163fa5caSBlue Swirl     }
185163fa5caSBlue Swirl 
186163fa5caSBlue Swirl     /* update page modified and dirty bits */
187163fa5caSBlue Swirl     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
188163fa5caSBlue Swirl     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
189163fa5caSBlue Swirl         pde |= PG_ACCESSED_MASK;
190163fa5caSBlue Swirl         if (is_dirty) {
191163fa5caSBlue Swirl             pde |= PG_MODIFIED_MASK;
192163fa5caSBlue Swirl         }
1932198a121SEdgar E. Iglesias         stl_phys_notdirty(cs->as, pde_ptr, pde);
194163fa5caSBlue Swirl     }
195163fa5caSBlue Swirl 
196163fa5caSBlue Swirl     /* the page can be put in the TLB */
197163fa5caSBlue Swirl     *prot = perm_table[is_user][access_perms];
198163fa5caSBlue Swirl     if (!(pde & PG_MODIFIED_MASK)) {
199163fa5caSBlue Swirl         /* only set write access if already dirty... otherwise wait
200163fa5caSBlue Swirl            for dirty access */
201163fa5caSBlue Swirl         *prot &= ~PAGE_WRITE;
202163fa5caSBlue Swirl     }
203163fa5caSBlue Swirl 
204163fa5caSBlue Swirl     /* Even if large ptes, we map only one 4KB page in the cache to
205163fa5caSBlue Swirl        avoid filling it too fast */
206a8170e5eSAvi Kivity     *physical = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset;
207163fa5caSBlue Swirl     return error_code;
208163fa5caSBlue Swirl }
209163fa5caSBlue Swirl 
210163fa5caSBlue Swirl /* Perform address translation */
21198670d47SLaurent Vivier int sparc_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size, int rw,
212163fa5caSBlue Swirl                                int mmu_idx)
213163fa5caSBlue Swirl {
2147510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
2157510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
216a8170e5eSAvi Kivity     hwaddr paddr;
217163fa5caSBlue Swirl     target_ulong vaddr;
218163fa5caSBlue Swirl     target_ulong page_size;
219163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
220163fa5caSBlue Swirl 
2211658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
222163fa5caSBlue Swirl     error_code = get_physical_address(env, &paddr, &prot, &access_index,
223163fa5caSBlue Swirl                                       address, rw, mmu_idx, &page_size);
2241658dd32SBlue Swirl     vaddr = address;
225163fa5caSBlue Swirl     if (error_code == 0) {
226339aaf5bSAntony Pavlov         qemu_log_mask(CPU_LOG_MMU,
227339aaf5bSAntony Pavlov                 "Translate at %" VADDR_PRIx " -> " TARGET_FMT_plx ", vaddr "
228163fa5caSBlue Swirl                 TARGET_FMT_lx "\n", address, paddr, vaddr);
2290c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, page_size);
230163fa5caSBlue Swirl         return 0;
231163fa5caSBlue Swirl     }
232163fa5caSBlue Swirl 
233163fa5caSBlue Swirl     if (env->mmuregs[3]) { /* Fault status register */
234163fa5caSBlue Swirl         env->mmuregs[3] = 1; /* overflow (not read before another fault) */
235163fa5caSBlue Swirl     }
236163fa5caSBlue Swirl     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
237163fa5caSBlue Swirl     env->mmuregs[4] = address; /* Fault address register */
238163fa5caSBlue Swirl 
239163fa5caSBlue Swirl     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
240163fa5caSBlue Swirl         /* No fault mode: if a mapping is available, just override
241163fa5caSBlue Swirl            permissions. If no mapping is available, redirect accesses to
242163fa5caSBlue Swirl            neverland. Fake/overridden mappings will be flushed when
243163fa5caSBlue Swirl            switching to normal mode. */
244163fa5caSBlue Swirl         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
2450c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, TARGET_PAGE_SIZE);
246163fa5caSBlue Swirl         return 0;
247163fa5caSBlue Swirl     } else {
248163fa5caSBlue Swirl         if (rw & 2) {
24927103424SAndreas Färber             cs->exception_index = TT_TFAULT;
250163fa5caSBlue Swirl         } else {
25127103424SAndreas Färber             cs->exception_index = TT_DFAULT;
252163fa5caSBlue Swirl         }
253163fa5caSBlue Swirl         return 1;
254163fa5caSBlue Swirl     }
255163fa5caSBlue Swirl }
256163fa5caSBlue Swirl 
257c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev)
258163fa5caSBlue Swirl {
2592fad1112SAndreas Färber     CPUState *cs = CPU(sparc_env_get_cpu(env));
260a8170e5eSAvi Kivity     hwaddr pde_ptr;
261163fa5caSBlue Swirl     uint32_t pde;
262163fa5caSBlue Swirl 
263163fa5caSBlue Swirl     /* Context base + context number */
264a8170e5eSAvi Kivity     pde_ptr = (hwaddr)(env->mmuregs[1] << 4) +
265163fa5caSBlue Swirl         (env->mmuregs[2] << 2);
266fdfba1a2SEdgar E. Iglesias     pde = ldl_phys(cs->as, pde_ptr);
267163fa5caSBlue Swirl 
268163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
269163fa5caSBlue Swirl     default:
270163fa5caSBlue Swirl     case 0: /* Invalid */
271163fa5caSBlue Swirl     case 2: /* PTE, maybe should not happen? */
272163fa5caSBlue Swirl     case 3: /* Reserved */
273163fa5caSBlue Swirl         return 0;
274163fa5caSBlue Swirl     case 1: /* L1 PDE */
275163fa5caSBlue Swirl         if (mmulev == 3) {
276163fa5caSBlue Swirl             return pde;
277163fa5caSBlue Swirl         }
278163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
279fdfba1a2SEdgar E. Iglesias         pde = ldl_phys(cs->as, pde_ptr);
280163fa5caSBlue Swirl 
281163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
282163fa5caSBlue Swirl         default:
283163fa5caSBlue Swirl         case 0: /* Invalid */
284163fa5caSBlue Swirl         case 3: /* Reserved */
285163fa5caSBlue Swirl             return 0;
286163fa5caSBlue Swirl         case 2: /* L1 PTE */
287163fa5caSBlue Swirl             return pde;
288163fa5caSBlue Swirl         case 1: /* L2 PDE */
289163fa5caSBlue Swirl             if (mmulev == 2) {
290163fa5caSBlue Swirl                 return pde;
291163fa5caSBlue Swirl             }
292163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
293fdfba1a2SEdgar E. Iglesias             pde = ldl_phys(cs->as, pde_ptr);
294163fa5caSBlue Swirl 
295163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
296163fa5caSBlue Swirl             default:
297163fa5caSBlue Swirl             case 0: /* Invalid */
298163fa5caSBlue Swirl             case 3: /* Reserved */
299163fa5caSBlue Swirl                 return 0;
300163fa5caSBlue Swirl             case 2: /* L2 PTE */
301163fa5caSBlue Swirl                 return pde;
302163fa5caSBlue Swirl             case 1: /* L3 PDE */
303163fa5caSBlue Swirl                 if (mmulev == 1) {
304163fa5caSBlue Swirl                     return pde;
305163fa5caSBlue Swirl                 }
306163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
307fdfba1a2SEdgar E. Iglesias                 pde = ldl_phys(cs->as, pde_ptr);
308163fa5caSBlue Swirl 
309163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
310163fa5caSBlue Swirl                 default:
311163fa5caSBlue Swirl                 case 0: /* Invalid */
312163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
313163fa5caSBlue Swirl                 case 3: /* Reserved */
314163fa5caSBlue Swirl                     return 0;
315163fa5caSBlue Swirl                 case 2: /* L3 PTE */
316163fa5caSBlue Swirl                     return pde;
317163fa5caSBlue Swirl                 }
318163fa5caSBlue Swirl             }
319163fa5caSBlue Swirl         }
320163fa5caSBlue Swirl     }
321163fa5caSBlue Swirl     return 0;
322163fa5caSBlue Swirl }
323163fa5caSBlue Swirl 
324*fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
325163fa5caSBlue Swirl {
32600b941e5SAndreas Färber     CPUState *cs = CPU(sparc_env_get_cpu(env));
327163fa5caSBlue Swirl     target_ulong va, va1, va2;
328163fa5caSBlue Swirl     unsigned int n, m, o;
329a8170e5eSAvi Kivity     hwaddr pde_ptr, pa;
330163fa5caSBlue Swirl     uint32_t pde;
331163fa5caSBlue Swirl 
332163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
333fdfba1a2SEdgar E. Iglesias     pde = ldl_phys(cs->as, pde_ptr);
334*fad866daSMarkus Armbruster     qemu_printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
335a8170e5eSAvi Kivity                 (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]);
336163fa5caSBlue Swirl     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
337163fa5caSBlue Swirl         pde = mmu_probe(env, va, 2);
338163fa5caSBlue Swirl         if (pde) {
33900b941e5SAndreas Färber             pa = cpu_get_phys_page_debug(cs, va);
340*fad866daSMarkus Armbruster             qemu_printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
341163fa5caSBlue Swirl                         " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
342163fa5caSBlue Swirl             for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
343163fa5caSBlue Swirl                 pde = mmu_probe(env, va1, 1);
344163fa5caSBlue Swirl                 if (pde) {
34500b941e5SAndreas Färber                     pa = cpu_get_phys_page_debug(cs, va1);
346*fad866daSMarkus Armbruster                     qemu_printf(" VA: " TARGET_FMT_lx ", PA: "
347163fa5caSBlue Swirl                                 TARGET_FMT_plx " PDE: " TARGET_FMT_lx "\n",
348163fa5caSBlue Swirl                                 va1, pa, pde);
349163fa5caSBlue Swirl                     for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
350163fa5caSBlue Swirl                         pde = mmu_probe(env, va2, 0);
351163fa5caSBlue Swirl                         if (pde) {
35200b941e5SAndreas Färber                             pa = cpu_get_phys_page_debug(cs, va2);
353*fad866daSMarkus Armbruster                             qemu_printf("  VA: " TARGET_FMT_lx ", PA: "
354163fa5caSBlue Swirl                                         TARGET_FMT_plx " PTE: "
355163fa5caSBlue Swirl                                         TARGET_FMT_lx "\n",
356163fa5caSBlue Swirl                                         va2, pa, pde);
357163fa5caSBlue Swirl                         }
358163fa5caSBlue Swirl                     }
359163fa5caSBlue Swirl                 }
360163fa5caSBlue Swirl             }
361163fa5caSBlue Swirl         }
362163fa5caSBlue Swirl     }
363163fa5caSBlue Swirl }
364163fa5caSBlue Swirl 
365163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles
366163fa5caSBlue Swirl  * reads (and only reads) in stack frames as if windows were flushed. We assume
367163fa5caSBlue Swirl  * that the sparc ABI is followed.
368163fa5caSBlue Swirl  */
369f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address,
370f3659eeeSAndreas Färber                               uint8_t *buf, int len, bool is_write)
371163fa5caSBlue Swirl {
372f3659eeeSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
373f3659eeeSAndreas Färber     CPUSPARCState *env = &cpu->env;
374f3659eeeSAndreas Färber     target_ulong addr = address;
375163fa5caSBlue Swirl     int i;
376163fa5caSBlue Swirl     int len1;
377163fa5caSBlue Swirl     int cwp = env->cwp;
378163fa5caSBlue Swirl 
379163fa5caSBlue Swirl     if (!is_write) {
380163fa5caSBlue Swirl         for (i = 0; i < env->nwindows; i++) {
381163fa5caSBlue Swirl             int off;
382163fa5caSBlue Swirl             target_ulong fp = env->regbase[cwp * 16 + 22];
383163fa5caSBlue Swirl 
384163fa5caSBlue Swirl             /* Assume fp == 0 means end of frame.  */
385163fa5caSBlue Swirl             if (fp == 0) {
386163fa5caSBlue Swirl                 break;
387163fa5caSBlue Swirl             }
388163fa5caSBlue Swirl 
389163fa5caSBlue Swirl             cwp = cpu_cwp_inc(env, cwp + 1);
390163fa5caSBlue Swirl 
391163fa5caSBlue Swirl             /* Invalid window ? */
392163fa5caSBlue Swirl             if (env->wim & (1 << cwp)) {
393163fa5caSBlue Swirl                 break;
394163fa5caSBlue Swirl             }
395163fa5caSBlue Swirl 
396163fa5caSBlue Swirl             /* According to the ABI, the stack is growing downward.  */
397163fa5caSBlue Swirl             if (addr + len < fp) {
398163fa5caSBlue Swirl                 break;
399163fa5caSBlue Swirl             }
400163fa5caSBlue Swirl 
401163fa5caSBlue Swirl             /* Not in this frame.  */
402163fa5caSBlue Swirl             if (addr > fp + 64) {
403163fa5caSBlue Swirl                 continue;
404163fa5caSBlue Swirl             }
405163fa5caSBlue Swirl 
406163fa5caSBlue Swirl             /* Handle access before this window.  */
407163fa5caSBlue Swirl             if (addr < fp) {
408163fa5caSBlue Swirl                 len1 = fp - addr;
409f17ec444SAndreas Färber                 if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) {
410163fa5caSBlue Swirl                     return -1;
411163fa5caSBlue Swirl                 }
412163fa5caSBlue Swirl                 addr += len1;
413163fa5caSBlue Swirl                 len -= len1;
414163fa5caSBlue Swirl                 buf += len1;
415163fa5caSBlue Swirl             }
416163fa5caSBlue Swirl 
417163fa5caSBlue Swirl             /* Access byte per byte to registers. Not very efficient but speed
418163fa5caSBlue Swirl              * is not critical.
419163fa5caSBlue Swirl              */
420163fa5caSBlue Swirl             off = addr - fp;
421163fa5caSBlue Swirl             len1 = 64 - off;
422163fa5caSBlue Swirl 
423163fa5caSBlue Swirl             if (len1 > len) {
424163fa5caSBlue Swirl                 len1 = len;
425163fa5caSBlue Swirl             }
426163fa5caSBlue Swirl 
427163fa5caSBlue Swirl             for (; len1; len1--) {
428163fa5caSBlue Swirl                 int reg = cwp * 16 + 8 + (off >> 2);
429163fa5caSBlue Swirl                 union {
430163fa5caSBlue Swirl                     uint32_t v;
431163fa5caSBlue Swirl                     uint8_t c[4];
432163fa5caSBlue Swirl                 } u;
433163fa5caSBlue Swirl                 u.v = cpu_to_be32(env->regbase[reg]);
434163fa5caSBlue Swirl                 *buf++ = u.c[off & 3];
435163fa5caSBlue Swirl                 addr++;
436163fa5caSBlue Swirl                 len--;
437163fa5caSBlue Swirl                 off++;
438163fa5caSBlue Swirl             }
439163fa5caSBlue Swirl 
440163fa5caSBlue Swirl             if (len == 0) {
441163fa5caSBlue Swirl                 return 0;
442163fa5caSBlue Swirl             }
443163fa5caSBlue Swirl         }
444163fa5caSBlue Swirl     }
445f17ec444SAndreas Färber     return cpu_memory_rw_debug(cs, addr, buf, len, is_write);
446163fa5caSBlue Swirl }
447163fa5caSBlue Swirl 
448163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */
449163fa5caSBlue Swirl 
450163fa5caSBlue Swirl /* 41 bit physical address space */
451a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x)
452163fa5caSBlue Swirl {
453163fa5caSBlue Swirl     return x & 0x1ffffffffffULL;
454163fa5caSBlue Swirl }
455163fa5caSBlue Swirl 
456163fa5caSBlue Swirl /*
457163fa5caSBlue Swirl  * UltraSparc IIi I/DMMUs
458163fa5caSBlue Swirl  */
459163fa5caSBlue Swirl 
460163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value
461163fa5caSBlue Swirl    in context requires virtual address mask value calculated from TTE
462163fa5caSBlue Swirl    entry size */
463163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb,
464163fa5caSBlue Swirl                                        uint64_t address, uint64_t context,
465a8170e5eSAvi Kivity                                        hwaddr *physical)
466163fa5caSBlue Swirl {
467913b5f28SArtyom Tarasenko     uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte));
468163fa5caSBlue Swirl 
469163fa5caSBlue Swirl     /* valid, context match, virtual address match? */
470163fa5caSBlue Swirl     if (TTE_IS_VALID(tlb->tte) &&
471163fa5caSBlue Swirl         (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context))
472163fa5caSBlue Swirl         && compare_masked(address, tlb->tag, mask)) {
473163fa5caSBlue Swirl         /* decode physical address */
474163fa5caSBlue Swirl         *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL;
475163fa5caSBlue Swirl         return 1;
476163fa5caSBlue Swirl     }
477163fa5caSBlue Swirl 
478163fa5caSBlue Swirl     return 0;
479163fa5caSBlue Swirl }
480163fa5caSBlue Swirl 
481c5f9864eSAndreas Färber static int get_physical_address_data(CPUSPARCState *env,
482a8170e5eSAvi Kivity                                      hwaddr *physical, int *prot,
483163fa5caSBlue Swirl                                      target_ulong address, int rw, int mmu_idx)
484163fa5caSBlue Swirl {
48527103424SAndreas Färber     CPUState *cs = CPU(sparc_env_get_cpu(env));
486163fa5caSBlue Swirl     unsigned int i;
487163fa5caSBlue Swirl     uint64_t context;
488163fa5caSBlue Swirl     uint64_t sfsr = 0;
489af7a06baSRichard Henderson     bool is_user = false;
490163fa5caSBlue Swirl 
491163fa5caSBlue Swirl     switch (mmu_idx) {
492af7a06baSRichard Henderson     case MMU_PHYS_IDX:
493af7a06baSRichard Henderson         g_assert_not_reached();
494163fa5caSBlue Swirl     case MMU_USER_IDX:
495af7a06baSRichard Henderson         is_user = true;
496af7a06baSRichard Henderson         /* fallthru */
497163fa5caSBlue Swirl     case MMU_KERNEL_IDX:
498163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
499163fa5caSBlue Swirl         sfsr |= SFSR_CT_PRIMARY;
500163fa5caSBlue Swirl         break;
501163fa5caSBlue Swirl     case MMU_USER_SECONDARY_IDX:
502af7a06baSRichard Henderson         is_user = true;
503af7a06baSRichard Henderson         /* fallthru */
504163fa5caSBlue Swirl     case MMU_KERNEL_SECONDARY_IDX:
505163fa5caSBlue Swirl         context = env->dmmu.mmu_secondary_context & 0x1fff;
506163fa5caSBlue Swirl         sfsr |= SFSR_CT_SECONDARY;
507163fa5caSBlue Swirl         break;
508163fa5caSBlue Swirl     case MMU_NUCLEUS_IDX:
509163fa5caSBlue Swirl         sfsr |= SFSR_CT_NUCLEUS;
510163fa5caSBlue Swirl         /* FALLTHRU */
511163fa5caSBlue Swirl     default:
512163fa5caSBlue Swirl         context = 0;
513163fa5caSBlue Swirl         break;
514163fa5caSBlue Swirl     }
515163fa5caSBlue Swirl 
516163fa5caSBlue Swirl     if (rw == 1) {
517163fa5caSBlue Swirl         sfsr |= SFSR_WRITE_BIT;
518163fa5caSBlue Swirl     } else if (rw == 4) {
519163fa5caSBlue Swirl         sfsr |= SFSR_NF_BIT;
520163fa5caSBlue Swirl     }
521163fa5caSBlue Swirl 
522163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
523163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
524163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->dtlb[i], address, context, physical)) {
525163fa5caSBlue Swirl             int do_fault = 0;
526163fa5caSBlue Swirl 
527163fa5caSBlue Swirl             /* access ok? */
528163fa5caSBlue Swirl             /* multiple bits in SFSR.FT may be set on TT_DFAULT */
529163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) {
530163fa5caSBlue Swirl                 do_fault = 1;
531163fa5caSBlue Swirl                 sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */
532ec0ceb17SBlue Swirl                 trace_mmu_helper_dfault(address, context, mmu_idx, env->tl);
533163fa5caSBlue Swirl             }
534163fa5caSBlue Swirl             if (rw == 4) {
535163fa5caSBlue Swirl                 if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) {
536163fa5caSBlue Swirl                     do_fault = 1;
537163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NF_E_BIT;
538163fa5caSBlue Swirl                 }
539163fa5caSBlue Swirl             } else {
540163fa5caSBlue Swirl                 if (TTE_IS_NFO(env->dtlb[i].tte)) {
541163fa5caSBlue Swirl                     do_fault = 1;
542163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NFO_BIT;
543163fa5caSBlue Swirl                 }
544163fa5caSBlue Swirl             }
545163fa5caSBlue Swirl 
546163fa5caSBlue Swirl             if (do_fault) {
547163fa5caSBlue Swirl                 /* faults above are reported with TT_DFAULT. */
54827103424SAndreas Färber                 cs->exception_index = TT_DFAULT;
549163fa5caSBlue Swirl             } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) {
550163fa5caSBlue Swirl                 do_fault = 1;
55127103424SAndreas Färber                 cs->exception_index = TT_DPROT;
552163fa5caSBlue Swirl 
553ec0ceb17SBlue Swirl                 trace_mmu_helper_dprot(address, context, mmu_idx, env->tl);
554163fa5caSBlue Swirl             }
555163fa5caSBlue Swirl 
556163fa5caSBlue Swirl             if (!do_fault) {
557163fa5caSBlue Swirl                 *prot = PAGE_READ;
558163fa5caSBlue Swirl                 if (TTE_IS_W_OK(env->dtlb[i].tte)) {
559163fa5caSBlue Swirl                     *prot |= PAGE_WRITE;
560163fa5caSBlue Swirl                 }
561163fa5caSBlue Swirl 
562163fa5caSBlue Swirl                 TTE_SET_USED(env->dtlb[i].tte);
563163fa5caSBlue Swirl 
564163fa5caSBlue Swirl                 return 0;
565163fa5caSBlue Swirl             }
566163fa5caSBlue Swirl 
567163fa5caSBlue Swirl             if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */
568163fa5caSBlue Swirl                 sfsr |= SFSR_OW_BIT; /* overflow (not read before
569163fa5caSBlue Swirl                                         another fault) */
570163fa5caSBlue Swirl             }
571163fa5caSBlue Swirl 
572163fa5caSBlue Swirl             if (env->pstate & PS_PRIV) {
573163fa5caSBlue Swirl                 sfsr |= SFSR_PR_BIT;
574163fa5caSBlue Swirl             }
575163fa5caSBlue Swirl 
576163fa5caSBlue Swirl             /* FIXME: ASI field in SFSR must be set */
577163fa5caSBlue Swirl             env->dmmu.sfsr = sfsr | SFSR_VALID_BIT;
578163fa5caSBlue Swirl 
579163fa5caSBlue Swirl             env->dmmu.sfar = address; /* Fault address register */
580163fa5caSBlue Swirl 
581163fa5caSBlue Swirl             env->dmmu.tag_access = (address & ~0x1fffULL) | context;
582163fa5caSBlue Swirl 
583163fa5caSBlue Swirl             return 1;
584163fa5caSBlue Swirl         }
585163fa5caSBlue Swirl     }
586163fa5caSBlue Swirl 
587ec0ceb17SBlue Swirl     trace_mmu_helper_dmiss(address, context);
588163fa5caSBlue Swirl 
589163fa5caSBlue Swirl     /*
590163fa5caSBlue Swirl      * On MMU misses:
591163fa5caSBlue Swirl      * - UltraSPARC IIi: SFSR and SFAR unmodified
592163fa5caSBlue Swirl      * - JPS1: SFAR updated and some fields of SFSR updated
593163fa5caSBlue Swirl      */
594163fa5caSBlue Swirl     env->dmmu.tag_access = (address & ~0x1fffULL) | context;
59527103424SAndreas Färber     cs->exception_index = TT_DMISS;
596163fa5caSBlue Swirl     return 1;
597163fa5caSBlue Swirl }
598163fa5caSBlue Swirl 
599c5f9864eSAndreas Färber static int get_physical_address_code(CPUSPARCState *env,
600a8170e5eSAvi Kivity                                      hwaddr *physical, int *prot,
601163fa5caSBlue Swirl                                      target_ulong address, int mmu_idx)
602163fa5caSBlue Swirl {
60327103424SAndreas Färber     CPUState *cs = CPU(sparc_env_get_cpu(env));
604163fa5caSBlue Swirl     unsigned int i;
605163fa5caSBlue Swirl     uint64_t context;
606af7a06baSRichard Henderson     bool is_user = false;
607163fa5caSBlue Swirl 
608af7a06baSRichard Henderson     switch (mmu_idx) {
609af7a06baSRichard Henderson     case MMU_PHYS_IDX:
610af7a06baSRichard Henderson     case MMU_USER_SECONDARY_IDX:
611af7a06baSRichard Henderson     case MMU_KERNEL_SECONDARY_IDX:
612af7a06baSRichard Henderson         g_assert_not_reached();
613af7a06baSRichard Henderson     case MMU_USER_IDX:
614af7a06baSRichard Henderson         is_user = true;
615af7a06baSRichard Henderson         /* fallthru */
616af7a06baSRichard Henderson     case MMU_KERNEL_IDX:
617af7a06baSRichard Henderson         context = env->dmmu.mmu_primary_context & 0x1fff;
618af7a06baSRichard Henderson         break;
619af7a06baSRichard Henderson     default:
620af7a06baSRichard Henderson         context = 0;
621af7a06baSRichard Henderson         break;
622163fa5caSBlue Swirl     }
623163fa5caSBlue Swirl 
624163fa5caSBlue Swirl     if (env->tl == 0) {
625163fa5caSBlue Swirl         /* PRIMARY context */
626163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
627163fa5caSBlue Swirl     } else {
628163fa5caSBlue Swirl         /* NUCLEUS context */
629163fa5caSBlue Swirl         context = 0;
630163fa5caSBlue Swirl     }
631163fa5caSBlue Swirl 
632163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
633163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
634163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->itlb[i],
635163fa5caSBlue Swirl                                  address, context, physical)) {
636163fa5caSBlue Swirl             /* access ok? */
637163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) {
638163fa5caSBlue Swirl                 /* Fault status register */
639163fa5caSBlue Swirl                 if (env->immu.sfsr & SFSR_VALID_BIT) {
640163fa5caSBlue Swirl                     env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before
641163fa5caSBlue Swirl                                                      another fault) */
642163fa5caSBlue Swirl                 } else {
643163fa5caSBlue Swirl                     env->immu.sfsr = 0;
644163fa5caSBlue Swirl                 }
645163fa5caSBlue Swirl                 if (env->pstate & PS_PRIV) {
646163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_PR_BIT;
647163fa5caSBlue Swirl                 }
648163fa5caSBlue Swirl                 if (env->tl > 0) {
649163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_CT_NUCLEUS;
650163fa5caSBlue Swirl                 }
651163fa5caSBlue Swirl 
652163fa5caSBlue Swirl                 /* FIXME: ASI field in SFSR must be set */
653163fa5caSBlue Swirl                 env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT;
65427103424SAndreas Färber                 cs->exception_index = TT_TFAULT;
655163fa5caSBlue Swirl 
656163fa5caSBlue Swirl                 env->immu.tag_access = (address & ~0x1fffULL) | context;
657163fa5caSBlue Swirl 
658ec0ceb17SBlue Swirl                 trace_mmu_helper_tfault(address, context);
659163fa5caSBlue Swirl 
660163fa5caSBlue Swirl                 return 1;
661163fa5caSBlue Swirl             }
662163fa5caSBlue Swirl             *prot = PAGE_EXEC;
663163fa5caSBlue Swirl             TTE_SET_USED(env->itlb[i].tte);
664163fa5caSBlue Swirl             return 0;
665163fa5caSBlue Swirl         }
666163fa5caSBlue Swirl     }
667163fa5caSBlue Swirl 
668ec0ceb17SBlue Swirl     trace_mmu_helper_tmiss(address, context);
669163fa5caSBlue Swirl 
670163fa5caSBlue Swirl     /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
671163fa5caSBlue Swirl     env->immu.tag_access = (address & ~0x1fffULL) | context;
67227103424SAndreas Färber     cs->exception_index = TT_TMISS;
673163fa5caSBlue Swirl     return 1;
674163fa5caSBlue Swirl }
675163fa5caSBlue Swirl 
676a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
677163fa5caSBlue Swirl                                 int *prot, int *access_index,
678163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
679163fa5caSBlue Swirl                                 target_ulong *page_size)
680163fa5caSBlue Swirl {
681163fa5caSBlue Swirl     /* ??? We treat everything as a small page, then explicitly flush
682163fa5caSBlue Swirl        everything when an entry is evicted.  */
683163fa5caSBlue Swirl     *page_size = TARGET_PAGE_SIZE;
684163fa5caSBlue Swirl 
685163fa5caSBlue Swirl     /* safety net to catch wrong softmmu index use from dynamic code */
686163fa5caSBlue Swirl     if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) {
687ec0ceb17SBlue Swirl         if (rw == 2) {
688ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx,
689ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_primary_context,
690ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_secondary_context,
691ec0ceb17SBlue Swirl                                                 address);
692ec0ceb17SBlue Swirl         } else {
693ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx,
694163fa5caSBlue Swirl                                                 env->dmmu.mmu_primary_context,
695163fa5caSBlue Swirl                                                 env->dmmu.mmu_secondary_context,
696163fa5caSBlue Swirl                                                 address);
697163fa5caSBlue Swirl         }
698ec0ceb17SBlue Swirl     }
699163fa5caSBlue Swirl 
700af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
701af7a06baSRichard Henderson         *physical = ultrasparc_truncate_physical(address);
702af7a06baSRichard Henderson         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
703af7a06baSRichard Henderson         return 0;
704af7a06baSRichard Henderson     }
705af7a06baSRichard Henderson 
706163fa5caSBlue Swirl     if (rw == 2) {
707163fa5caSBlue Swirl         return get_physical_address_code(env, physical, prot, address,
708163fa5caSBlue Swirl                                          mmu_idx);
709163fa5caSBlue Swirl     } else {
710163fa5caSBlue Swirl         return get_physical_address_data(env, physical, prot, address, rw,
711163fa5caSBlue Swirl                                          mmu_idx);
712163fa5caSBlue Swirl     }
713163fa5caSBlue Swirl }
714163fa5caSBlue Swirl 
715163fa5caSBlue Swirl /* Perform address translation */
71698670d47SLaurent Vivier int sparc_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size, int rw,
717163fa5caSBlue Swirl                                int mmu_idx)
718163fa5caSBlue Swirl {
7197510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
7207510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
7211658dd32SBlue Swirl     target_ulong vaddr;
722a8170e5eSAvi Kivity     hwaddr paddr;
723163fa5caSBlue Swirl     target_ulong page_size;
724163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
725163fa5caSBlue Swirl 
7261658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
727163fa5caSBlue Swirl     error_code = get_physical_address(env, &paddr, &prot, &access_index,
728163fa5caSBlue Swirl                                       address, rw, mmu_idx, &page_size);
729163fa5caSBlue Swirl     if (error_code == 0) {
7301658dd32SBlue Swirl         vaddr = address;
731163fa5caSBlue Swirl 
732ec0ceb17SBlue Swirl         trace_mmu_helper_mmu_fault(address, paddr, mmu_idx, env->tl,
733163fa5caSBlue Swirl                                    env->dmmu.mmu_primary_context,
734163fa5caSBlue Swirl                                    env->dmmu.mmu_secondary_context);
735163fa5caSBlue Swirl 
7360c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, page_size);
737163fa5caSBlue Swirl         return 0;
738163fa5caSBlue Swirl     }
739163fa5caSBlue Swirl     /* XXX */
740163fa5caSBlue Swirl     return 1;
741163fa5caSBlue Swirl }
742163fa5caSBlue Swirl 
743*fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
744163fa5caSBlue Swirl {
745163fa5caSBlue Swirl     unsigned int i;
746163fa5caSBlue Swirl     const char *mask;
747163fa5caSBlue Swirl 
748*fad866daSMarkus Armbruster     qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %"
749163fa5caSBlue Swirl                 PRId64 "\n",
750163fa5caSBlue Swirl                 env->dmmu.mmu_primary_context,
751163fa5caSBlue Swirl                 env->dmmu.mmu_secondary_context);
752*fad866daSMarkus Armbruster     qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64
753d00a2334SArtyom Tarasenko                 "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target);
754163fa5caSBlue Swirl     if ((env->lsu & DMMU_E) == 0) {
755*fad866daSMarkus Armbruster         qemu_printf("DMMU disabled\n");
756163fa5caSBlue Swirl     } else {
757*fad866daSMarkus Armbruster         qemu_printf("DMMU dump\n");
758163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
759163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->dtlb[i].tte)) {
760163fa5caSBlue Swirl             default:
761163fa5caSBlue Swirl             case 0x0:
762163fa5caSBlue Swirl                 mask = "  8k";
763163fa5caSBlue Swirl                 break;
764163fa5caSBlue Swirl             case 0x1:
765163fa5caSBlue Swirl                 mask = " 64k";
766163fa5caSBlue Swirl                 break;
767163fa5caSBlue Swirl             case 0x2:
768163fa5caSBlue Swirl                 mask = "512k";
769163fa5caSBlue Swirl                 break;
770163fa5caSBlue Swirl             case 0x3:
771163fa5caSBlue Swirl                 mask = "  4M";
772163fa5caSBlue Swirl                 break;
773163fa5caSBlue Swirl             }
774163fa5caSBlue Swirl             if (TTE_IS_VALID(env->dtlb[i].tte)) {
775*fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
776163fa5caSBlue Swirl                             ", %s, %s, %s, %s, ctx %" PRId64 " %s\n",
777163fa5caSBlue Swirl                             i,
778163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)~0x1fffULL,
779163fa5caSBlue Swirl                             TTE_PA(env->dtlb[i].tte),
780163fa5caSBlue Swirl                             mask,
781163fa5caSBlue Swirl                             TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user",
782163fa5caSBlue Swirl                             TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO",
783163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->dtlb[i].tte) ?
784163fa5caSBlue Swirl                             "locked" : "unlocked",
785163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)0x1fffULL,
786163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->dtlb[i].tte) ?
787163fa5caSBlue Swirl                             "global" : "local");
788163fa5caSBlue Swirl             }
789163fa5caSBlue Swirl         }
790163fa5caSBlue Swirl     }
791163fa5caSBlue Swirl     if ((env->lsu & IMMU_E) == 0) {
792*fad866daSMarkus Armbruster         qemu_printf("IMMU disabled\n");
793163fa5caSBlue Swirl     } else {
794*fad866daSMarkus Armbruster         qemu_printf("IMMU dump\n");
795163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
796163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->itlb[i].tte)) {
797163fa5caSBlue Swirl             default:
798163fa5caSBlue Swirl             case 0x0:
799163fa5caSBlue Swirl                 mask = "  8k";
800163fa5caSBlue Swirl                 break;
801163fa5caSBlue Swirl             case 0x1:
802163fa5caSBlue Swirl                 mask = " 64k";
803163fa5caSBlue Swirl                 break;
804163fa5caSBlue Swirl             case 0x2:
805163fa5caSBlue Swirl                 mask = "512k";
806163fa5caSBlue Swirl                 break;
807163fa5caSBlue Swirl             case 0x3:
808163fa5caSBlue Swirl                 mask = "  4M";
809163fa5caSBlue Swirl                 break;
810163fa5caSBlue Swirl             }
811163fa5caSBlue Swirl             if (TTE_IS_VALID(env->itlb[i].tte)) {
812*fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
813163fa5caSBlue Swirl                             ", %s, %s, %s, ctx %" PRId64 " %s\n",
814163fa5caSBlue Swirl                             i,
815163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)~0x1fffULL,
816163fa5caSBlue Swirl                             TTE_PA(env->itlb[i].tte),
817163fa5caSBlue Swirl                             mask,
818163fa5caSBlue Swirl                             TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user",
819163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->itlb[i].tte) ?
820163fa5caSBlue Swirl                             "locked" : "unlocked",
821163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)0x1fffULL,
822163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->itlb[i].tte) ?
823163fa5caSBlue Swirl                             "global" : "local");
824163fa5caSBlue Swirl             }
825163fa5caSBlue Swirl         }
826163fa5caSBlue Swirl     }
827163fa5caSBlue Swirl }
828163fa5caSBlue Swirl 
829163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */
830163fa5caSBlue Swirl 
831a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys,
832163fa5caSBlue Swirl                                    target_ulong addr, int rw, int mmu_idx)
833163fa5caSBlue Swirl {
834163fa5caSBlue Swirl     target_ulong page_size;
835163fa5caSBlue Swirl     int prot, access_index;
836163fa5caSBlue Swirl 
837163fa5caSBlue Swirl     return get_physical_address(env, phys, &prot, &access_index, addr, rw,
838163fa5caSBlue Swirl                                 mmu_idx, &page_size);
839163fa5caSBlue Swirl }
840163fa5caSBlue Swirl 
841163fa5caSBlue Swirl #if defined(TARGET_SPARC64)
842a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
843163fa5caSBlue Swirl                                            int mmu_idx)
844163fa5caSBlue Swirl {
845a8170e5eSAvi Kivity     hwaddr phys_addr;
846163fa5caSBlue Swirl 
847163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) {
848163fa5caSBlue Swirl         return -1;
849163fa5caSBlue Swirl     }
850163fa5caSBlue Swirl     return phys_addr;
851163fa5caSBlue Swirl }
852163fa5caSBlue Swirl #endif
853163fa5caSBlue Swirl 
85400b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
855163fa5caSBlue Swirl {
85600b941e5SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
85700b941e5SAndreas Färber     CPUSPARCState *env = &cpu->env;
858a8170e5eSAvi Kivity     hwaddr phys_addr;
85997ed5ccdSBenjamin Herrenschmidt     int mmu_idx = cpu_mmu_index(env, false);
860163fa5caSBlue Swirl 
861163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) {
862163fa5caSBlue Swirl         if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) {
863163fa5caSBlue Swirl             return -1;
864163fa5caSBlue Swirl         }
865163fa5caSBlue Swirl     }
866163fa5caSBlue Swirl     return phys_addr;
867163fa5caSBlue Swirl }
868163fa5caSBlue Swirl #endif
869