1163fa5caSBlue Swirl /* 2163fa5caSBlue Swirl * Sparc MMU helpers 3163fa5caSBlue Swirl * 4163fa5caSBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 5163fa5caSBlue Swirl * 6163fa5caSBlue Swirl * This library is free software; you can redistribute it and/or 7163fa5caSBlue Swirl * modify it under the terms of the GNU Lesser General Public 8163fa5caSBlue Swirl * License as published by the Free Software Foundation; either 9163fa5caSBlue Swirl * version 2 of the License, or (at your option) any later version. 10163fa5caSBlue Swirl * 11163fa5caSBlue Swirl * This library is distributed in the hope that it will be useful, 12163fa5caSBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13163fa5caSBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14163fa5caSBlue Swirl * Lesser General Public License for more details. 15163fa5caSBlue Swirl * 16163fa5caSBlue Swirl * You should have received a copy of the GNU Lesser General Public 17163fa5caSBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18163fa5caSBlue Swirl */ 19163fa5caSBlue Swirl 20db5ebe5fSPeter Maydell #include "qemu/osdep.h" 21163fa5caSBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 23fad866daSMarkus Armbruster #include "qemu/qemu-print.h" 24ec0ceb17SBlue Swirl #include "trace.h" 25163fa5caSBlue Swirl 26163fa5caSBlue Swirl /* Sparc MMU emulation */ 27163fa5caSBlue Swirl 28163fa5caSBlue Swirl #if defined(CONFIG_USER_ONLY) 29163fa5caSBlue Swirl 30e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 31e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 32e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 33163fa5caSBlue Swirl { 348d8cb956SPeter Maydell SPARCCPU *cpu = SPARC_CPU(cs); 358d8cb956SPeter Maydell CPUSPARCState *env = &cpu->env; 368d8cb956SPeter Maydell 37e84942f2SRichard Henderson if (access_type == MMU_INST_FETCH) { 3827103424SAndreas Färber cs->exception_index = TT_TFAULT; 39163fa5caSBlue Swirl } else { 4027103424SAndreas Färber cs->exception_index = TT_DFAULT; 418d8cb956SPeter Maydell #ifdef TARGET_SPARC64 428d8cb956SPeter Maydell env->dmmu.mmuregs[4] = address; 438d8cb956SPeter Maydell #else 448d8cb956SPeter Maydell env->mmuregs[4] = address; 458d8cb956SPeter Maydell #endif 46163fa5caSBlue Swirl } 47e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 48163fa5caSBlue Swirl } 49163fa5caSBlue Swirl 50163fa5caSBlue Swirl #else 51163fa5caSBlue Swirl 52163fa5caSBlue Swirl #ifndef TARGET_SPARC64 53163fa5caSBlue Swirl /* 54163fa5caSBlue Swirl * Sparc V8 Reference MMU (SRMMU) 55163fa5caSBlue Swirl */ 56163fa5caSBlue Swirl static const int access_table[8][8] = { 57163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 12, 12 }, 58163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 0, 0 }, 59163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 12, 12 }, 60163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 0, 0 }, 61163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 8, 12, 12 }, 62163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 0, 8, 0 }, 63163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 12, 12 }, 64163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 8, 0 } 65163fa5caSBlue Swirl }; 66163fa5caSBlue Swirl 67163fa5caSBlue Swirl static const int perm_table[2][8] = { 68163fa5caSBlue Swirl { 69163fa5caSBlue Swirl PAGE_READ, 70163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 71163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 72163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 73163fa5caSBlue Swirl PAGE_EXEC, 74163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 75163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 76163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC 77163fa5caSBlue Swirl }, 78163fa5caSBlue Swirl { 79163fa5caSBlue Swirl PAGE_READ, 80163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 81163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 82163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 83163fa5caSBlue Swirl PAGE_EXEC, 84163fa5caSBlue Swirl PAGE_READ, 85163fa5caSBlue Swirl 0, 86163fa5caSBlue Swirl 0, 87163fa5caSBlue Swirl } 88163fa5caSBlue Swirl }; 89163fa5caSBlue Swirl 90a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical, 919bed46e6STony Nguyen int *prot, int *access_index, MemTxAttrs *attrs, 92163fa5caSBlue Swirl target_ulong address, int rw, int mmu_idx, 93163fa5caSBlue Swirl target_ulong *page_size) 94163fa5caSBlue Swirl { 95163fa5caSBlue Swirl int access_perms = 0; 96a8170e5eSAvi Kivity hwaddr pde_ptr; 97163fa5caSBlue Swirl uint32_t pde; 98163fa5caSBlue Swirl int error_code = 0, is_dirty, is_user; 99163fa5caSBlue Swirl unsigned long page_offset; 1005a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 101163fa5caSBlue Swirl 102163fa5caSBlue Swirl is_user = mmu_idx == MMU_USER_IDX; 103163fa5caSBlue Swirl 104af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 105163fa5caSBlue Swirl *page_size = TARGET_PAGE_SIZE; 106163fa5caSBlue Swirl /* Boot mode: instruction fetches are taken from PROM */ 107576e1c4cSIgor Mammedov if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) { 108163fa5caSBlue Swirl *physical = env->prom_addr | (address & 0x7ffffULL); 109163fa5caSBlue Swirl *prot = PAGE_READ | PAGE_EXEC; 110163fa5caSBlue Swirl return 0; 111163fa5caSBlue Swirl } 112163fa5caSBlue Swirl *physical = address; 113163fa5caSBlue Swirl *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 114163fa5caSBlue Swirl return 0; 115163fa5caSBlue Swirl } 116163fa5caSBlue Swirl 117163fa5caSBlue Swirl *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1); 118163fa5caSBlue Swirl *physical = 0xffffffffffff0000ULL; 119163fa5caSBlue Swirl 120163fa5caSBlue Swirl /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 121163fa5caSBlue Swirl /* Context base + context number */ 122163fa5caSBlue Swirl pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 123fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 124163fa5caSBlue Swirl 125163fa5caSBlue Swirl /* Ctx pde */ 126163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 127163fa5caSBlue Swirl default: 128163fa5caSBlue Swirl case 0: /* Invalid */ 129163fa5caSBlue Swirl return 1 << 2; 130163fa5caSBlue Swirl case 2: /* L0 PTE, maybe should not happen? */ 131163fa5caSBlue Swirl case 3: /* Reserved */ 132163fa5caSBlue Swirl return 4 << 2; 133163fa5caSBlue Swirl case 1: /* L0 PDE */ 134163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 135fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 136163fa5caSBlue Swirl 137163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 138163fa5caSBlue Swirl default: 139163fa5caSBlue Swirl case 0: /* Invalid */ 140163fa5caSBlue Swirl return (1 << 8) | (1 << 2); 141163fa5caSBlue Swirl case 3: /* Reserved */ 142163fa5caSBlue Swirl return (1 << 8) | (4 << 2); 143163fa5caSBlue Swirl case 1: /* L1 PDE */ 144163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 145fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 146163fa5caSBlue Swirl 147163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 148163fa5caSBlue Swirl default: 149163fa5caSBlue Swirl case 0: /* Invalid */ 150163fa5caSBlue Swirl return (2 << 8) | (1 << 2); 151163fa5caSBlue Swirl case 3: /* Reserved */ 152163fa5caSBlue Swirl return (2 << 8) | (4 << 2); 153163fa5caSBlue Swirl case 1: /* L2 PDE */ 154163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 155fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 156163fa5caSBlue Swirl 157163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 158163fa5caSBlue Swirl default: 159163fa5caSBlue Swirl case 0: /* Invalid */ 160163fa5caSBlue Swirl return (3 << 8) | (1 << 2); 161163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 162163fa5caSBlue Swirl case 3: /* Reserved */ 163163fa5caSBlue Swirl return (3 << 8) | (4 << 2); 164163fa5caSBlue Swirl case 2: /* L3 PTE */ 1651658dd32SBlue Swirl page_offset = 0; 166163fa5caSBlue Swirl } 167163fa5caSBlue Swirl *page_size = TARGET_PAGE_SIZE; 168163fa5caSBlue Swirl break; 169163fa5caSBlue Swirl case 2: /* L2 PTE */ 1701658dd32SBlue Swirl page_offset = address & 0x3f000; 171163fa5caSBlue Swirl *page_size = 0x40000; 172163fa5caSBlue Swirl } 173163fa5caSBlue Swirl break; 174163fa5caSBlue Swirl case 2: /* L1 PTE */ 1751658dd32SBlue Swirl page_offset = address & 0xfff000; 176163fa5caSBlue Swirl *page_size = 0x1000000; 177163fa5caSBlue Swirl } 178163fa5caSBlue Swirl } 179163fa5caSBlue Swirl 180163fa5caSBlue Swirl /* check access */ 181163fa5caSBlue Swirl access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 182163fa5caSBlue Swirl error_code = access_table[*access_index][access_perms]; 183163fa5caSBlue Swirl if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) { 184163fa5caSBlue Swirl return error_code; 185163fa5caSBlue Swirl } 186163fa5caSBlue Swirl 187163fa5caSBlue Swirl /* update page modified and dirty bits */ 188163fa5caSBlue Swirl is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 189163fa5caSBlue Swirl if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 190163fa5caSBlue Swirl pde |= PG_ACCESSED_MASK; 191163fa5caSBlue Swirl if (is_dirty) { 192163fa5caSBlue Swirl pde |= PG_MODIFIED_MASK; 193163fa5caSBlue Swirl } 1942198a121SEdgar E. Iglesias stl_phys_notdirty(cs->as, pde_ptr, pde); 195163fa5caSBlue Swirl } 196163fa5caSBlue Swirl 197163fa5caSBlue Swirl /* the page can be put in the TLB */ 198163fa5caSBlue Swirl *prot = perm_table[is_user][access_perms]; 199163fa5caSBlue Swirl if (!(pde & PG_MODIFIED_MASK)) { 200163fa5caSBlue Swirl /* only set write access if already dirty... otherwise wait 201163fa5caSBlue Swirl for dirty access */ 202163fa5caSBlue Swirl *prot &= ~PAGE_WRITE; 203163fa5caSBlue Swirl } 204163fa5caSBlue Swirl 205163fa5caSBlue Swirl /* Even if large ptes, we map only one 4KB page in the cache to 206163fa5caSBlue Swirl avoid filling it too fast */ 207a8170e5eSAvi Kivity *physical = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset; 208163fa5caSBlue Swirl return error_code; 209163fa5caSBlue Swirl } 210163fa5caSBlue Swirl 211163fa5caSBlue Swirl /* Perform address translation */ 212e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 213e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 214e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 215163fa5caSBlue Swirl { 2167510454eSAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 2177510454eSAndreas Färber CPUSPARCState *env = &cpu->env; 218a8170e5eSAvi Kivity hwaddr paddr; 219163fa5caSBlue Swirl target_ulong vaddr; 220163fa5caSBlue Swirl target_ulong page_size; 221163fa5caSBlue Swirl int error_code = 0, prot, access_index; 2229bed46e6STony Nguyen MemTxAttrs attrs = {}; 223163fa5caSBlue Swirl 224e84942f2SRichard Henderson /* 225e84942f2SRichard Henderson * TODO: If we ever need tlb_vaddr_to_host for this target, 226e84942f2SRichard Henderson * then we must figure out how to manipulate FSR and FAR 227e84942f2SRichard Henderson * when both MMU_NF and probe are set. In the meantime, 228e84942f2SRichard Henderson * do not support this use case. 229e84942f2SRichard Henderson */ 230e84942f2SRichard Henderson assert(!probe); 231e84942f2SRichard Henderson 2321658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 2339bed46e6STony Nguyen error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs, 234e84942f2SRichard Henderson address, access_type, 235e84942f2SRichard Henderson mmu_idx, &page_size); 2361658dd32SBlue Swirl vaddr = address; 237e84942f2SRichard Henderson if (likely(error_code == 0)) { 238339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, 239e84942f2SRichard Henderson "Translate at %" VADDR_PRIx " -> " 240e84942f2SRichard Henderson TARGET_FMT_plx ", vaddr " TARGET_FMT_lx "\n", 241e84942f2SRichard Henderson address, paddr, vaddr); 2420c591eb0SAndreas Färber tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, page_size); 243e84942f2SRichard Henderson return true; 244163fa5caSBlue Swirl } 245163fa5caSBlue Swirl 246163fa5caSBlue Swirl if (env->mmuregs[3]) { /* Fault status register */ 247163fa5caSBlue Swirl env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 248163fa5caSBlue Swirl } 249163fa5caSBlue Swirl env->mmuregs[3] |= (access_index << 5) | error_code | 2; 250163fa5caSBlue Swirl env->mmuregs[4] = address; /* Fault address register */ 251163fa5caSBlue Swirl 252163fa5caSBlue Swirl if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 253163fa5caSBlue Swirl /* No fault mode: if a mapping is available, just override 254163fa5caSBlue Swirl permissions. If no mapping is available, redirect accesses to 255163fa5caSBlue Swirl neverland. Fake/overridden mappings will be flushed when 256163fa5caSBlue Swirl switching to normal mode. */ 257163fa5caSBlue Swirl prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 2580c591eb0SAndreas Färber tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, TARGET_PAGE_SIZE); 259e84942f2SRichard Henderson return true; 260163fa5caSBlue Swirl } else { 261e84942f2SRichard Henderson if (access_type == MMU_INST_FETCH) { 26227103424SAndreas Färber cs->exception_index = TT_TFAULT; 263163fa5caSBlue Swirl } else { 26427103424SAndreas Färber cs->exception_index = TT_DFAULT; 265163fa5caSBlue Swirl } 266e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 267163fa5caSBlue Swirl } 268163fa5caSBlue Swirl } 269163fa5caSBlue Swirl 270c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev) 271163fa5caSBlue Swirl { 2725a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 273a8170e5eSAvi Kivity hwaddr pde_ptr; 274163fa5caSBlue Swirl uint32_t pde; 275163fa5caSBlue Swirl 276163fa5caSBlue Swirl /* Context base + context number */ 277a8170e5eSAvi Kivity pde_ptr = (hwaddr)(env->mmuregs[1] << 4) + 278163fa5caSBlue Swirl (env->mmuregs[2] << 2); 279fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 280163fa5caSBlue Swirl 281163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 282163fa5caSBlue Swirl default: 283163fa5caSBlue Swirl case 0: /* Invalid */ 284163fa5caSBlue Swirl case 2: /* PTE, maybe should not happen? */ 285163fa5caSBlue Swirl case 3: /* Reserved */ 286163fa5caSBlue Swirl return 0; 287163fa5caSBlue Swirl case 1: /* L1 PDE */ 288163fa5caSBlue Swirl if (mmulev == 3) { 289163fa5caSBlue Swirl return pde; 290163fa5caSBlue Swirl } 291163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 292fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 293163fa5caSBlue Swirl 294163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 295163fa5caSBlue Swirl default: 296163fa5caSBlue Swirl case 0: /* Invalid */ 297163fa5caSBlue Swirl case 3: /* Reserved */ 298163fa5caSBlue Swirl return 0; 299163fa5caSBlue Swirl case 2: /* L1 PTE */ 300163fa5caSBlue Swirl return pde; 301163fa5caSBlue Swirl case 1: /* L2 PDE */ 302163fa5caSBlue Swirl if (mmulev == 2) { 303163fa5caSBlue Swirl return pde; 304163fa5caSBlue Swirl } 305163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 306fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 307163fa5caSBlue Swirl 308163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 309163fa5caSBlue Swirl default: 310163fa5caSBlue Swirl case 0: /* Invalid */ 311163fa5caSBlue Swirl case 3: /* Reserved */ 312163fa5caSBlue Swirl return 0; 313163fa5caSBlue Swirl case 2: /* L2 PTE */ 314163fa5caSBlue Swirl return pde; 315163fa5caSBlue Swirl case 1: /* L3 PDE */ 316163fa5caSBlue Swirl if (mmulev == 1) { 317163fa5caSBlue Swirl return pde; 318163fa5caSBlue Swirl } 319163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 320fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 321163fa5caSBlue Swirl 322163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 323163fa5caSBlue Swirl default: 324163fa5caSBlue Swirl case 0: /* Invalid */ 325163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 326163fa5caSBlue Swirl case 3: /* Reserved */ 327163fa5caSBlue Swirl return 0; 328163fa5caSBlue Swirl case 2: /* L3 PTE */ 329163fa5caSBlue Swirl return pde; 330163fa5caSBlue Swirl } 331163fa5caSBlue Swirl } 332163fa5caSBlue Swirl } 333163fa5caSBlue Swirl } 334163fa5caSBlue Swirl return 0; 335163fa5caSBlue Swirl } 336163fa5caSBlue Swirl 337fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 338163fa5caSBlue Swirl { 3395a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 340163fa5caSBlue Swirl target_ulong va, va1, va2; 341163fa5caSBlue Swirl unsigned int n, m, o; 342a8170e5eSAvi Kivity hwaddr pde_ptr, pa; 343163fa5caSBlue Swirl uint32_t pde; 344163fa5caSBlue Swirl 345163fa5caSBlue Swirl pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 346fdfba1a2SEdgar E. Iglesias pde = ldl_phys(cs->as, pde_ptr); 347fad866daSMarkus Armbruster qemu_printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n", 348a8170e5eSAvi Kivity (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]); 349163fa5caSBlue Swirl for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 350163fa5caSBlue Swirl pde = mmu_probe(env, va, 2); 351163fa5caSBlue Swirl if (pde) { 35200b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va); 353fad866daSMarkus Armbruster qemu_printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 354163fa5caSBlue Swirl " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 355163fa5caSBlue Swirl for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 356163fa5caSBlue Swirl pde = mmu_probe(env, va1, 1); 357163fa5caSBlue Swirl if (pde) { 35800b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va1); 359fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 360163fa5caSBlue Swirl TARGET_FMT_plx " PDE: " TARGET_FMT_lx "\n", 361163fa5caSBlue Swirl va1, pa, pde); 362163fa5caSBlue Swirl for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 363163fa5caSBlue Swirl pde = mmu_probe(env, va2, 0); 364163fa5caSBlue Swirl if (pde) { 36500b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va2); 366fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 367163fa5caSBlue Swirl TARGET_FMT_plx " PTE: " 368163fa5caSBlue Swirl TARGET_FMT_lx "\n", 369163fa5caSBlue Swirl va2, pa, pde); 370163fa5caSBlue Swirl } 371163fa5caSBlue Swirl } 372163fa5caSBlue Swirl } 373163fa5caSBlue Swirl } 374163fa5caSBlue Swirl } 375163fa5caSBlue Swirl } 376163fa5caSBlue Swirl } 377163fa5caSBlue Swirl 378163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles 379163fa5caSBlue Swirl * reads (and only reads) in stack frames as if windows were flushed. We assume 380163fa5caSBlue Swirl * that the sparc ABI is followed. 381163fa5caSBlue Swirl */ 382f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address, 383f3659eeeSAndreas Färber uint8_t *buf, int len, bool is_write) 384163fa5caSBlue Swirl { 385f3659eeeSAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 386f3659eeeSAndreas Färber CPUSPARCState *env = &cpu->env; 387f3659eeeSAndreas Färber target_ulong addr = address; 388163fa5caSBlue Swirl int i; 389163fa5caSBlue Swirl int len1; 390163fa5caSBlue Swirl int cwp = env->cwp; 391163fa5caSBlue Swirl 392163fa5caSBlue Swirl if (!is_write) { 393163fa5caSBlue Swirl for (i = 0; i < env->nwindows; i++) { 394163fa5caSBlue Swirl int off; 395163fa5caSBlue Swirl target_ulong fp = env->regbase[cwp * 16 + 22]; 396163fa5caSBlue Swirl 397163fa5caSBlue Swirl /* Assume fp == 0 means end of frame. */ 398163fa5caSBlue Swirl if (fp == 0) { 399163fa5caSBlue Swirl break; 400163fa5caSBlue Swirl } 401163fa5caSBlue Swirl 402163fa5caSBlue Swirl cwp = cpu_cwp_inc(env, cwp + 1); 403163fa5caSBlue Swirl 404163fa5caSBlue Swirl /* Invalid window ? */ 405163fa5caSBlue Swirl if (env->wim & (1 << cwp)) { 406163fa5caSBlue Swirl break; 407163fa5caSBlue Swirl } 408163fa5caSBlue Swirl 409163fa5caSBlue Swirl /* According to the ABI, the stack is growing downward. */ 410163fa5caSBlue Swirl if (addr + len < fp) { 411163fa5caSBlue Swirl break; 412163fa5caSBlue Swirl } 413163fa5caSBlue Swirl 414163fa5caSBlue Swirl /* Not in this frame. */ 415163fa5caSBlue Swirl if (addr > fp + 64) { 416163fa5caSBlue Swirl continue; 417163fa5caSBlue Swirl } 418163fa5caSBlue Swirl 419163fa5caSBlue Swirl /* Handle access before this window. */ 420163fa5caSBlue Swirl if (addr < fp) { 421163fa5caSBlue Swirl len1 = fp - addr; 422f17ec444SAndreas Färber if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) { 423163fa5caSBlue Swirl return -1; 424163fa5caSBlue Swirl } 425163fa5caSBlue Swirl addr += len1; 426163fa5caSBlue Swirl len -= len1; 427163fa5caSBlue Swirl buf += len1; 428163fa5caSBlue Swirl } 429163fa5caSBlue Swirl 430163fa5caSBlue Swirl /* Access byte per byte to registers. Not very efficient but speed 431163fa5caSBlue Swirl * is not critical. 432163fa5caSBlue Swirl */ 433163fa5caSBlue Swirl off = addr - fp; 434163fa5caSBlue Swirl len1 = 64 - off; 435163fa5caSBlue Swirl 436163fa5caSBlue Swirl if (len1 > len) { 437163fa5caSBlue Swirl len1 = len; 438163fa5caSBlue Swirl } 439163fa5caSBlue Swirl 440163fa5caSBlue Swirl for (; len1; len1--) { 441163fa5caSBlue Swirl int reg = cwp * 16 + 8 + (off >> 2); 442163fa5caSBlue Swirl union { 443163fa5caSBlue Swirl uint32_t v; 444163fa5caSBlue Swirl uint8_t c[4]; 445163fa5caSBlue Swirl } u; 446163fa5caSBlue Swirl u.v = cpu_to_be32(env->regbase[reg]); 447163fa5caSBlue Swirl *buf++ = u.c[off & 3]; 448163fa5caSBlue Swirl addr++; 449163fa5caSBlue Swirl len--; 450163fa5caSBlue Swirl off++; 451163fa5caSBlue Swirl } 452163fa5caSBlue Swirl 453163fa5caSBlue Swirl if (len == 0) { 454163fa5caSBlue Swirl return 0; 455163fa5caSBlue Swirl } 456163fa5caSBlue Swirl } 457163fa5caSBlue Swirl } 458f17ec444SAndreas Färber return cpu_memory_rw_debug(cs, addr, buf, len, is_write); 459163fa5caSBlue Swirl } 460163fa5caSBlue Swirl 461163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */ 462163fa5caSBlue Swirl 463163fa5caSBlue Swirl /* 41 bit physical address space */ 464a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x) 465163fa5caSBlue Swirl { 466163fa5caSBlue Swirl return x & 0x1ffffffffffULL; 467163fa5caSBlue Swirl } 468163fa5caSBlue Swirl 469163fa5caSBlue Swirl /* 470163fa5caSBlue Swirl * UltraSparc IIi I/DMMUs 471163fa5caSBlue Swirl */ 472163fa5caSBlue Swirl 473163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value 474163fa5caSBlue Swirl in context requires virtual address mask value calculated from TTE 475163fa5caSBlue Swirl entry size */ 476163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb, 477163fa5caSBlue Swirl uint64_t address, uint64_t context, 478a8170e5eSAvi Kivity hwaddr *physical) 479163fa5caSBlue Swirl { 480913b5f28SArtyom Tarasenko uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte)); 481163fa5caSBlue Swirl 482163fa5caSBlue Swirl /* valid, context match, virtual address match? */ 483163fa5caSBlue Swirl if (TTE_IS_VALID(tlb->tte) && 484163fa5caSBlue Swirl (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context)) 485163fa5caSBlue Swirl && compare_masked(address, tlb->tag, mask)) { 486163fa5caSBlue Swirl /* decode physical address */ 487163fa5caSBlue Swirl *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL; 488163fa5caSBlue Swirl return 1; 489163fa5caSBlue Swirl } 490163fa5caSBlue Swirl 491163fa5caSBlue Swirl return 0; 492163fa5caSBlue Swirl } 493163fa5caSBlue Swirl 4949bed46e6STony Nguyen static int get_physical_address_data(CPUSPARCState *env, hwaddr *physical, 4959bed46e6STony Nguyen int *prot, MemTxAttrs *attrs, 496163fa5caSBlue Swirl target_ulong address, int rw, int mmu_idx) 497163fa5caSBlue Swirl { 4985a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 499163fa5caSBlue Swirl unsigned int i; 500163fa5caSBlue Swirl uint64_t context; 501163fa5caSBlue Swirl uint64_t sfsr = 0; 502af7a06baSRichard Henderson bool is_user = false; 503163fa5caSBlue Swirl 504163fa5caSBlue Swirl switch (mmu_idx) { 505af7a06baSRichard Henderson case MMU_PHYS_IDX: 506af7a06baSRichard Henderson g_assert_not_reached(); 507163fa5caSBlue Swirl case MMU_USER_IDX: 508af7a06baSRichard Henderson is_user = true; 509af7a06baSRichard Henderson /* fallthru */ 510163fa5caSBlue Swirl case MMU_KERNEL_IDX: 511163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 512163fa5caSBlue Swirl sfsr |= SFSR_CT_PRIMARY; 513163fa5caSBlue Swirl break; 514163fa5caSBlue Swirl case MMU_USER_SECONDARY_IDX: 515af7a06baSRichard Henderson is_user = true; 516af7a06baSRichard Henderson /* fallthru */ 517163fa5caSBlue Swirl case MMU_KERNEL_SECONDARY_IDX: 518163fa5caSBlue Swirl context = env->dmmu.mmu_secondary_context & 0x1fff; 519163fa5caSBlue Swirl sfsr |= SFSR_CT_SECONDARY; 520163fa5caSBlue Swirl break; 521163fa5caSBlue Swirl case MMU_NUCLEUS_IDX: 522163fa5caSBlue Swirl sfsr |= SFSR_CT_NUCLEUS; 523163fa5caSBlue Swirl /* FALLTHRU */ 524163fa5caSBlue Swirl default: 525163fa5caSBlue Swirl context = 0; 526163fa5caSBlue Swirl break; 527163fa5caSBlue Swirl } 528163fa5caSBlue Swirl 529163fa5caSBlue Swirl if (rw == 1) { 530163fa5caSBlue Swirl sfsr |= SFSR_WRITE_BIT; 531163fa5caSBlue Swirl } else if (rw == 4) { 532163fa5caSBlue Swirl sfsr |= SFSR_NF_BIT; 533163fa5caSBlue Swirl } 534163fa5caSBlue Swirl 535163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 536163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 537163fa5caSBlue Swirl if (ultrasparc_tag_match(&env->dtlb[i], address, context, physical)) { 538163fa5caSBlue Swirl int do_fault = 0; 539163fa5caSBlue Swirl 540*ccdb4c55STony Nguyen if (TTE_IS_IE(env->dtlb[i].tte)) { 541*ccdb4c55STony Nguyen attrs->byte_swap = true; 542*ccdb4c55STony Nguyen } 543*ccdb4c55STony Nguyen 544163fa5caSBlue Swirl /* access ok? */ 545163fa5caSBlue Swirl /* multiple bits in SFSR.FT may be set on TT_DFAULT */ 546163fa5caSBlue Swirl if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) { 547163fa5caSBlue Swirl do_fault = 1; 548163fa5caSBlue Swirl sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */ 549ec0ceb17SBlue Swirl trace_mmu_helper_dfault(address, context, mmu_idx, env->tl); 550163fa5caSBlue Swirl } 551163fa5caSBlue Swirl if (rw == 4) { 552163fa5caSBlue Swirl if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) { 553163fa5caSBlue Swirl do_fault = 1; 554163fa5caSBlue Swirl sfsr |= SFSR_FT_NF_E_BIT; 555163fa5caSBlue Swirl } 556163fa5caSBlue Swirl } else { 557163fa5caSBlue Swirl if (TTE_IS_NFO(env->dtlb[i].tte)) { 558163fa5caSBlue Swirl do_fault = 1; 559163fa5caSBlue Swirl sfsr |= SFSR_FT_NFO_BIT; 560163fa5caSBlue Swirl } 561163fa5caSBlue Swirl } 562163fa5caSBlue Swirl 563163fa5caSBlue Swirl if (do_fault) { 564163fa5caSBlue Swirl /* faults above are reported with TT_DFAULT. */ 56527103424SAndreas Färber cs->exception_index = TT_DFAULT; 566163fa5caSBlue Swirl } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) { 567163fa5caSBlue Swirl do_fault = 1; 56827103424SAndreas Färber cs->exception_index = TT_DPROT; 569163fa5caSBlue Swirl 570ec0ceb17SBlue Swirl trace_mmu_helper_dprot(address, context, mmu_idx, env->tl); 571163fa5caSBlue Swirl } 572163fa5caSBlue Swirl 573163fa5caSBlue Swirl if (!do_fault) { 574163fa5caSBlue Swirl *prot = PAGE_READ; 575163fa5caSBlue Swirl if (TTE_IS_W_OK(env->dtlb[i].tte)) { 576163fa5caSBlue Swirl *prot |= PAGE_WRITE; 577163fa5caSBlue Swirl } 578163fa5caSBlue Swirl 579163fa5caSBlue Swirl TTE_SET_USED(env->dtlb[i].tte); 580163fa5caSBlue Swirl 581163fa5caSBlue Swirl return 0; 582163fa5caSBlue Swirl } 583163fa5caSBlue Swirl 584163fa5caSBlue Swirl if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */ 585163fa5caSBlue Swirl sfsr |= SFSR_OW_BIT; /* overflow (not read before 586163fa5caSBlue Swirl another fault) */ 587163fa5caSBlue Swirl } 588163fa5caSBlue Swirl 589163fa5caSBlue Swirl if (env->pstate & PS_PRIV) { 590163fa5caSBlue Swirl sfsr |= SFSR_PR_BIT; 591163fa5caSBlue Swirl } 592163fa5caSBlue Swirl 593163fa5caSBlue Swirl /* FIXME: ASI field in SFSR must be set */ 594163fa5caSBlue Swirl env->dmmu.sfsr = sfsr | SFSR_VALID_BIT; 595163fa5caSBlue Swirl 596163fa5caSBlue Swirl env->dmmu.sfar = address; /* Fault address register */ 597163fa5caSBlue Swirl 598163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 599163fa5caSBlue Swirl 600163fa5caSBlue Swirl return 1; 601163fa5caSBlue Swirl } 602163fa5caSBlue Swirl } 603163fa5caSBlue Swirl 604ec0ceb17SBlue Swirl trace_mmu_helper_dmiss(address, context); 605163fa5caSBlue Swirl 606163fa5caSBlue Swirl /* 607163fa5caSBlue Swirl * On MMU misses: 608163fa5caSBlue Swirl * - UltraSPARC IIi: SFSR and SFAR unmodified 609163fa5caSBlue Swirl * - JPS1: SFAR updated and some fields of SFSR updated 610163fa5caSBlue Swirl */ 611163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 61227103424SAndreas Färber cs->exception_index = TT_DMISS; 613163fa5caSBlue Swirl return 1; 614163fa5caSBlue Swirl } 615163fa5caSBlue Swirl 6169bed46e6STony Nguyen static int get_physical_address_code(CPUSPARCState *env, hwaddr *physical, 6179bed46e6STony Nguyen int *prot, MemTxAttrs *attrs, 618163fa5caSBlue Swirl target_ulong address, int mmu_idx) 619163fa5caSBlue Swirl { 6205a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 621163fa5caSBlue Swirl unsigned int i; 622163fa5caSBlue Swirl uint64_t context; 623af7a06baSRichard Henderson bool is_user = false; 624163fa5caSBlue Swirl 625af7a06baSRichard Henderson switch (mmu_idx) { 626af7a06baSRichard Henderson case MMU_PHYS_IDX: 627af7a06baSRichard Henderson case MMU_USER_SECONDARY_IDX: 628af7a06baSRichard Henderson case MMU_KERNEL_SECONDARY_IDX: 629af7a06baSRichard Henderson g_assert_not_reached(); 630af7a06baSRichard Henderson case MMU_USER_IDX: 631af7a06baSRichard Henderson is_user = true; 632af7a06baSRichard Henderson /* fallthru */ 633af7a06baSRichard Henderson case MMU_KERNEL_IDX: 634af7a06baSRichard Henderson context = env->dmmu.mmu_primary_context & 0x1fff; 635af7a06baSRichard Henderson break; 636af7a06baSRichard Henderson default: 637af7a06baSRichard Henderson context = 0; 638af7a06baSRichard Henderson break; 639163fa5caSBlue Swirl } 640163fa5caSBlue Swirl 641163fa5caSBlue Swirl if (env->tl == 0) { 642163fa5caSBlue Swirl /* PRIMARY context */ 643163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 644163fa5caSBlue Swirl } else { 645163fa5caSBlue Swirl /* NUCLEUS context */ 646163fa5caSBlue Swirl context = 0; 647163fa5caSBlue Swirl } 648163fa5caSBlue Swirl 649163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 650163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 651163fa5caSBlue Swirl if (ultrasparc_tag_match(&env->itlb[i], 652163fa5caSBlue Swirl address, context, physical)) { 653163fa5caSBlue Swirl /* access ok? */ 654163fa5caSBlue Swirl if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) { 655163fa5caSBlue Swirl /* Fault status register */ 656163fa5caSBlue Swirl if (env->immu.sfsr & SFSR_VALID_BIT) { 657163fa5caSBlue Swirl env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before 658163fa5caSBlue Swirl another fault) */ 659163fa5caSBlue Swirl } else { 660163fa5caSBlue Swirl env->immu.sfsr = 0; 661163fa5caSBlue Swirl } 662163fa5caSBlue Swirl if (env->pstate & PS_PRIV) { 663163fa5caSBlue Swirl env->immu.sfsr |= SFSR_PR_BIT; 664163fa5caSBlue Swirl } 665163fa5caSBlue Swirl if (env->tl > 0) { 666163fa5caSBlue Swirl env->immu.sfsr |= SFSR_CT_NUCLEUS; 667163fa5caSBlue Swirl } 668163fa5caSBlue Swirl 669163fa5caSBlue Swirl /* FIXME: ASI field in SFSR must be set */ 670163fa5caSBlue Swirl env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT; 67127103424SAndreas Färber cs->exception_index = TT_TFAULT; 672163fa5caSBlue Swirl 673163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 674163fa5caSBlue Swirl 675ec0ceb17SBlue Swirl trace_mmu_helper_tfault(address, context); 676163fa5caSBlue Swirl 677163fa5caSBlue Swirl return 1; 678163fa5caSBlue Swirl } 679163fa5caSBlue Swirl *prot = PAGE_EXEC; 680163fa5caSBlue Swirl TTE_SET_USED(env->itlb[i].tte); 681163fa5caSBlue Swirl return 0; 682163fa5caSBlue Swirl } 683163fa5caSBlue Swirl } 684163fa5caSBlue Swirl 685ec0ceb17SBlue Swirl trace_mmu_helper_tmiss(address, context); 686163fa5caSBlue Swirl 687163fa5caSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 688163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 68927103424SAndreas Färber cs->exception_index = TT_TMISS; 690163fa5caSBlue Swirl return 1; 691163fa5caSBlue Swirl } 692163fa5caSBlue Swirl 693a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical, 6949bed46e6STony Nguyen int *prot, int *access_index, MemTxAttrs *attrs, 695163fa5caSBlue Swirl target_ulong address, int rw, int mmu_idx, 696163fa5caSBlue Swirl target_ulong *page_size) 697163fa5caSBlue Swirl { 698163fa5caSBlue Swirl /* ??? We treat everything as a small page, then explicitly flush 699163fa5caSBlue Swirl everything when an entry is evicted. */ 700163fa5caSBlue Swirl *page_size = TARGET_PAGE_SIZE; 701163fa5caSBlue Swirl 702163fa5caSBlue Swirl /* safety net to catch wrong softmmu index use from dynamic code */ 703163fa5caSBlue Swirl if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) { 704ec0ceb17SBlue Swirl if (rw == 2) { 705ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx, 706ec0ceb17SBlue Swirl env->dmmu.mmu_primary_context, 707ec0ceb17SBlue Swirl env->dmmu.mmu_secondary_context, 708ec0ceb17SBlue Swirl address); 709ec0ceb17SBlue Swirl } else { 710ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx, 711163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 712163fa5caSBlue Swirl env->dmmu.mmu_secondary_context, 713163fa5caSBlue Swirl address); 714163fa5caSBlue Swirl } 715ec0ceb17SBlue Swirl } 716163fa5caSBlue Swirl 717af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 718af7a06baSRichard Henderson *physical = ultrasparc_truncate_physical(address); 719af7a06baSRichard Henderson *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 720af7a06baSRichard Henderson return 0; 721af7a06baSRichard Henderson } 722af7a06baSRichard Henderson 723163fa5caSBlue Swirl if (rw == 2) { 7249bed46e6STony Nguyen return get_physical_address_code(env, physical, prot, attrs, address, 725163fa5caSBlue Swirl mmu_idx); 726163fa5caSBlue Swirl } else { 7279bed46e6STony Nguyen return get_physical_address_data(env, physical, prot, attrs, address, 7289bed46e6STony Nguyen rw, mmu_idx); 729163fa5caSBlue Swirl } 730163fa5caSBlue Swirl } 731163fa5caSBlue Swirl 732163fa5caSBlue Swirl /* Perform address translation */ 733e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 734e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 735e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 736163fa5caSBlue Swirl { 7377510454eSAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 7387510454eSAndreas Färber CPUSPARCState *env = &cpu->env; 7391658dd32SBlue Swirl target_ulong vaddr; 740a8170e5eSAvi Kivity hwaddr paddr; 741163fa5caSBlue Swirl target_ulong page_size; 7429bed46e6STony Nguyen MemTxAttrs attrs = {}; 743163fa5caSBlue Swirl int error_code = 0, prot, access_index; 744163fa5caSBlue Swirl 7451658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 7469bed46e6STony Nguyen error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs, 747e84942f2SRichard Henderson address, access_type, 748e84942f2SRichard Henderson mmu_idx, &page_size); 749e84942f2SRichard Henderson if (likely(error_code == 0)) { 7501658dd32SBlue Swirl vaddr = address; 751163fa5caSBlue Swirl 752ec0ceb17SBlue Swirl trace_mmu_helper_mmu_fault(address, paddr, mmu_idx, env->tl, 753163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 754163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 755163fa5caSBlue Swirl 7569bed46e6STony Nguyen tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, prot, mmu_idx, 7579bed46e6STony Nguyen page_size); 758e84942f2SRichard Henderson return true; 759163fa5caSBlue Swirl } 760e84942f2SRichard Henderson if (probe) { 761e84942f2SRichard Henderson return false; 762e84942f2SRichard Henderson } 763e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 764163fa5caSBlue Swirl } 765163fa5caSBlue Swirl 766fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 767163fa5caSBlue Swirl { 768163fa5caSBlue Swirl unsigned int i; 769163fa5caSBlue Swirl const char *mask; 770163fa5caSBlue Swirl 771fad866daSMarkus Armbruster qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" 772163fa5caSBlue Swirl PRId64 "\n", 773163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 774163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 775fad866daSMarkus Armbruster qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64 776d00a2334SArtyom Tarasenko "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target); 777163fa5caSBlue Swirl if ((env->lsu & DMMU_E) == 0) { 778fad866daSMarkus Armbruster qemu_printf("DMMU disabled\n"); 779163fa5caSBlue Swirl } else { 780fad866daSMarkus Armbruster qemu_printf("DMMU dump\n"); 781163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 782163fa5caSBlue Swirl switch (TTE_PGSIZE(env->dtlb[i].tte)) { 783163fa5caSBlue Swirl default: 784163fa5caSBlue Swirl case 0x0: 785163fa5caSBlue Swirl mask = " 8k"; 786163fa5caSBlue Swirl break; 787163fa5caSBlue Swirl case 0x1: 788163fa5caSBlue Swirl mask = " 64k"; 789163fa5caSBlue Swirl break; 790163fa5caSBlue Swirl case 0x2: 791163fa5caSBlue Swirl mask = "512k"; 792163fa5caSBlue Swirl break; 793163fa5caSBlue Swirl case 0x3: 794163fa5caSBlue Swirl mask = " 4M"; 795163fa5caSBlue Swirl break; 796163fa5caSBlue Swirl } 797163fa5caSBlue Swirl if (TTE_IS_VALID(env->dtlb[i].tte)) { 798fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 799*ccdb4c55STony Nguyen ", %s, %s, %s, %s, ie %s, ctx %" PRId64 " %s\n", 800163fa5caSBlue Swirl i, 801163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)~0x1fffULL, 802163fa5caSBlue Swirl TTE_PA(env->dtlb[i].tte), 803163fa5caSBlue Swirl mask, 804163fa5caSBlue Swirl TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user", 805163fa5caSBlue Swirl TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO", 806163fa5caSBlue Swirl TTE_IS_LOCKED(env->dtlb[i].tte) ? 807163fa5caSBlue Swirl "locked" : "unlocked", 808*ccdb4c55STony Nguyen TTE_IS_IE(env->dtlb[i].tte) ? 809*ccdb4c55STony Nguyen "yes" : "no", 810163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)0x1fffULL, 811163fa5caSBlue Swirl TTE_IS_GLOBAL(env->dtlb[i].tte) ? 812163fa5caSBlue Swirl "global" : "local"); 813163fa5caSBlue Swirl } 814163fa5caSBlue Swirl } 815163fa5caSBlue Swirl } 816163fa5caSBlue Swirl if ((env->lsu & IMMU_E) == 0) { 817fad866daSMarkus Armbruster qemu_printf("IMMU disabled\n"); 818163fa5caSBlue Swirl } else { 819fad866daSMarkus Armbruster qemu_printf("IMMU dump\n"); 820163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 821163fa5caSBlue Swirl switch (TTE_PGSIZE(env->itlb[i].tte)) { 822163fa5caSBlue Swirl default: 823163fa5caSBlue Swirl case 0x0: 824163fa5caSBlue Swirl mask = " 8k"; 825163fa5caSBlue Swirl break; 826163fa5caSBlue Swirl case 0x1: 827163fa5caSBlue Swirl mask = " 64k"; 828163fa5caSBlue Swirl break; 829163fa5caSBlue Swirl case 0x2: 830163fa5caSBlue Swirl mask = "512k"; 831163fa5caSBlue Swirl break; 832163fa5caSBlue Swirl case 0x3: 833163fa5caSBlue Swirl mask = " 4M"; 834163fa5caSBlue Swirl break; 835163fa5caSBlue Swirl } 836163fa5caSBlue Swirl if (TTE_IS_VALID(env->itlb[i].tte)) { 837fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 838163fa5caSBlue Swirl ", %s, %s, %s, ctx %" PRId64 " %s\n", 839163fa5caSBlue Swirl i, 840163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)~0x1fffULL, 841163fa5caSBlue Swirl TTE_PA(env->itlb[i].tte), 842163fa5caSBlue Swirl mask, 843163fa5caSBlue Swirl TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user", 844163fa5caSBlue Swirl TTE_IS_LOCKED(env->itlb[i].tte) ? 845163fa5caSBlue Swirl "locked" : "unlocked", 846163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)0x1fffULL, 847163fa5caSBlue Swirl TTE_IS_GLOBAL(env->itlb[i].tte) ? 848163fa5caSBlue Swirl "global" : "local"); 849163fa5caSBlue Swirl } 850163fa5caSBlue Swirl } 851163fa5caSBlue Swirl } 852163fa5caSBlue Swirl } 853163fa5caSBlue Swirl 854163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */ 855163fa5caSBlue Swirl 856a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys, 857163fa5caSBlue Swirl target_ulong addr, int rw, int mmu_idx) 858163fa5caSBlue Swirl { 859163fa5caSBlue Swirl target_ulong page_size; 860163fa5caSBlue Swirl int prot, access_index; 8619bed46e6STony Nguyen MemTxAttrs attrs = {}; 862163fa5caSBlue Swirl 8639bed46e6STony Nguyen return get_physical_address(env, phys, &prot, &access_index, &attrs, addr, 8649bed46e6STony Nguyen rw, mmu_idx, &page_size); 865163fa5caSBlue Swirl } 866163fa5caSBlue Swirl 867163fa5caSBlue Swirl #if defined(TARGET_SPARC64) 868a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr, 869163fa5caSBlue Swirl int mmu_idx) 870163fa5caSBlue Swirl { 871a8170e5eSAvi Kivity hwaddr phys_addr; 872163fa5caSBlue Swirl 873163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) { 874163fa5caSBlue Swirl return -1; 875163fa5caSBlue Swirl } 876163fa5caSBlue Swirl return phys_addr; 877163fa5caSBlue Swirl } 878163fa5caSBlue Swirl #endif 879163fa5caSBlue Swirl 88000b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 881163fa5caSBlue Swirl { 88200b941e5SAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 88300b941e5SAndreas Färber CPUSPARCState *env = &cpu->env; 884a8170e5eSAvi Kivity hwaddr phys_addr; 88597ed5ccdSBenjamin Herrenschmidt int mmu_idx = cpu_mmu_index(env, false); 886163fa5caSBlue Swirl 887163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) { 888163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) { 889163fa5caSBlue Swirl return -1; 890163fa5caSBlue Swirl } 891163fa5caSBlue Swirl } 892163fa5caSBlue Swirl return phys_addr; 893163fa5caSBlue Swirl } 894163fa5caSBlue Swirl #endif 895