xref: /qemu/target/sparc/mmu_helper.c (revision cc4aa8307c83111a0c804ae3eaf1e63f220c682e)
1163fa5caSBlue Swirl /*
2163fa5caSBlue Swirl  *  Sparc MMU helpers
3163fa5caSBlue Swirl  *
4163fa5caSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5163fa5caSBlue Swirl  *
6163fa5caSBlue Swirl  * This library is free software; you can redistribute it and/or
7163fa5caSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8163fa5caSBlue Swirl  * License as published by the Free Software Foundation; either
9163fa5caSBlue Swirl  * version 2 of the License, or (at your option) any later version.
10163fa5caSBlue Swirl  *
11163fa5caSBlue Swirl  * This library is distributed in the hope that it will be useful,
12163fa5caSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13163fa5caSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14163fa5caSBlue Swirl  * Lesser General Public License for more details.
15163fa5caSBlue Swirl  *
16163fa5caSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17163fa5caSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18163fa5caSBlue Swirl  */
19163fa5caSBlue Swirl 
20163fa5caSBlue Swirl #include "cpu.h"
21ec0ceb17SBlue Swirl #include "trace.h"
22cc4aa830SAvi Kivity #include "exec-memory.h"
23163fa5caSBlue Swirl 
24163fa5caSBlue Swirl /* Sparc MMU emulation */
25163fa5caSBlue Swirl 
26163fa5caSBlue Swirl #if defined(CONFIG_USER_ONLY)
27163fa5caSBlue Swirl 
28163fa5caSBlue Swirl int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw,
29163fa5caSBlue Swirl                                int mmu_idx)
30163fa5caSBlue Swirl {
31163fa5caSBlue Swirl     if (rw & 2) {
32163fa5caSBlue Swirl         env1->exception_index = TT_TFAULT;
33163fa5caSBlue Swirl     } else {
34163fa5caSBlue Swirl         env1->exception_index = TT_DFAULT;
35163fa5caSBlue Swirl     }
36163fa5caSBlue Swirl     return 1;
37163fa5caSBlue Swirl }
38163fa5caSBlue Swirl 
39163fa5caSBlue Swirl #else
40163fa5caSBlue Swirl 
41163fa5caSBlue Swirl #ifndef TARGET_SPARC64
42163fa5caSBlue Swirl /*
43163fa5caSBlue Swirl  * Sparc V8 Reference MMU (SRMMU)
44163fa5caSBlue Swirl  */
45163fa5caSBlue Swirl static const int access_table[8][8] = {
46163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 12, 12 },
47163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 0, 0 },
48163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 12, 12 },
49163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 0, 0 },
50163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 8, 12, 12 },
51163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 0, 8, 0 },
52163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 12, 12 },
53163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 8, 0 }
54163fa5caSBlue Swirl };
55163fa5caSBlue Swirl 
56163fa5caSBlue Swirl static const int perm_table[2][8] = {
57163fa5caSBlue Swirl     {
58163fa5caSBlue Swirl         PAGE_READ,
59163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
60163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
61163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
62163fa5caSBlue Swirl         PAGE_EXEC,
63163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
64163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
65163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC
66163fa5caSBlue Swirl     },
67163fa5caSBlue Swirl     {
68163fa5caSBlue Swirl         PAGE_READ,
69163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
70163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
71163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
72163fa5caSBlue Swirl         PAGE_EXEC,
73163fa5caSBlue Swirl         PAGE_READ,
74163fa5caSBlue Swirl         0,
75163fa5caSBlue Swirl         0,
76163fa5caSBlue Swirl     }
77163fa5caSBlue Swirl };
78163fa5caSBlue Swirl 
79163fa5caSBlue Swirl static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
80163fa5caSBlue Swirl                                 int *prot, int *access_index,
81163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
82163fa5caSBlue Swirl                                 target_ulong *page_size)
83163fa5caSBlue Swirl {
84163fa5caSBlue Swirl     int access_perms = 0;
85163fa5caSBlue Swirl     target_phys_addr_t pde_ptr;
86163fa5caSBlue Swirl     uint32_t pde;
87163fa5caSBlue Swirl     int error_code = 0, is_dirty, is_user;
88163fa5caSBlue Swirl     unsigned long page_offset;
89163fa5caSBlue Swirl 
90163fa5caSBlue Swirl     is_user = mmu_idx == MMU_USER_IDX;
91163fa5caSBlue Swirl 
92163fa5caSBlue Swirl     if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
93163fa5caSBlue Swirl         *page_size = TARGET_PAGE_SIZE;
94163fa5caSBlue Swirl         /* Boot mode: instruction fetches are taken from PROM */
95163fa5caSBlue Swirl         if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) {
96163fa5caSBlue Swirl             *physical = env->prom_addr | (address & 0x7ffffULL);
97163fa5caSBlue Swirl             *prot = PAGE_READ | PAGE_EXEC;
98163fa5caSBlue Swirl             return 0;
99163fa5caSBlue Swirl         }
100163fa5caSBlue Swirl         *physical = address;
101163fa5caSBlue Swirl         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
102163fa5caSBlue Swirl         return 0;
103163fa5caSBlue Swirl     }
104163fa5caSBlue Swirl 
105163fa5caSBlue Swirl     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1);
106163fa5caSBlue Swirl     *physical = 0xffffffffffff0000ULL;
107163fa5caSBlue Swirl 
108163fa5caSBlue Swirl     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
109163fa5caSBlue Swirl     /* Context base + context number */
110163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
111163fa5caSBlue Swirl     pde = ldl_phys(pde_ptr);
112163fa5caSBlue Swirl 
113163fa5caSBlue Swirl     /* Ctx pde */
114163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
115163fa5caSBlue Swirl     default:
116163fa5caSBlue Swirl     case 0: /* Invalid */
117163fa5caSBlue Swirl         return 1 << 2;
118163fa5caSBlue Swirl     case 2: /* L0 PTE, maybe should not happen? */
119163fa5caSBlue Swirl     case 3: /* Reserved */
120163fa5caSBlue Swirl         return 4 << 2;
121163fa5caSBlue Swirl     case 1: /* L0 PDE */
122163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
123163fa5caSBlue Swirl         pde = ldl_phys(pde_ptr);
124163fa5caSBlue Swirl 
125163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
126163fa5caSBlue Swirl         default:
127163fa5caSBlue Swirl         case 0: /* Invalid */
128163fa5caSBlue Swirl             return (1 << 8) | (1 << 2);
129163fa5caSBlue Swirl         case 3: /* Reserved */
130163fa5caSBlue Swirl             return (1 << 8) | (4 << 2);
131163fa5caSBlue Swirl         case 1: /* L1 PDE */
132163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
133163fa5caSBlue Swirl             pde = ldl_phys(pde_ptr);
134163fa5caSBlue Swirl 
135163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
136163fa5caSBlue Swirl             default:
137163fa5caSBlue Swirl             case 0: /* Invalid */
138163fa5caSBlue Swirl                 return (2 << 8) | (1 << 2);
139163fa5caSBlue Swirl             case 3: /* Reserved */
140163fa5caSBlue Swirl                 return (2 << 8) | (4 << 2);
141163fa5caSBlue Swirl             case 1: /* L2 PDE */
142163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
143163fa5caSBlue Swirl                 pde = ldl_phys(pde_ptr);
144163fa5caSBlue Swirl 
145163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
146163fa5caSBlue Swirl                 default:
147163fa5caSBlue Swirl                 case 0: /* Invalid */
148163fa5caSBlue Swirl                     return (3 << 8) | (1 << 2);
149163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
150163fa5caSBlue Swirl                 case 3: /* Reserved */
151163fa5caSBlue Swirl                     return (3 << 8) | (4 << 2);
152163fa5caSBlue Swirl                 case 2: /* L3 PTE */
153163fa5caSBlue Swirl                     page_offset = (address & TARGET_PAGE_MASK) &
154163fa5caSBlue Swirl                         (TARGET_PAGE_SIZE - 1);
155163fa5caSBlue Swirl                 }
156163fa5caSBlue Swirl                 *page_size = TARGET_PAGE_SIZE;
157163fa5caSBlue Swirl                 break;
158163fa5caSBlue Swirl             case 2: /* L2 PTE */
159163fa5caSBlue Swirl                 page_offset = address & 0x3ffff;
160163fa5caSBlue Swirl                 *page_size = 0x40000;
161163fa5caSBlue Swirl             }
162163fa5caSBlue Swirl             break;
163163fa5caSBlue Swirl         case 2: /* L1 PTE */
164163fa5caSBlue Swirl             page_offset = address & 0xffffff;
165163fa5caSBlue Swirl             *page_size = 0x1000000;
166163fa5caSBlue Swirl         }
167163fa5caSBlue Swirl     }
168163fa5caSBlue Swirl 
169163fa5caSBlue Swirl     /* check access */
170163fa5caSBlue Swirl     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
171163fa5caSBlue Swirl     error_code = access_table[*access_index][access_perms];
172163fa5caSBlue Swirl     if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) {
173163fa5caSBlue Swirl         return error_code;
174163fa5caSBlue Swirl     }
175163fa5caSBlue Swirl 
176163fa5caSBlue Swirl     /* update page modified and dirty bits */
177163fa5caSBlue Swirl     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
178163fa5caSBlue Swirl     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
179163fa5caSBlue Swirl         pde |= PG_ACCESSED_MASK;
180163fa5caSBlue Swirl         if (is_dirty) {
181163fa5caSBlue Swirl             pde |= PG_MODIFIED_MASK;
182163fa5caSBlue Swirl         }
183163fa5caSBlue Swirl         stl_phys_notdirty(pde_ptr, pde);
184163fa5caSBlue Swirl     }
185163fa5caSBlue Swirl 
186163fa5caSBlue Swirl     /* the page can be put in the TLB */
187163fa5caSBlue Swirl     *prot = perm_table[is_user][access_perms];
188163fa5caSBlue Swirl     if (!(pde & PG_MODIFIED_MASK)) {
189163fa5caSBlue Swirl         /* only set write access if already dirty... otherwise wait
190163fa5caSBlue Swirl            for dirty access */
191163fa5caSBlue Swirl         *prot &= ~PAGE_WRITE;
192163fa5caSBlue Swirl     }
193163fa5caSBlue Swirl 
194163fa5caSBlue Swirl     /* Even if large ptes, we map only one 4KB page in the cache to
195163fa5caSBlue Swirl        avoid filling it too fast */
196163fa5caSBlue Swirl     *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset;
197163fa5caSBlue Swirl     return error_code;
198163fa5caSBlue Swirl }
199163fa5caSBlue Swirl 
200163fa5caSBlue Swirl /* Perform address translation */
201163fa5caSBlue Swirl int cpu_sparc_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
202163fa5caSBlue Swirl                                int mmu_idx)
203163fa5caSBlue Swirl {
204163fa5caSBlue Swirl     target_phys_addr_t paddr;
205163fa5caSBlue Swirl     target_ulong vaddr;
206163fa5caSBlue Swirl     target_ulong page_size;
207163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
208163fa5caSBlue Swirl 
209163fa5caSBlue Swirl     error_code = get_physical_address(env, &paddr, &prot, &access_index,
210163fa5caSBlue Swirl                                       address, rw, mmu_idx, &page_size);
211163fa5caSBlue Swirl     if (error_code == 0) {
212163fa5caSBlue Swirl         vaddr = address & TARGET_PAGE_MASK;
213163fa5caSBlue Swirl         paddr &= TARGET_PAGE_MASK;
214163fa5caSBlue Swirl #ifdef DEBUG_MMU
215163fa5caSBlue Swirl         printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr "
216163fa5caSBlue Swirl                TARGET_FMT_lx "\n", address, paddr, vaddr);
217163fa5caSBlue Swirl #endif
218163fa5caSBlue Swirl         tlb_set_page(env, vaddr, paddr, prot, mmu_idx, page_size);
219163fa5caSBlue Swirl         return 0;
220163fa5caSBlue Swirl     }
221163fa5caSBlue Swirl 
222163fa5caSBlue Swirl     if (env->mmuregs[3]) { /* Fault status register */
223163fa5caSBlue Swirl         env->mmuregs[3] = 1; /* overflow (not read before another fault) */
224163fa5caSBlue Swirl     }
225163fa5caSBlue Swirl     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
226163fa5caSBlue Swirl     env->mmuregs[4] = address; /* Fault address register */
227163fa5caSBlue Swirl 
228163fa5caSBlue Swirl     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
229163fa5caSBlue Swirl         /* No fault mode: if a mapping is available, just override
230163fa5caSBlue Swirl            permissions. If no mapping is available, redirect accesses to
231163fa5caSBlue Swirl            neverland. Fake/overridden mappings will be flushed when
232163fa5caSBlue Swirl            switching to normal mode. */
233163fa5caSBlue Swirl         vaddr = address & TARGET_PAGE_MASK;
234163fa5caSBlue Swirl         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
235163fa5caSBlue Swirl         tlb_set_page(env, vaddr, paddr, prot, mmu_idx, TARGET_PAGE_SIZE);
236163fa5caSBlue Swirl         return 0;
237163fa5caSBlue Swirl     } else {
238163fa5caSBlue Swirl         if (rw & 2) {
239163fa5caSBlue Swirl             env->exception_index = TT_TFAULT;
240163fa5caSBlue Swirl         } else {
241163fa5caSBlue Swirl             env->exception_index = TT_DFAULT;
242163fa5caSBlue Swirl         }
243163fa5caSBlue Swirl         return 1;
244163fa5caSBlue Swirl     }
245163fa5caSBlue Swirl }
246163fa5caSBlue Swirl 
247163fa5caSBlue Swirl target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev)
248163fa5caSBlue Swirl {
249163fa5caSBlue Swirl     target_phys_addr_t pde_ptr;
250163fa5caSBlue Swirl     uint32_t pde;
251163fa5caSBlue Swirl 
252163fa5caSBlue Swirl     /* Context base + context number */
253163fa5caSBlue Swirl     pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) +
254163fa5caSBlue Swirl         (env->mmuregs[2] << 2);
255163fa5caSBlue Swirl     pde = ldl_phys(pde_ptr);
256163fa5caSBlue Swirl 
257163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
258163fa5caSBlue Swirl     default:
259163fa5caSBlue Swirl     case 0: /* Invalid */
260163fa5caSBlue Swirl     case 2: /* PTE, maybe should not happen? */
261163fa5caSBlue Swirl     case 3: /* Reserved */
262163fa5caSBlue Swirl         return 0;
263163fa5caSBlue Swirl     case 1: /* L1 PDE */
264163fa5caSBlue Swirl         if (mmulev == 3) {
265163fa5caSBlue Swirl             return pde;
266163fa5caSBlue Swirl         }
267163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
268163fa5caSBlue Swirl         pde = ldl_phys(pde_ptr);
269163fa5caSBlue Swirl 
270163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
271163fa5caSBlue Swirl         default:
272163fa5caSBlue Swirl         case 0: /* Invalid */
273163fa5caSBlue Swirl         case 3: /* Reserved */
274163fa5caSBlue Swirl             return 0;
275163fa5caSBlue Swirl         case 2: /* L1 PTE */
276163fa5caSBlue Swirl             return pde;
277163fa5caSBlue Swirl         case 1: /* L2 PDE */
278163fa5caSBlue Swirl             if (mmulev == 2) {
279163fa5caSBlue Swirl                 return pde;
280163fa5caSBlue Swirl             }
281163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
282163fa5caSBlue Swirl             pde = ldl_phys(pde_ptr);
283163fa5caSBlue Swirl 
284163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
285163fa5caSBlue Swirl             default:
286163fa5caSBlue Swirl             case 0: /* Invalid */
287163fa5caSBlue Swirl             case 3: /* Reserved */
288163fa5caSBlue Swirl                 return 0;
289163fa5caSBlue Swirl             case 2: /* L2 PTE */
290163fa5caSBlue Swirl                 return pde;
291163fa5caSBlue Swirl             case 1: /* L3 PDE */
292163fa5caSBlue Swirl                 if (mmulev == 1) {
293163fa5caSBlue Swirl                     return pde;
294163fa5caSBlue Swirl                 }
295163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
296163fa5caSBlue Swirl                 pde = ldl_phys(pde_ptr);
297163fa5caSBlue Swirl 
298163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
299163fa5caSBlue Swirl                 default:
300163fa5caSBlue Swirl                 case 0: /* Invalid */
301163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
302163fa5caSBlue Swirl                 case 3: /* Reserved */
303163fa5caSBlue Swirl                     return 0;
304163fa5caSBlue Swirl                 case 2: /* L3 PTE */
305163fa5caSBlue Swirl                     return pde;
306163fa5caSBlue Swirl                 }
307163fa5caSBlue Swirl             }
308163fa5caSBlue Swirl         }
309163fa5caSBlue Swirl     }
310163fa5caSBlue Swirl     return 0;
311163fa5caSBlue Swirl }
312163fa5caSBlue Swirl 
313163fa5caSBlue Swirl void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUState *env)
314163fa5caSBlue Swirl {
315163fa5caSBlue Swirl     target_ulong va, va1, va2;
316163fa5caSBlue Swirl     unsigned int n, m, o;
317163fa5caSBlue Swirl     target_phys_addr_t pde_ptr, pa;
318163fa5caSBlue Swirl     uint32_t pde;
319163fa5caSBlue Swirl 
320163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
321163fa5caSBlue Swirl     pde = ldl_phys(pde_ptr);
322163fa5caSBlue Swirl     (*cpu_fprintf)(f, "Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
323163fa5caSBlue Swirl                    (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]);
324163fa5caSBlue Swirl     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
325163fa5caSBlue Swirl         pde = mmu_probe(env, va, 2);
326163fa5caSBlue Swirl         if (pde) {
327163fa5caSBlue Swirl             pa = cpu_get_phys_page_debug(env, va);
328163fa5caSBlue Swirl             (*cpu_fprintf)(f, "VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
329163fa5caSBlue Swirl                            " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
330163fa5caSBlue Swirl             for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
331163fa5caSBlue Swirl                 pde = mmu_probe(env, va1, 1);
332163fa5caSBlue Swirl                 if (pde) {
333163fa5caSBlue Swirl                     pa = cpu_get_phys_page_debug(env, va1);
334163fa5caSBlue Swirl                     (*cpu_fprintf)(f, " VA: " TARGET_FMT_lx ", PA: "
335163fa5caSBlue Swirl                                    TARGET_FMT_plx " PDE: " TARGET_FMT_lx "\n",
336163fa5caSBlue Swirl                                    va1, pa, pde);
337163fa5caSBlue Swirl                     for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
338163fa5caSBlue Swirl                         pde = mmu_probe(env, va2, 0);
339163fa5caSBlue Swirl                         if (pde) {
340163fa5caSBlue Swirl                             pa = cpu_get_phys_page_debug(env, va2);
341163fa5caSBlue Swirl                             (*cpu_fprintf)(f, "  VA: " TARGET_FMT_lx ", PA: "
342163fa5caSBlue Swirl                                            TARGET_FMT_plx " PTE: "
343163fa5caSBlue Swirl                                            TARGET_FMT_lx "\n",
344163fa5caSBlue Swirl                                            va2, pa, pde);
345163fa5caSBlue Swirl                         }
346163fa5caSBlue Swirl                     }
347163fa5caSBlue Swirl                 }
348163fa5caSBlue Swirl             }
349163fa5caSBlue Swirl         }
350163fa5caSBlue Swirl     }
351163fa5caSBlue Swirl }
352163fa5caSBlue Swirl 
353163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles
354163fa5caSBlue Swirl  * reads (and only reads) in stack frames as if windows were flushed. We assume
355163fa5caSBlue Swirl  * that the sparc ABI is followed.
356163fa5caSBlue Swirl  */
357163fa5caSBlue Swirl int target_memory_rw_debug(CPUState *env, target_ulong addr,
358163fa5caSBlue Swirl                            uint8_t *buf, int len, int is_write)
359163fa5caSBlue Swirl {
360163fa5caSBlue Swirl     int i;
361163fa5caSBlue Swirl     int len1;
362163fa5caSBlue Swirl     int cwp = env->cwp;
363163fa5caSBlue Swirl 
364163fa5caSBlue Swirl     if (!is_write) {
365163fa5caSBlue Swirl         for (i = 0; i < env->nwindows; i++) {
366163fa5caSBlue Swirl             int off;
367163fa5caSBlue Swirl             target_ulong fp = env->regbase[cwp * 16 + 22];
368163fa5caSBlue Swirl 
369163fa5caSBlue Swirl             /* Assume fp == 0 means end of frame.  */
370163fa5caSBlue Swirl             if (fp == 0) {
371163fa5caSBlue Swirl                 break;
372163fa5caSBlue Swirl             }
373163fa5caSBlue Swirl 
374163fa5caSBlue Swirl             cwp = cpu_cwp_inc(env, cwp + 1);
375163fa5caSBlue Swirl 
376163fa5caSBlue Swirl             /* Invalid window ? */
377163fa5caSBlue Swirl             if (env->wim & (1 << cwp)) {
378163fa5caSBlue Swirl                 break;
379163fa5caSBlue Swirl             }
380163fa5caSBlue Swirl 
381163fa5caSBlue Swirl             /* According to the ABI, the stack is growing downward.  */
382163fa5caSBlue Swirl             if (addr + len < fp) {
383163fa5caSBlue Swirl                 break;
384163fa5caSBlue Swirl             }
385163fa5caSBlue Swirl 
386163fa5caSBlue Swirl             /* Not in this frame.  */
387163fa5caSBlue Swirl             if (addr > fp + 64) {
388163fa5caSBlue Swirl                 continue;
389163fa5caSBlue Swirl             }
390163fa5caSBlue Swirl 
391163fa5caSBlue Swirl             /* Handle access before this window.  */
392163fa5caSBlue Swirl             if (addr < fp) {
393163fa5caSBlue Swirl                 len1 = fp - addr;
394163fa5caSBlue Swirl                 if (cpu_memory_rw_debug(env, addr, buf, len1, is_write) != 0) {
395163fa5caSBlue Swirl                     return -1;
396163fa5caSBlue Swirl                 }
397163fa5caSBlue Swirl                 addr += len1;
398163fa5caSBlue Swirl                 len -= len1;
399163fa5caSBlue Swirl                 buf += len1;
400163fa5caSBlue Swirl             }
401163fa5caSBlue Swirl 
402163fa5caSBlue Swirl             /* Access byte per byte to registers. Not very efficient but speed
403163fa5caSBlue Swirl              * is not critical.
404163fa5caSBlue Swirl              */
405163fa5caSBlue Swirl             off = addr - fp;
406163fa5caSBlue Swirl             len1 = 64 - off;
407163fa5caSBlue Swirl 
408163fa5caSBlue Swirl             if (len1 > len) {
409163fa5caSBlue Swirl                 len1 = len;
410163fa5caSBlue Swirl             }
411163fa5caSBlue Swirl 
412163fa5caSBlue Swirl             for (; len1; len1--) {
413163fa5caSBlue Swirl                 int reg = cwp * 16 + 8 + (off >> 2);
414163fa5caSBlue Swirl                 union {
415163fa5caSBlue Swirl                     uint32_t v;
416163fa5caSBlue Swirl                     uint8_t c[4];
417163fa5caSBlue Swirl                 } u;
418163fa5caSBlue Swirl                 u.v = cpu_to_be32(env->regbase[reg]);
419163fa5caSBlue Swirl                 *buf++ = u.c[off & 3];
420163fa5caSBlue Swirl                 addr++;
421163fa5caSBlue Swirl                 len--;
422163fa5caSBlue Swirl                 off++;
423163fa5caSBlue Swirl             }
424163fa5caSBlue Swirl 
425163fa5caSBlue Swirl             if (len == 0) {
426163fa5caSBlue Swirl                 return 0;
427163fa5caSBlue Swirl             }
428163fa5caSBlue Swirl         }
429163fa5caSBlue Swirl     }
430163fa5caSBlue Swirl     return cpu_memory_rw_debug(env, addr, buf, len, is_write);
431163fa5caSBlue Swirl }
432163fa5caSBlue Swirl 
433163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */
434163fa5caSBlue Swirl 
435163fa5caSBlue Swirl /* 41 bit physical address space */
436163fa5caSBlue Swirl static inline target_phys_addr_t ultrasparc_truncate_physical(uint64_t x)
437163fa5caSBlue Swirl {
438163fa5caSBlue Swirl     return x & 0x1ffffffffffULL;
439163fa5caSBlue Swirl }
440163fa5caSBlue Swirl 
441163fa5caSBlue Swirl /*
442163fa5caSBlue Swirl  * UltraSparc IIi I/DMMUs
443163fa5caSBlue Swirl  */
444163fa5caSBlue Swirl 
445163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value
446163fa5caSBlue Swirl    in context requires virtual address mask value calculated from TTE
447163fa5caSBlue Swirl    entry size */
448163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb,
449163fa5caSBlue Swirl                                        uint64_t address, uint64_t context,
450163fa5caSBlue Swirl                                        target_phys_addr_t *physical)
451163fa5caSBlue Swirl {
452163fa5caSBlue Swirl     uint64_t mask;
453163fa5caSBlue Swirl 
454163fa5caSBlue Swirl     switch (TTE_PGSIZE(tlb->tte)) {
455163fa5caSBlue Swirl     default:
456163fa5caSBlue Swirl     case 0x0: /* 8k */
457163fa5caSBlue Swirl         mask = 0xffffffffffffe000ULL;
458163fa5caSBlue Swirl         break;
459163fa5caSBlue Swirl     case 0x1: /* 64k */
460163fa5caSBlue Swirl         mask = 0xffffffffffff0000ULL;
461163fa5caSBlue Swirl         break;
462163fa5caSBlue Swirl     case 0x2: /* 512k */
463163fa5caSBlue Swirl         mask = 0xfffffffffff80000ULL;
464163fa5caSBlue Swirl         break;
465163fa5caSBlue Swirl     case 0x3: /* 4M */
466163fa5caSBlue Swirl         mask = 0xffffffffffc00000ULL;
467163fa5caSBlue Swirl         break;
468163fa5caSBlue Swirl     }
469163fa5caSBlue Swirl 
470163fa5caSBlue Swirl     /* valid, context match, virtual address match? */
471163fa5caSBlue Swirl     if (TTE_IS_VALID(tlb->tte) &&
472163fa5caSBlue Swirl         (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context))
473163fa5caSBlue Swirl         && compare_masked(address, tlb->tag, mask)) {
474163fa5caSBlue Swirl         /* decode physical address */
475163fa5caSBlue Swirl         *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL;
476163fa5caSBlue Swirl         return 1;
477163fa5caSBlue Swirl     }
478163fa5caSBlue Swirl 
479163fa5caSBlue Swirl     return 0;
480163fa5caSBlue Swirl }
481163fa5caSBlue Swirl 
482163fa5caSBlue Swirl static int get_physical_address_data(CPUState *env,
483163fa5caSBlue Swirl                                      target_phys_addr_t *physical, int *prot,
484163fa5caSBlue Swirl                                      target_ulong address, int rw, int mmu_idx)
485163fa5caSBlue Swirl {
486163fa5caSBlue Swirl     unsigned int i;
487163fa5caSBlue Swirl     uint64_t context;
488163fa5caSBlue Swirl     uint64_t sfsr = 0;
489163fa5caSBlue Swirl 
490163fa5caSBlue Swirl     int is_user = (mmu_idx == MMU_USER_IDX ||
491163fa5caSBlue Swirl                    mmu_idx == MMU_USER_SECONDARY_IDX);
492163fa5caSBlue Swirl 
493163fa5caSBlue Swirl     if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */
494163fa5caSBlue Swirl         *physical = ultrasparc_truncate_physical(address);
495163fa5caSBlue Swirl         *prot = PAGE_READ | PAGE_WRITE;
496163fa5caSBlue Swirl         return 0;
497163fa5caSBlue Swirl     }
498163fa5caSBlue Swirl 
499163fa5caSBlue Swirl     switch (mmu_idx) {
500163fa5caSBlue Swirl     case MMU_USER_IDX:
501163fa5caSBlue Swirl     case MMU_KERNEL_IDX:
502163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
503163fa5caSBlue Swirl         sfsr |= SFSR_CT_PRIMARY;
504163fa5caSBlue Swirl         break;
505163fa5caSBlue Swirl     case MMU_USER_SECONDARY_IDX:
506163fa5caSBlue Swirl     case MMU_KERNEL_SECONDARY_IDX:
507163fa5caSBlue Swirl         context = env->dmmu.mmu_secondary_context & 0x1fff;
508163fa5caSBlue Swirl         sfsr |= SFSR_CT_SECONDARY;
509163fa5caSBlue Swirl         break;
510163fa5caSBlue Swirl     case MMU_NUCLEUS_IDX:
511163fa5caSBlue Swirl         sfsr |= SFSR_CT_NUCLEUS;
512163fa5caSBlue Swirl         /* FALLTHRU */
513163fa5caSBlue Swirl     default:
514163fa5caSBlue Swirl         context = 0;
515163fa5caSBlue Swirl         break;
516163fa5caSBlue Swirl     }
517163fa5caSBlue Swirl 
518163fa5caSBlue Swirl     if (rw == 1) {
519163fa5caSBlue Swirl         sfsr |= SFSR_WRITE_BIT;
520163fa5caSBlue Swirl     } else if (rw == 4) {
521163fa5caSBlue Swirl         sfsr |= SFSR_NF_BIT;
522163fa5caSBlue Swirl     }
523163fa5caSBlue Swirl 
524163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
525163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
526163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->dtlb[i], address, context, physical)) {
527163fa5caSBlue Swirl             int do_fault = 0;
528163fa5caSBlue Swirl 
529163fa5caSBlue Swirl             /* access ok? */
530163fa5caSBlue Swirl             /* multiple bits in SFSR.FT may be set on TT_DFAULT */
531163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) {
532163fa5caSBlue Swirl                 do_fault = 1;
533163fa5caSBlue Swirl                 sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */
534ec0ceb17SBlue Swirl                 trace_mmu_helper_dfault(address, context, mmu_idx, env->tl);
535163fa5caSBlue Swirl             }
536163fa5caSBlue Swirl             if (rw == 4) {
537163fa5caSBlue Swirl                 if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) {
538163fa5caSBlue Swirl                     do_fault = 1;
539163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NF_E_BIT;
540163fa5caSBlue Swirl                 }
541163fa5caSBlue Swirl             } else {
542163fa5caSBlue Swirl                 if (TTE_IS_NFO(env->dtlb[i].tte)) {
543163fa5caSBlue Swirl                     do_fault = 1;
544163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NFO_BIT;
545163fa5caSBlue Swirl                 }
546163fa5caSBlue Swirl             }
547163fa5caSBlue Swirl 
548163fa5caSBlue Swirl             if (do_fault) {
549163fa5caSBlue Swirl                 /* faults above are reported with TT_DFAULT. */
550163fa5caSBlue Swirl                 env->exception_index = TT_DFAULT;
551163fa5caSBlue Swirl             } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) {
552163fa5caSBlue Swirl                 do_fault = 1;
553163fa5caSBlue Swirl                 env->exception_index = TT_DPROT;
554163fa5caSBlue Swirl 
555ec0ceb17SBlue Swirl                 trace_mmu_helper_dprot(address, context, mmu_idx, env->tl);
556163fa5caSBlue Swirl             }
557163fa5caSBlue Swirl 
558163fa5caSBlue Swirl             if (!do_fault) {
559163fa5caSBlue Swirl                 *prot = PAGE_READ;
560163fa5caSBlue Swirl                 if (TTE_IS_W_OK(env->dtlb[i].tte)) {
561163fa5caSBlue Swirl                     *prot |= PAGE_WRITE;
562163fa5caSBlue Swirl                 }
563163fa5caSBlue Swirl 
564163fa5caSBlue Swirl                 TTE_SET_USED(env->dtlb[i].tte);
565163fa5caSBlue Swirl 
566163fa5caSBlue Swirl                 return 0;
567163fa5caSBlue Swirl             }
568163fa5caSBlue Swirl 
569163fa5caSBlue Swirl             if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */
570163fa5caSBlue Swirl                 sfsr |= SFSR_OW_BIT; /* overflow (not read before
571163fa5caSBlue Swirl                                         another fault) */
572163fa5caSBlue Swirl             }
573163fa5caSBlue Swirl 
574163fa5caSBlue Swirl             if (env->pstate & PS_PRIV) {
575163fa5caSBlue Swirl                 sfsr |= SFSR_PR_BIT;
576163fa5caSBlue Swirl             }
577163fa5caSBlue Swirl 
578163fa5caSBlue Swirl             /* FIXME: ASI field in SFSR must be set */
579163fa5caSBlue Swirl             env->dmmu.sfsr = sfsr | SFSR_VALID_BIT;
580163fa5caSBlue Swirl 
581163fa5caSBlue Swirl             env->dmmu.sfar = address; /* Fault address register */
582163fa5caSBlue Swirl 
583163fa5caSBlue Swirl             env->dmmu.tag_access = (address & ~0x1fffULL) | context;
584163fa5caSBlue Swirl 
585163fa5caSBlue Swirl             return 1;
586163fa5caSBlue Swirl         }
587163fa5caSBlue Swirl     }
588163fa5caSBlue Swirl 
589ec0ceb17SBlue Swirl     trace_mmu_helper_dmiss(address, context);
590163fa5caSBlue Swirl 
591163fa5caSBlue Swirl     /*
592163fa5caSBlue Swirl      * On MMU misses:
593163fa5caSBlue Swirl      * - UltraSPARC IIi: SFSR and SFAR unmodified
594163fa5caSBlue Swirl      * - JPS1: SFAR updated and some fields of SFSR updated
595163fa5caSBlue Swirl      */
596163fa5caSBlue Swirl     env->dmmu.tag_access = (address & ~0x1fffULL) | context;
597163fa5caSBlue Swirl     env->exception_index = TT_DMISS;
598163fa5caSBlue Swirl     return 1;
599163fa5caSBlue Swirl }
600163fa5caSBlue Swirl 
601163fa5caSBlue Swirl static int get_physical_address_code(CPUState *env,
602163fa5caSBlue Swirl                                      target_phys_addr_t *physical, int *prot,
603163fa5caSBlue Swirl                                      target_ulong address, int mmu_idx)
604163fa5caSBlue Swirl {
605163fa5caSBlue Swirl     unsigned int i;
606163fa5caSBlue Swirl     uint64_t context;
607163fa5caSBlue Swirl 
608163fa5caSBlue Swirl     int is_user = (mmu_idx == MMU_USER_IDX ||
609163fa5caSBlue Swirl                    mmu_idx == MMU_USER_SECONDARY_IDX);
610163fa5caSBlue Swirl 
611163fa5caSBlue Swirl     if ((env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0) {
612163fa5caSBlue Swirl         /* IMMU disabled */
613163fa5caSBlue Swirl         *physical = ultrasparc_truncate_physical(address);
614163fa5caSBlue Swirl         *prot = PAGE_EXEC;
615163fa5caSBlue Swirl         return 0;
616163fa5caSBlue Swirl     }
617163fa5caSBlue Swirl 
618163fa5caSBlue Swirl     if (env->tl == 0) {
619163fa5caSBlue Swirl         /* PRIMARY context */
620163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
621163fa5caSBlue Swirl     } else {
622163fa5caSBlue Swirl         /* NUCLEUS context */
623163fa5caSBlue Swirl         context = 0;
624163fa5caSBlue Swirl     }
625163fa5caSBlue Swirl 
626163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
627163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
628163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->itlb[i],
629163fa5caSBlue Swirl                                  address, context, physical)) {
630163fa5caSBlue Swirl             /* access ok? */
631163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) {
632163fa5caSBlue Swirl                 /* Fault status register */
633163fa5caSBlue Swirl                 if (env->immu.sfsr & SFSR_VALID_BIT) {
634163fa5caSBlue Swirl                     env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before
635163fa5caSBlue Swirl                                                      another fault) */
636163fa5caSBlue Swirl                 } else {
637163fa5caSBlue Swirl                     env->immu.sfsr = 0;
638163fa5caSBlue Swirl                 }
639163fa5caSBlue Swirl                 if (env->pstate & PS_PRIV) {
640163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_PR_BIT;
641163fa5caSBlue Swirl                 }
642163fa5caSBlue Swirl                 if (env->tl > 0) {
643163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_CT_NUCLEUS;
644163fa5caSBlue Swirl                 }
645163fa5caSBlue Swirl 
646163fa5caSBlue Swirl                 /* FIXME: ASI field in SFSR must be set */
647163fa5caSBlue Swirl                 env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT;
648163fa5caSBlue Swirl                 env->exception_index = TT_TFAULT;
649163fa5caSBlue Swirl 
650163fa5caSBlue Swirl                 env->immu.tag_access = (address & ~0x1fffULL) | context;
651163fa5caSBlue Swirl 
652ec0ceb17SBlue Swirl                 trace_mmu_helper_tfault(address, context);
653163fa5caSBlue Swirl 
654163fa5caSBlue Swirl                 return 1;
655163fa5caSBlue Swirl             }
656163fa5caSBlue Swirl             *prot = PAGE_EXEC;
657163fa5caSBlue Swirl             TTE_SET_USED(env->itlb[i].tte);
658163fa5caSBlue Swirl             return 0;
659163fa5caSBlue Swirl         }
660163fa5caSBlue Swirl     }
661163fa5caSBlue Swirl 
662ec0ceb17SBlue Swirl     trace_mmu_helper_tmiss(address, context);
663163fa5caSBlue Swirl 
664163fa5caSBlue Swirl     /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
665163fa5caSBlue Swirl     env->immu.tag_access = (address & ~0x1fffULL) | context;
666163fa5caSBlue Swirl     env->exception_index = TT_TMISS;
667163fa5caSBlue Swirl     return 1;
668163fa5caSBlue Swirl }
669163fa5caSBlue Swirl 
670163fa5caSBlue Swirl static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
671163fa5caSBlue Swirl                                 int *prot, int *access_index,
672163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
673163fa5caSBlue Swirl                                 target_ulong *page_size)
674163fa5caSBlue Swirl {
675163fa5caSBlue Swirl     /* ??? We treat everything as a small page, then explicitly flush
676163fa5caSBlue Swirl        everything when an entry is evicted.  */
677163fa5caSBlue Swirl     *page_size = TARGET_PAGE_SIZE;
678163fa5caSBlue Swirl 
679163fa5caSBlue Swirl     /* safety net to catch wrong softmmu index use from dynamic code */
680163fa5caSBlue Swirl     if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) {
681ec0ceb17SBlue Swirl         if (rw == 2) {
682ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx,
683ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_primary_context,
684ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_secondary_context,
685ec0ceb17SBlue Swirl                                                 address);
686ec0ceb17SBlue Swirl         } else {
687ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx,
688163fa5caSBlue Swirl                                                 env->dmmu.mmu_primary_context,
689163fa5caSBlue Swirl                                                 env->dmmu.mmu_secondary_context,
690163fa5caSBlue Swirl                                                 address);
691163fa5caSBlue Swirl         }
692ec0ceb17SBlue Swirl     }
693163fa5caSBlue Swirl 
694163fa5caSBlue Swirl     if (rw == 2) {
695163fa5caSBlue Swirl         return get_physical_address_code(env, physical, prot, address,
696163fa5caSBlue Swirl                                          mmu_idx);
697163fa5caSBlue Swirl     } else {
698163fa5caSBlue Swirl         return get_physical_address_data(env, physical, prot, address, rw,
699163fa5caSBlue Swirl                                          mmu_idx);
700163fa5caSBlue Swirl     }
701163fa5caSBlue Swirl }
702163fa5caSBlue Swirl 
703163fa5caSBlue Swirl /* Perform address translation */
704163fa5caSBlue Swirl int cpu_sparc_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
705163fa5caSBlue Swirl                                int mmu_idx)
706163fa5caSBlue Swirl {
707163fa5caSBlue Swirl     target_ulong virt_addr, vaddr;
708163fa5caSBlue Swirl     target_phys_addr_t paddr;
709163fa5caSBlue Swirl     target_ulong page_size;
710163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
711163fa5caSBlue Swirl 
712163fa5caSBlue Swirl     error_code = get_physical_address(env, &paddr, &prot, &access_index,
713163fa5caSBlue Swirl                                       address, rw, mmu_idx, &page_size);
714163fa5caSBlue Swirl     if (error_code == 0) {
715163fa5caSBlue Swirl         virt_addr = address & TARGET_PAGE_MASK;
716163fa5caSBlue Swirl         vaddr = virt_addr + ((address & TARGET_PAGE_MASK) &
717163fa5caSBlue Swirl                              (TARGET_PAGE_SIZE - 1));
718163fa5caSBlue Swirl 
719ec0ceb17SBlue Swirl         trace_mmu_helper_mmu_fault(address, paddr, mmu_idx, env->tl,
720163fa5caSBlue Swirl                                    env->dmmu.mmu_primary_context,
721163fa5caSBlue Swirl                                    env->dmmu.mmu_secondary_context);
722163fa5caSBlue Swirl 
723163fa5caSBlue Swirl         tlb_set_page(env, vaddr, paddr, prot, mmu_idx, page_size);
724163fa5caSBlue Swirl         return 0;
725163fa5caSBlue Swirl     }
726163fa5caSBlue Swirl     /* XXX */
727163fa5caSBlue Swirl     return 1;
728163fa5caSBlue Swirl }
729163fa5caSBlue Swirl 
730163fa5caSBlue Swirl void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUState *env)
731163fa5caSBlue Swirl {
732163fa5caSBlue Swirl     unsigned int i;
733163fa5caSBlue Swirl     const char *mask;
734163fa5caSBlue Swirl 
735163fa5caSBlue Swirl     (*cpu_fprintf)(f, "MMU contexts: Primary: %" PRId64 ", Secondary: %"
736163fa5caSBlue Swirl                    PRId64 "\n",
737163fa5caSBlue Swirl                    env->dmmu.mmu_primary_context,
738163fa5caSBlue Swirl                    env->dmmu.mmu_secondary_context);
739163fa5caSBlue Swirl     if ((env->lsu & DMMU_E) == 0) {
740163fa5caSBlue Swirl         (*cpu_fprintf)(f, "DMMU disabled\n");
741163fa5caSBlue Swirl     } else {
742163fa5caSBlue Swirl         (*cpu_fprintf)(f, "DMMU dump\n");
743163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
744163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->dtlb[i].tte)) {
745163fa5caSBlue Swirl             default:
746163fa5caSBlue Swirl             case 0x0:
747163fa5caSBlue Swirl                 mask = "  8k";
748163fa5caSBlue Swirl                 break;
749163fa5caSBlue Swirl             case 0x1:
750163fa5caSBlue Swirl                 mask = " 64k";
751163fa5caSBlue Swirl                 break;
752163fa5caSBlue Swirl             case 0x2:
753163fa5caSBlue Swirl                 mask = "512k";
754163fa5caSBlue Swirl                 break;
755163fa5caSBlue Swirl             case 0x3:
756163fa5caSBlue Swirl                 mask = "  4M";
757163fa5caSBlue Swirl                 break;
758163fa5caSBlue Swirl             }
759163fa5caSBlue Swirl             if (TTE_IS_VALID(env->dtlb[i].tte)) {
760163fa5caSBlue Swirl                 (*cpu_fprintf)(f, "[%02u] VA: %" PRIx64 ", PA: %llx"
761163fa5caSBlue Swirl                                ", %s, %s, %s, %s, ctx %" PRId64 " %s\n",
762163fa5caSBlue Swirl                                i,
763163fa5caSBlue Swirl                                env->dtlb[i].tag & (uint64_t)~0x1fffULL,
764163fa5caSBlue Swirl                                TTE_PA(env->dtlb[i].tte),
765163fa5caSBlue Swirl                                mask,
766163fa5caSBlue Swirl                                TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user",
767163fa5caSBlue Swirl                                TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO",
768163fa5caSBlue Swirl                                TTE_IS_LOCKED(env->dtlb[i].tte) ?
769163fa5caSBlue Swirl                                "locked" : "unlocked",
770163fa5caSBlue Swirl                                env->dtlb[i].tag & (uint64_t)0x1fffULL,
771163fa5caSBlue Swirl                                TTE_IS_GLOBAL(env->dtlb[i].tte) ?
772163fa5caSBlue Swirl                                "global" : "local");
773163fa5caSBlue Swirl             }
774163fa5caSBlue Swirl         }
775163fa5caSBlue Swirl     }
776163fa5caSBlue Swirl     if ((env->lsu & IMMU_E) == 0) {
777163fa5caSBlue Swirl         (*cpu_fprintf)(f, "IMMU disabled\n");
778163fa5caSBlue Swirl     } else {
779163fa5caSBlue Swirl         (*cpu_fprintf)(f, "IMMU dump\n");
780163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
781163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->itlb[i].tte)) {
782163fa5caSBlue Swirl             default:
783163fa5caSBlue Swirl             case 0x0:
784163fa5caSBlue Swirl                 mask = "  8k";
785163fa5caSBlue Swirl                 break;
786163fa5caSBlue Swirl             case 0x1:
787163fa5caSBlue Swirl                 mask = " 64k";
788163fa5caSBlue Swirl                 break;
789163fa5caSBlue Swirl             case 0x2:
790163fa5caSBlue Swirl                 mask = "512k";
791163fa5caSBlue Swirl                 break;
792163fa5caSBlue Swirl             case 0x3:
793163fa5caSBlue Swirl                 mask = "  4M";
794163fa5caSBlue Swirl                 break;
795163fa5caSBlue Swirl             }
796163fa5caSBlue Swirl             if (TTE_IS_VALID(env->itlb[i].tte)) {
797163fa5caSBlue Swirl                 (*cpu_fprintf)(f, "[%02u] VA: %" PRIx64 ", PA: %llx"
798163fa5caSBlue Swirl                                ", %s, %s, %s, ctx %" PRId64 " %s\n",
799163fa5caSBlue Swirl                                i,
800163fa5caSBlue Swirl                                env->itlb[i].tag & (uint64_t)~0x1fffULL,
801163fa5caSBlue Swirl                                TTE_PA(env->itlb[i].tte),
802163fa5caSBlue Swirl                                mask,
803163fa5caSBlue Swirl                                TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user",
804163fa5caSBlue Swirl                                TTE_IS_LOCKED(env->itlb[i].tte) ?
805163fa5caSBlue Swirl                                "locked" : "unlocked",
806163fa5caSBlue Swirl                                env->itlb[i].tag & (uint64_t)0x1fffULL,
807163fa5caSBlue Swirl                                TTE_IS_GLOBAL(env->itlb[i].tte) ?
808163fa5caSBlue Swirl                                "global" : "local");
809163fa5caSBlue Swirl             }
810163fa5caSBlue Swirl         }
811163fa5caSBlue Swirl     }
812163fa5caSBlue Swirl }
813163fa5caSBlue Swirl 
814163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */
815163fa5caSBlue Swirl 
816163fa5caSBlue Swirl static int cpu_sparc_get_phys_page(CPUState *env, target_phys_addr_t *phys,
817163fa5caSBlue Swirl                                    target_ulong addr, int rw, int mmu_idx)
818163fa5caSBlue Swirl {
819163fa5caSBlue Swirl     target_ulong page_size;
820163fa5caSBlue Swirl     int prot, access_index;
821163fa5caSBlue Swirl 
822163fa5caSBlue Swirl     return get_physical_address(env, phys, &prot, &access_index, addr, rw,
823163fa5caSBlue Swirl                                 mmu_idx, &page_size);
824163fa5caSBlue Swirl }
825163fa5caSBlue Swirl 
826163fa5caSBlue Swirl #if defined(TARGET_SPARC64)
827163fa5caSBlue Swirl target_phys_addr_t cpu_get_phys_page_nofault(CPUState *env, target_ulong addr,
828163fa5caSBlue Swirl                                            int mmu_idx)
829163fa5caSBlue Swirl {
830163fa5caSBlue Swirl     target_phys_addr_t phys_addr;
831163fa5caSBlue Swirl 
832163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) {
833163fa5caSBlue Swirl         return -1;
834163fa5caSBlue Swirl     }
835163fa5caSBlue Swirl     return phys_addr;
836163fa5caSBlue Swirl }
837163fa5caSBlue Swirl #endif
838163fa5caSBlue Swirl 
839163fa5caSBlue Swirl target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
840163fa5caSBlue Swirl {
841163fa5caSBlue Swirl     target_phys_addr_t phys_addr;
842163fa5caSBlue Swirl     int mmu_idx = cpu_mmu_index(env);
843cc4aa830SAvi Kivity     MemoryRegionSection section;
844163fa5caSBlue Swirl 
845163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) {
846163fa5caSBlue Swirl         if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) {
847163fa5caSBlue Swirl             return -1;
848163fa5caSBlue Swirl         }
849163fa5caSBlue Swirl     }
850cc4aa830SAvi Kivity     section = memory_region_find(get_system_memory(), phys_addr, 1);
851cc4aa830SAvi Kivity     if (!section.size) {
852163fa5caSBlue Swirl         return -1;
853163fa5caSBlue Swirl     }
854163fa5caSBlue Swirl     return phys_addr;
855163fa5caSBlue Swirl }
856163fa5caSBlue Swirl #endif
857