xref: /qemu/target/sparc/mmu_helper.c (revision 8905770b27be326d12a704629f3cb715642db6cc)
1163fa5caSBlue Swirl /*
2163fa5caSBlue Swirl  *  Sparc MMU helpers
3163fa5caSBlue Swirl  *
4163fa5caSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5163fa5caSBlue Swirl  *
6163fa5caSBlue Swirl  * This library is free software; you can redistribute it and/or
7163fa5caSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8163fa5caSBlue Swirl  * License as published by the Free Software Foundation; either
95650b549SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10163fa5caSBlue Swirl  *
11163fa5caSBlue Swirl  * This library is distributed in the hope that it will be useful,
12163fa5caSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13163fa5caSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14163fa5caSBlue Swirl  * Lesser General Public License for more details.
15163fa5caSBlue Swirl  *
16163fa5caSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17163fa5caSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18163fa5caSBlue Swirl  */
19163fa5caSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h"
22163fa5caSBlue Swirl #include "cpu.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
24fad866daSMarkus Armbruster #include "qemu/qemu-print.h"
25ec0ceb17SBlue Swirl #include "trace.h"
26163fa5caSBlue Swirl 
27163fa5caSBlue Swirl /* Sparc MMU emulation */
28163fa5caSBlue Swirl 
29163fa5caSBlue Swirl #ifndef TARGET_SPARC64
30163fa5caSBlue Swirl /*
31163fa5caSBlue Swirl  * Sparc V8 Reference MMU (SRMMU)
32163fa5caSBlue Swirl  */
33163fa5caSBlue Swirl static const int access_table[8][8] = {
34163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 12, 12 },
35163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 0, 0 },
36163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 12, 12 },
37163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 0, 0 },
38163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 8, 12, 12 },
39163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 0, 8, 0 },
40163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 12, 12 },
41163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 8, 0 }
42163fa5caSBlue Swirl };
43163fa5caSBlue Swirl 
44163fa5caSBlue Swirl static const int perm_table[2][8] = {
45163fa5caSBlue Swirl     {
46163fa5caSBlue Swirl         PAGE_READ,
47163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
48163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
49163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
50163fa5caSBlue Swirl         PAGE_EXEC,
51163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
52163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
53163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC
54163fa5caSBlue Swirl     },
55163fa5caSBlue Swirl     {
56163fa5caSBlue Swirl         PAGE_READ,
57163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
58163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
59163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
60163fa5caSBlue Swirl         PAGE_EXEC,
61163fa5caSBlue Swirl         PAGE_READ,
62163fa5caSBlue Swirl         0,
63163fa5caSBlue Swirl         0,
64163fa5caSBlue Swirl     }
65163fa5caSBlue Swirl };
66163fa5caSBlue Swirl 
67a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
689bed46e6STony Nguyen                                 int *prot, int *access_index, MemTxAttrs *attrs,
69163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
70163fa5caSBlue Swirl                                 target_ulong *page_size)
71163fa5caSBlue Swirl {
72163fa5caSBlue Swirl     int access_perms = 0;
73a8170e5eSAvi Kivity     hwaddr pde_ptr;
74163fa5caSBlue Swirl     uint32_t pde;
75163fa5caSBlue Swirl     int error_code = 0, is_dirty, is_user;
76163fa5caSBlue Swirl     unsigned long page_offset;
775a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
783c818dfcSPeter Maydell     MemTxResult result;
79163fa5caSBlue Swirl 
80163fa5caSBlue Swirl     is_user = mmu_idx == MMU_USER_IDX;
81163fa5caSBlue Swirl 
82af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
83163fa5caSBlue Swirl         *page_size = TARGET_PAGE_SIZE;
84163fa5caSBlue Swirl         /* Boot mode: instruction fetches are taken from PROM */
85576e1c4cSIgor Mammedov         if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) {
86163fa5caSBlue Swirl             *physical = env->prom_addr | (address & 0x7ffffULL);
87163fa5caSBlue Swirl             *prot = PAGE_READ | PAGE_EXEC;
88163fa5caSBlue Swirl             return 0;
89163fa5caSBlue Swirl         }
90163fa5caSBlue Swirl         *physical = address;
91163fa5caSBlue Swirl         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
92163fa5caSBlue Swirl         return 0;
93163fa5caSBlue Swirl     }
94163fa5caSBlue Swirl 
95163fa5caSBlue Swirl     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1);
96163fa5caSBlue Swirl     *physical = 0xffffffffffff0000ULL;
97163fa5caSBlue Swirl 
98163fa5caSBlue Swirl     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
99163fa5caSBlue Swirl     /* Context base + context number */
100163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
1013c818dfcSPeter Maydell     pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result);
1023c818dfcSPeter Maydell     if (result != MEMTX_OK) {
1033c818dfcSPeter Maydell         return 4 << 2; /* Translation fault, L = 0 */
1043c818dfcSPeter Maydell     }
105163fa5caSBlue Swirl 
106163fa5caSBlue Swirl     /* Ctx pde */
107163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
108163fa5caSBlue Swirl     default:
109163fa5caSBlue Swirl     case 0: /* Invalid */
110163fa5caSBlue Swirl         return 1 << 2;
111163fa5caSBlue Swirl     case 2: /* L0 PTE, maybe should not happen? */
112163fa5caSBlue Swirl     case 3: /* Reserved */
113163fa5caSBlue Swirl         return 4 << 2;
114163fa5caSBlue Swirl     case 1: /* L0 PDE */
115163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
1163c818dfcSPeter Maydell         pde = address_space_ldl(cs->as, pde_ptr,
1173c818dfcSPeter Maydell                                 MEMTXATTRS_UNSPECIFIED, &result);
1183c818dfcSPeter Maydell         if (result != MEMTX_OK) {
1193c818dfcSPeter Maydell             return (1 << 8) | (4 << 2); /* Translation fault, L = 1 */
1203c818dfcSPeter Maydell         }
121163fa5caSBlue Swirl 
122163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
123163fa5caSBlue Swirl         default:
124163fa5caSBlue Swirl         case 0: /* Invalid */
125163fa5caSBlue Swirl             return (1 << 8) | (1 << 2);
126163fa5caSBlue Swirl         case 3: /* Reserved */
127163fa5caSBlue Swirl             return (1 << 8) | (4 << 2);
128163fa5caSBlue Swirl         case 1: /* L1 PDE */
129163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
1303c818dfcSPeter Maydell             pde = address_space_ldl(cs->as, pde_ptr,
1313c818dfcSPeter Maydell                                     MEMTXATTRS_UNSPECIFIED, &result);
1323c818dfcSPeter Maydell             if (result != MEMTX_OK) {
1333c818dfcSPeter Maydell                 return (2 << 8) | (4 << 2); /* Translation fault, L = 2 */
1343c818dfcSPeter Maydell             }
135163fa5caSBlue Swirl 
136163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
137163fa5caSBlue Swirl             default:
138163fa5caSBlue Swirl             case 0: /* Invalid */
139163fa5caSBlue Swirl                 return (2 << 8) | (1 << 2);
140163fa5caSBlue Swirl             case 3: /* Reserved */
141163fa5caSBlue Swirl                 return (2 << 8) | (4 << 2);
142163fa5caSBlue Swirl             case 1: /* L2 PDE */
143163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
1443c818dfcSPeter Maydell                 pde = address_space_ldl(cs->as, pde_ptr,
1453c818dfcSPeter Maydell                                         MEMTXATTRS_UNSPECIFIED, &result);
1463c818dfcSPeter Maydell                 if (result != MEMTX_OK) {
1473c818dfcSPeter Maydell                     return (3 << 8) | (4 << 2); /* Translation fault, L = 3 */
1483c818dfcSPeter Maydell                 }
149163fa5caSBlue Swirl 
150163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
151163fa5caSBlue Swirl                 default:
152163fa5caSBlue Swirl                 case 0: /* Invalid */
153163fa5caSBlue Swirl                     return (3 << 8) | (1 << 2);
154163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
155163fa5caSBlue Swirl                 case 3: /* Reserved */
156163fa5caSBlue Swirl                     return (3 << 8) | (4 << 2);
157163fa5caSBlue Swirl                 case 2: /* L3 PTE */
1581658dd32SBlue Swirl                     page_offset = 0;
159163fa5caSBlue Swirl                 }
160163fa5caSBlue Swirl                 *page_size = TARGET_PAGE_SIZE;
161163fa5caSBlue Swirl                 break;
162163fa5caSBlue Swirl             case 2: /* L2 PTE */
1631658dd32SBlue Swirl                 page_offset = address & 0x3f000;
164163fa5caSBlue Swirl                 *page_size = 0x40000;
165163fa5caSBlue Swirl             }
166163fa5caSBlue Swirl             break;
167163fa5caSBlue Swirl         case 2: /* L1 PTE */
1681658dd32SBlue Swirl             page_offset = address & 0xfff000;
169163fa5caSBlue Swirl             *page_size = 0x1000000;
170163fa5caSBlue Swirl         }
171163fa5caSBlue Swirl     }
172163fa5caSBlue Swirl 
173163fa5caSBlue Swirl     /* check access */
174163fa5caSBlue Swirl     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
175163fa5caSBlue Swirl     error_code = access_table[*access_index][access_perms];
176163fa5caSBlue Swirl     if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) {
177163fa5caSBlue Swirl         return error_code;
178163fa5caSBlue Swirl     }
179163fa5caSBlue Swirl 
180163fa5caSBlue Swirl     /* update page modified and dirty bits */
181163fa5caSBlue Swirl     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
182163fa5caSBlue Swirl     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
183163fa5caSBlue Swirl         pde |= PG_ACCESSED_MASK;
184163fa5caSBlue Swirl         if (is_dirty) {
185163fa5caSBlue Swirl             pde |= PG_MODIFIED_MASK;
186163fa5caSBlue Swirl         }
1872198a121SEdgar E. Iglesias         stl_phys_notdirty(cs->as, pde_ptr, pde);
188163fa5caSBlue Swirl     }
189163fa5caSBlue Swirl 
190163fa5caSBlue Swirl     /* the page can be put in the TLB */
191163fa5caSBlue Swirl     *prot = perm_table[is_user][access_perms];
192163fa5caSBlue Swirl     if (!(pde & PG_MODIFIED_MASK)) {
193163fa5caSBlue Swirl         /* only set write access if already dirty... otherwise wait
194163fa5caSBlue Swirl            for dirty access */
195163fa5caSBlue Swirl         *prot &= ~PAGE_WRITE;
196163fa5caSBlue Swirl     }
197163fa5caSBlue Swirl 
198163fa5caSBlue Swirl     /* Even if large ptes, we map only one 4KB page in the cache to
199163fa5caSBlue Swirl        avoid filling it too fast */
200a8170e5eSAvi Kivity     *physical = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset;
201163fa5caSBlue Swirl     return error_code;
202163fa5caSBlue Swirl }
203163fa5caSBlue Swirl 
204163fa5caSBlue Swirl /* Perform address translation */
205e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
206e84942f2SRichard Henderson                         MMUAccessType access_type, int mmu_idx,
207e84942f2SRichard Henderson                         bool probe, uintptr_t retaddr)
208163fa5caSBlue Swirl {
2097510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
2107510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
211a8170e5eSAvi Kivity     hwaddr paddr;
212163fa5caSBlue Swirl     target_ulong vaddr;
213163fa5caSBlue Swirl     target_ulong page_size;
214163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
2159bed46e6STony Nguyen     MemTxAttrs attrs = {};
216163fa5caSBlue Swirl 
217e84942f2SRichard Henderson     /*
218e84942f2SRichard Henderson      * TODO: If we ever need tlb_vaddr_to_host for this target,
219e84942f2SRichard Henderson      * then we must figure out how to manipulate FSR and FAR
220e84942f2SRichard Henderson      * when both MMU_NF and probe are set.  In the meantime,
221e84942f2SRichard Henderson      * do not support this use case.
222e84942f2SRichard Henderson      */
223e84942f2SRichard Henderson     assert(!probe);
224e84942f2SRichard Henderson 
2251658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
2269bed46e6STony Nguyen     error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs,
227e84942f2SRichard Henderson                                       address, access_type,
228e84942f2SRichard Henderson                                       mmu_idx, &page_size);
2291658dd32SBlue Swirl     vaddr = address;
230e84942f2SRichard Henderson     if (likely(error_code == 0)) {
231339aaf5bSAntony Pavlov         qemu_log_mask(CPU_LOG_MMU,
232e84942f2SRichard Henderson                       "Translate at %" VADDR_PRIx " -> "
233e84942f2SRichard Henderson                       TARGET_FMT_plx ", vaddr " TARGET_FMT_lx "\n",
234e84942f2SRichard Henderson                       address, paddr, vaddr);
2350c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, page_size);
236e84942f2SRichard Henderson         return true;
237163fa5caSBlue Swirl     }
238163fa5caSBlue Swirl 
239163fa5caSBlue Swirl     if (env->mmuregs[3]) { /* Fault status register */
240163fa5caSBlue Swirl         env->mmuregs[3] = 1; /* overflow (not read before another fault) */
241163fa5caSBlue Swirl     }
242163fa5caSBlue Swirl     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
243163fa5caSBlue Swirl     env->mmuregs[4] = address; /* Fault address register */
244163fa5caSBlue Swirl 
245163fa5caSBlue Swirl     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
246163fa5caSBlue Swirl         /* No fault mode: if a mapping is available, just override
247163fa5caSBlue Swirl            permissions. If no mapping is available, redirect accesses to
248163fa5caSBlue Swirl            neverland. Fake/overridden mappings will be flushed when
249163fa5caSBlue Swirl            switching to normal mode. */
250163fa5caSBlue Swirl         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
2510c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, TARGET_PAGE_SIZE);
252e84942f2SRichard Henderson         return true;
253163fa5caSBlue Swirl     } else {
254e84942f2SRichard Henderson         if (access_type == MMU_INST_FETCH) {
25527103424SAndreas Färber             cs->exception_index = TT_TFAULT;
256163fa5caSBlue Swirl         } else {
25727103424SAndreas Färber             cs->exception_index = TT_DFAULT;
258163fa5caSBlue Swirl         }
259e84942f2SRichard Henderson         cpu_loop_exit_restore(cs, retaddr);
260163fa5caSBlue Swirl     }
261163fa5caSBlue Swirl }
262163fa5caSBlue Swirl 
263c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev)
264163fa5caSBlue Swirl {
2655a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
266a8170e5eSAvi Kivity     hwaddr pde_ptr;
267163fa5caSBlue Swirl     uint32_t pde;
268d86a9ad3SPeter Maydell     MemTxResult result;
269d86a9ad3SPeter Maydell 
270d86a9ad3SPeter Maydell     /*
271d86a9ad3SPeter Maydell      * TODO: MMU probe operations are supposed to set the fault
272d86a9ad3SPeter Maydell      * status registers, but we don't do this.
273d86a9ad3SPeter Maydell      */
274163fa5caSBlue Swirl 
275163fa5caSBlue Swirl     /* Context base + context number */
276a8170e5eSAvi Kivity     pde_ptr = (hwaddr)(env->mmuregs[1] << 4) +
277163fa5caSBlue Swirl         (env->mmuregs[2] << 2);
278d86a9ad3SPeter Maydell     pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result);
279d86a9ad3SPeter Maydell     if (result != MEMTX_OK) {
280d86a9ad3SPeter Maydell         return 0;
281d86a9ad3SPeter Maydell     }
282163fa5caSBlue Swirl 
283163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
284163fa5caSBlue Swirl     default:
285163fa5caSBlue Swirl     case 0: /* Invalid */
286163fa5caSBlue Swirl     case 2: /* PTE, maybe should not happen? */
287163fa5caSBlue Swirl     case 3: /* Reserved */
288163fa5caSBlue Swirl         return 0;
289163fa5caSBlue Swirl     case 1: /* L1 PDE */
290163fa5caSBlue Swirl         if (mmulev == 3) {
291163fa5caSBlue Swirl             return pde;
292163fa5caSBlue Swirl         }
293163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
294d86a9ad3SPeter Maydell         pde = address_space_ldl(cs->as, pde_ptr,
295d86a9ad3SPeter Maydell                                 MEMTXATTRS_UNSPECIFIED, &result);
296d86a9ad3SPeter Maydell         if (result != MEMTX_OK) {
297d86a9ad3SPeter Maydell             return 0;
298d86a9ad3SPeter Maydell         }
299163fa5caSBlue Swirl 
300163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
301163fa5caSBlue Swirl         default:
302163fa5caSBlue Swirl         case 0: /* Invalid */
303163fa5caSBlue Swirl         case 3: /* Reserved */
304163fa5caSBlue Swirl             return 0;
305163fa5caSBlue Swirl         case 2: /* L1 PTE */
306163fa5caSBlue Swirl             return pde;
307163fa5caSBlue Swirl         case 1: /* L2 PDE */
308163fa5caSBlue Swirl             if (mmulev == 2) {
309163fa5caSBlue Swirl                 return pde;
310163fa5caSBlue Swirl             }
311163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
312d86a9ad3SPeter Maydell             pde = address_space_ldl(cs->as, pde_ptr,
313d86a9ad3SPeter Maydell                                     MEMTXATTRS_UNSPECIFIED, &result);
314d86a9ad3SPeter Maydell             if (result != MEMTX_OK) {
315d86a9ad3SPeter Maydell                 return 0;
316d86a9ad3SPeter Maydell             }
317163fa5caSBlue Swirl 
318163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
319163fa5caSBlue Swirl             default:
320163fa5caSBlue Swirl             case 0: /* Invalid */
321163fa5caSBlue Swirl             case 3: /* Reserved */
322163fa5caSBlue Swirl                 return 0;
323163fa5caSBlue Swirl             case 2: /* L2 PTE */
324163fa5caSBlue Swirl                 return pde;
325163fa5caSBlue Swirl             case 1: /* L3 PDE */
326163fa5caSBlue Swirl                 if (mmulev == 1) {
327163fa5caSBlue Swirl                     return pde;
328163fa5caSBlue Swirl                 }
329163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
330d86a9ad3SPeter Maydell                 pde = address_space_ldl(cs->as, pde_ptr,
331d86a9ad3SPeter Maydell                                         MEMTXATTRS_UNSPECIFIED, &result);
332d86a9ad3SPeter Maydell                 if (result != MEMTX_OK) {
333d86a9ad3SPeter Maydell                     return 0;
334d86a9ad3SPeter Maydell                 }
335163fa5caSBlue Swirl 
336163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
337163fa5caSBlue Swirl                 default:
338163fa5caSBlue Swirl                 case 0: /* Invalid */
339163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
340163fa5caSBlue Swirl                 case 3: /* Reserved */
341163fa5caSBlue Swirl                     return 0;
342163fa5caSBlue Swirl                 case 2: /* L3 PTE */
343163fa5caSBlue Swirl                     return pde;
344163fa5caSBlue Swirl                 }
345163fa5caSBlue Swirl             }
346163fa5caSBlue Swirl         }
347163fa5caSBlue Swirl     }
348163fa5caSBlue Swirl     return 0;
349163fa5caSBlue Swirl }
350163fa5caSBlue Swirl 
351fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
352163fa5caSBlue Swirl {
3535a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
354163fa5caSBlue Swirl     target_ulong va, va1, va2;
355163fa5caSBlue Swirl     unsigned int n, m, o;
3569dffeec2SPeter Maydell     hwaddr pa;
357163fa5caSBlue Swirl     uint32_t pde;
358163fa5caSBlue Swirl 
359fad866daSMarkus Armbruster     qemu_printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
360a8170e5eSAvi Kivity                 (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]);
361163fa5caSBlue Swirl     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
362163fa5caSBlue Swirl         pde = mmu_probe(env, va, 2);
363163fa5caSBlue Swirl         if (pde) {
36400b941e5SAndreas Färber             pa = cpu_get_phys_page_debug(cs, va);
365fad866daSMarkus Armbruster             qemu_printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
366163fa5caSBlue Swirl                         " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
367163fa5caSBlue Swirl             for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
368163fa5caSBlue Swirl                 pde = mmu_probe(env, va1, 1);
369163fa5caSBlue Swirl                 if (pde) {
37000b941e5SAndreas Färber                     pa = cpu_get_phys_page_debug(cs, va1);
371fad866daSMarkus Armbruster                     qemu_printf(" VA: " TARGET_FMT_lx ", PA: "
372163fa5caSBlue Swirl                                 TARGET_FMT_plx " PDE: " TARGET_FMT_lx "\n",
373163fa5caSBlue Swirl                                 va1, pa, pde);
374163fa5caSBlue Swirl                     for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
375163fa5caSBlue Swirl                         pde = mmu_probe(env, va2, 0);
376163fa5caSBlue Swirl                         if (pde) {
37700b941e5SAndreas Färber                             pa = cpu_get_phys_page_debug(cs, va2);
378fad866daSMarkus Armbruster                             qemu_printf("  VA: " TARGET_FMT_lx ", PA: "
379163fa5caSBlue Swirl                                         TARGET_FMT_plx " PTE: "
380163fa5caSBlue Swirl                                         TARGET_FMT_lx "\n",
381163fa5caSBlue Swirl                                         va2, pa, pde);
382163fa5caSBlue Swirl                         }
383163fa5caSBlue Swirl                     }
384163fa5caSBlue Swirl                 }
385163fa5caSBlue Swirl             }
386163fa5caSBlue Swirl         }
387163fa5caSBlue Swirl     }
388163fa5caSBlue Swirl }
389163fa5caSBlue Swirl 
390163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles
391163fa5caSBlue Swirl  * reads (and only reads) in stack frames as if windows were flushed. We assume
392163fa5caSBlue Swirl  * that the sparc ABI is followed.
393163fa5caSBlue Swirl  */
394f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address,
395f3659eeeSAndreas Färber                               uint8_t *buf, int len, bool is_write)
396163fa5caSBlue Swirl {
397f3659eeeSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
398f3659eeeSAndreas Färber     CPUSPARCState *env = &cpu->env;
399f3659eeeSAndreas Färber     target_ulong addr = address;
400163fa5caSBlue Swirl     int i;
401163fa5caSBlue Swirl     int len1;
402163fa5caSBlue Swirl     int cwp = env->cwp;
403163fa5caSBlue Swirl 
404163fa5caSBlue Swirl     if (!is_write) {
405163fa5caSBlue Swirl         for (i = 0; i < env->nwindows; i++) {
406163fa5caSBlue Swirl             int off;
407163fa5caSBlue Swirl             target_ulong fp = env->regbase[cwp * 16 + 22];
408163fa5caSBlue Swirl 
409163fa5caSBlue Swirl             /* Assume fp == 0 means end of frame.  */
410163fa5caSBlue Swirl             if (fp == 0) {
411163fa5caSBlue Swirl                 break;
412163fa5caSBlue Swirl             }
413163fa5caSBlue Swirl 
414163fa5caSBlue Swirl             cwp = cpu_cwp_inc(env, cwp + 1);
415163fa5caSBlue Swirl 
416163fa5caSBlue Swirl             /* Invalid window ? */
417163fa5caSBlue Swirl             if (env->wim & (1 << cwp)) {
418163fa5caSBlue Swirl                 break;
419163fa5caSBlue Swirl             }
420163fa5caSBlue Swirl 
421163fa5caSBlue Swirl             /* According to the ABI, the stack is growing downward.  */
422163fa5caSBlue Swirl             if (addr + len < fp) {
423163fa5caSBlue Swirl                 break;
424163fa5caSBlue Swirl             }
425163fa5caSBlue Swirl 
426163fa5caSBlue Swirl             /* Not in this frame.  */
427163fa5caSBlue Swirl             if (addr > fp + 64) {
428163fa5caSBlue Swirl                 continue;
429163fa5caSBlue Swirl             }
430163fa5caSBlue Swirl 
431163fa5caSBlue Swirl             /* Handle access before this window.  */
432163fa5caSBlue Swirl             if (addr < fp) {
433163fa5caSBlue Swirl                 len1 = fp - addr;
434f17ec444SAndreas Färber                 if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) {
435163fa5caSBlue Swirl                     return -1;
436163fa5caSBlue Swirl                 }
437163fa5caSBlue Swirl                 addr += len1;
438163fa5caSBlue Swirl                 len -= len1;
439163fa5caSBlue Swirl                 buf += len1;
440163fa5caSBlue Swirl             }
441163fa5caSBlue Swirl 
442163fa5caSBlue Swirl             /* Access byte per byte to registers. Not very efficient but speed
443163fa5caSBlue Swirl              * is not critical.
444163fa5caSBlue Swirl              */
445163fa5caSBlue Swirl             off = addr - fp;
446163fa5caSBlue Swirl             len1 = 64 - off;
447163fa5caSBlue Swirl 
448163fa5caSBlue Swirl             if (len1 > len) {
449163fa5caSBlue Swirl                 len1 = len;
450163fa5caSBlue Swirl             }
451163fa5caSBlue Swirl 
452163fa5caSBlue Swirl             for (; len1; len1--) {
453163fa5caSBlue Swirl                 int reg = cwp * 16 + 8 + (off >> 2);
454163fa5caSBlue Swirl                 union {
455163fa5caSBlue Swirl                     uint32_t v;
456163fa5caSBlue Swirl                     uint8_t c[4];
457163fa5caSBlue Swirl                 } u;
458163fa5caSBlue Swirl                 u.v = cpu_to_be32(env->regbase[reg]);
459163fa5caSBlue Swirl                 *buf++ = u.c[off & 3];
460163fa5caSBlue Swirl                 addr++;
461163fa5caSBlue Swirl                 len--;
462163fa5caSBlue Swirl                 off++;
463163fa5caSBlue Swirl             }
464163fa5caSBlue Swirl 
465163fa5caSBlue Swirl             if (len == 0) {
466163fa5caSBlue Swirl                 return 0;
467163fa5caSBlue Swirl             }
468163fa5caSBlue Swirl         }
469163fa5caSBlue Swirl     }
470f17ec444SAndreas Färber     return cpu_memory_rw_debug(cs, addr, buf, len, is_write);
471163fa5caSBlue Swirl }
472163fa5caSBlue Swirl 
473163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */
474163fa5caSBlue Swirl 
475163fa5caSBlue Swirl /* 41 bit physical address space */
476a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x)
477163fa5caSBlue Swirl {
478163fa5caSBlue Swirl     return x & 0x1ffffffffffULL;
479163fa5caSBlue Swirl }
480163fa5caSBlue Swirl 
481163fa5caSBlue Swirl /*
482163fa5caSBlue Swirl  * UltraSparc IIi I/DMMUs
483163fa5caSBlue Swirl  */
484163fa5caSBlue Swirl 
485163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value
486163fa5caSBlue Swirl    in context requires virtual address mask value calculated from TTE
487163fa5caSBlue Swirl    entry size */
488163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb,
489163fa5caSBlue Swirl                                        uint64_t address, uint64_t context,
490a8170e5eSAvi Kivity                                        hwaddr *physical)
491163fa5caSBlue Swirl {
492913b5f28SArtyom Tarasenko     uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte));
493163fa5caSBlue Swirl 
494163fa5caSBlue Swirl     /* valid, context match, virtual address match? */
495163fa5caSBlue Swirl     if (TTE_IS_VALID(tlb->tte) &&
496163fa5caSBlue Swirl         (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context))
497163fa5caSBlue Swirl         && compare_masked(address, tlb->tag, mask)) {
498163fa5caSBlue Swirl         /* decode physical address */
499163fa5caSBlue Swirl         *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL;
500163fa5caSBlue Swirl         return 1;
501163fa5caSBlue Swirl     }
502163fa5caSBlue Swirl 
503163fa5caSBlue Swirl     return 0;
504163fa5caSBlue Swirl }
505163fa5caSBlue Swirl 
506c0e0c6feSRichard Henderson static uint64_t build_sfsr(CPUSPARCState *env, int mmu_idx, int rw)
507c0e0c6feSRichard Henderson {
508c0e0c6feSRichard Henderson     uint64_t sfsr = SFSR_VALID_BIT;
509c0e0c6feSRichard Henderson 
510c0e0c6feSRichard Henderson     switch (mmu_idx) {
511c0e0c6feSRichard Henderson     case MMU_PHYS_IDX:
512c0e0c6feSRichard Henderson         sfsr |= SFSR_CT_NOTRANS;
513c0e0c6feSRichard Henderson         break;
514c0e0c6feSRichard Henderson     case MMU_USER_IDX:
515c0e0c6feSRichard Henderson     case MMU_KERNEL_IDX:
516c0e0c6feSRichard Henderson         sfsr |= SFSR_CT_PRIMARY;
517c0e0c6feSRichard Henderson         break;
518c0e0c6feSRichard Henderson     case MMU_USER_SECONDARY_IDX:
519c0e0c6feSRichard Henderson     case MMU_KERNEL_SECONDARY_IDX:
520c0e0c6feSRichard Henderson         sfsr |= SFSR_CT_SECONDARY;
521c0e0c6feSRichard Henderson         break;
522c0e0c6feSRichard Henderson     case MMU_NUCLEUS_IDX:
523c0e0c6feSRichard Henderson         sfsr |= SFSR_CT_NUCLEUS;
524c0e0c6feSRichard Henderson         break;
525c0e0c6feSRichard Henderson     default:
526c0e0c6feSRichard Henderson         g_assert_not_reached();
527c0e0c6feSRichard Henderson     }
528c0e0c6feSRichard Henderson 
529c0e0c6feSRichard Henderson     if (rw == 1) {
530c0e0c6feSRichard Henderson         sfsr |= SFSR_WRITE_BIT;
531c0e0c6feSRichard Henderson     } else if (rw == 4) {
532c0e0c6feSRichard Henderson         sfsr |= SFSR_NF_BIT;
533c0e0c6feSRichard Henderson     }
534c0e0c6feSRichard Henderson 
535c0e0c6feSRichard Henderson     if (env->pstate & PS_PRIV) {
536c0e0c6feSRichard Henderson         sfsr |= SFSR_PR_BIT;
537c0e0c6feSRichard Henderson     }
538c0e0c6feSRichard Henderson 
539c0e0c6feSRichard Henderson     if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */
540c0e0c6feSRichard Henderson         sfsr |= SFSR_OW_BIT; /* overflow (not read before another fault) */
541c0e0c6feSRichard Henderson     }
542c0e0c6feSRichard Henderson 
543c0e0c6feSRichard Henderson     /* FIXME: ASI field in SFSR must be set */
544c0e0c6feSRichard Henderson 
545c0e0c6feSRichard Henderson     return sfsr;
546c0e0c6feSRichard Henderson }
547c0e0c6feSRichard Henderson 
5489bed46e6STony Nguyen static int get_physical_address_data(CPUSPARCState *env, hwaddr *physical,
5499bed46e6STony Nguyen                                      int *prot, MemTxAttrs *attrs,
550163fa5caSBlue Swirl                                      target_ulong address, int rw, int mmu_idx)
551163fa5caSBlue Swirl {
5525a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
553163fa5caSBlue Swirl     unsigned int i;
554c0e0c6feSRichard Henderson     uint64_t sfsr;
555163fa5caSBlue Swirl     uint64_t context;
556af7a06baSRichard Henderson     bool is_user = false;
557163fa5caSBlue Swirl 
558c0e0c6feSRichard Henderson     sfsr = build_sfsr(env, mmu_idx, rw);
559c0e0c6feSRichard Henderson 
560163fa5caSBlue Swirl     switch (mmu_idx) {
561af7a06baSRichard Henderson     case MMU_PHYS_IDX:
562af7a06baSRichard Henderson         g_assert_not_reached();
563163fa5caSBlue Swirl     case MMU_USER_IDX:
564af7a06baSRichard Henderson         is_user = true;
565af7a06baSRichard Henderson         /* fallthru */
566163fa5caSBlue Swirl     case MMU_KERNEL_IDX:
567163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
568163fa5caSBlue Swirl         break;
569163fa5caSBlue Swirl     case MMU_USER_SECONDARY_IDX:
570af7a06baSRichard Henderson         is_user = true;
571af7a06baSRichard Henderson         /* fallthru */
572163fa5caSBlue Swirl     case MMU_KERNEL_SECONDARY_IDX:
573163fa5caSBlue Swirl         context = env->dmmu.mmu_secondary_context & 0x1fff;
574163fa5caSBlue Swirl         break;
575163fa5caSBlue Swirl     default:
576163fa5caSBlue Swirl         context = 0;
577163fa5caSBlue Swirl         break;
578163fa5caSBlue Swirl     }
579163fa5caSBlue Swirl 
580163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
581163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
582163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->dtlb[i], address, context, physical)) {
583163fa5caSBlue Swirl             int do_fault = 0;
584163fa5caSBlue Swirl 
585ccdb4c55STony Nguyen             if (TTE_IS_IE(env->dtlb[i].tte)) {
586ccdb4c55STony Nguyen                 attrs->byte_swap = true;
587ccdb4c55STony Nguyen             }
588ccdb4c55STony Nguyen 
589163fa5caSBlue Swirl             /* access ok? */
590163fa5caSBlue Swirl             /* multiple bits in SFSR.FT may be set on TT_DFAULT */
591163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) {
592163fa5caSBlue Swirl                 do_fault = 1;
593163fa5caSBlue Swirl                 sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */
594ec0ceb17SBlue Swirl                 trace_mmu_helper_dfault(address, context, mmu_idx, env->tl);
595163fa5caSBlue Swirl             }
596163fa5caSBlue Swirl             if (rw == 4) {
597163fa5caSBlue Swirl                 if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) {
598163fa5caSBlue Swirl                     do_fault = 1;
599163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NF_E_BIT;
600163fa5caSBlue Swirl                 }
601163fa5caSBlue Swirl             } else {
602163fa5caSBlue Swirl                 if (TTE_IS_NFO(env->dtlb[i].tte)) {
603163fa5caSBlue Swirl                     do_fault = 1;
604163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NFO_BIT;
605163fa5caSBlue Swirl                 }
606163fa5caSBlue Swirl             }
607163fa5caSBlue Swirl 
608163fa5caSBlue Swirl             if (do_fault) {
609163fa5caSBlue Swirl                 /* faults above are reported with TT_DFAULT. */
61027103424SAndreas Färber                 cs->exception_index = TT_DFAULT;
611163fa5caSBlue Swirl             } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) {
612163fa5caSBlue Swirl                 do_fault = 1;
61327103424SAndreas Färber                 cs->exception_index = TT_DPROT;
614163fa5caSBlue Swirl 
615ec0ceb17SBlue Swirl                 trace_mmu_helper_dprot(address, context, mmu_idx, env->tl);
616163fa5caSBlue Swirl             }
617163fa5caSBlue Swirl 
618163fa5caSBlue Swirl             if (!do_fault) {
619163fa5caSBlue Swirl                 *prot = PAGE_READ;
620163fa5caSBlue Swirl                 if (TTE_IS_W_OK(env->dtlb[i].tte)) {
621163fa5caSBlue Swirl                     *prot |= PAGE_WRITE;
622163fa5caSBlue Swirl                 }
623163fa5caSBlue Swirl 
624163fa5caSBlue Swirl                 TTE_SET_USED(env->dtlb[i].tte);
625163fa5caSBlue Swirl 
626163fa5caSBlue Swirl                 return 0;
627163fa5caSBlue Swirl             }
628163fa5caSBlue Swirl 
629c0e0c6feSRichard Henderson             env->dmmu.sfsr = sfsr;
630163fa5caSBlue Swirl             env->dmmu.sfar = address; /* Fault address register */
631163fa5caSBlue Swirl             env->dmmu.tag_access = (address & ~0x1fffULL) | context;
632163fa5caSBlue Swirl             return 1;
633163fa5caSBlue Swirl         }
634163fa5caSBlue Swirl     }
635163fa5caSBlue Swirl 
636ec0ceb17SBlue Swirl     trace_mmu_helper_dmiss(address, context);
637163fa5caSBlue Swirl 
638163fa5caSBlue Swirl     /*
639163fa5caSBlue Swirl      * On MMU misses:
640163fa5caSBlue Swirl      * - UltraSPARC IIi: SFSR and SFAR unmodified
641163fa5caSBlue Swirl      * - JPS1: SFAR updated and some fields of SFSR updated
642163fa5caSBlue Swirl      */
643163fa5caSBlue Swirl     env->dmmu.tag_access = (address & ~0x1fffULL) | context;
64427103424SAndreas Färber     cs->exception_index = TT_DMISS;
645163fa5caSBlue Swirl     return 1;
646163fa5caSBlue Swirl }
647163fa5caSBlue Swirl 
6489bed46e6STony Nguyen static int get_physical_address_code(CPUSPARCState *env, hwaddr *physical,
6499bed46e6STony Nguyen                                      int *prot, MemTxAttrs *attrs,
650163fa5caSBlue Swirl                                      target_ulong address, int mmu_idx)
651163fa5caSBlue Swirl {
6525a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
653163fa5caSBlue Swirl     unsigned int i;
654163fa5caSBlue Swirl     uint64_t context;
655af7a06baSRichard Henderson     bool is_user = false;
656163fa5caSBlue Swirl 
657af7a06baSRichard Henderson     switch (mmu_idx) {
658af7a06baSRichard Henderson     case MMU_PHYS_IDX:
659af7a06baSRichard Henderson     case MMU_USER_SECONDARY_IDX:
660af7a06baSRichard Henderson     case MMU_KERNEL_SECONDARY_IDX:
661af7a06baSRichard Henderson         g_assert_not_reached();
662af7a06baSRichard Henderson     case MMU_USER_IDX:
663af7a06baSRichard Henderson         is_user = true;
664af7a06baSRichard Henderson         /* fallthru */
665af7a06baSRichard Henderson     case MMU_KERNEL_IDX:
666af7a06baSRichard Henderson         context = env->dmmu.mmu_primary_context & 0x1fff;
667af7a06baSRichard Henderson         break;
668af7a06baSRichard Henderson     default:
669af7a06baSRichard Henderson         context = 0;
670af7a06baSRichard Henderson         break;
671163fa5caSBlue Swirl     }
672163fa5caSBlue Swirl 
673163fa5caSBlue Swirl     if (env->tl == 0) {
674163fa5caSBlue Swirl         /* PRIMARY context */
675163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
676163fa5caSBlue Swirl     } else {
677163fa5caSBlue Swirl         /* NUCLEUS context */
678163fa5caSBlue Swirl         context = 0;
679163fa5caSBlue Swirl     }
680163fa5caSBlue Swirl 
681163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
682163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
683163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->itlb[i],
684163fa5caSBlue Swirl                                  address, context, physical)) {
685163fa5caSBlue Swirl             /* access ok? */
686163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) {
687163fa5caSBlue Swirl                 /* Fault status register */
688163fa5caSBlue Swirl                 if (env->immu.sfsr & SFSR_VALID_BIT) {
689163fa5caSBlue Swirl                     env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before
690163fa5caSBlue Swirl                                                      another fault) */
691163fa5caSBlue Swirl                 } else {
692163fa5caSBlue Swirl                     env->immu.sfsr = 0;
693163fa5caSBlue Swirl                 }
694163fa5caSBlue Swirl                 if (env->pstate & PS_PRIV) {
695163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_PR_BIT;
696163fa5caSBlue Swirl                 }
697163fa5caSBlue Swirl                 if (env->tl > 0) {
698163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_CT_NUCLEUS;
699163fa5caSBlue Swirl                 }
700163fa5caSBlue Swirl 
701163fa5caSBlue Swirl                 /* FIXME: ASI field in SFSR must be set */
702163fa5caSBlue Swirl                 env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT;
70327103424SAndreas Färber                 cs->exception_index = TT_TFAULT;
704163fa5caSBlue Swirl 
705163fa5caSBlue Swirl                 env->immu.tag_access = (address & ~0x1fffULL) | context;
706163fa5caSBlue Swirl 
707ec0ceb17SBlue Swirl                 trace_mmu_helper_tfault(address, context);
708163fa5caSBlue Swirl 
709163fa5caSBlue Swirl                 return 1;
710163fa5caSBlue Swirl             }
711163fa5caSBlue Swirl             *prot = PAGE_EXEC;
712163fa5caSBlue Swirl             TTE_SET_USED(env->itlb[i].tte);
713163fa5caSBlue Swirl             return 0;
714163fa5caSBlue Swirl         }
715163fa5caSBlue Swirl     }
716163fa5caSBlue Swirl 
717ec0ceb17SBlue Swirl     trace_mmu_helper_tmiss(address, context);
718163fa5caSBlue Swirl 
719163fa5caSBlue Swirl     /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
720163fa5caSBlue Swirl     env->immu.tag_access = (address & ~0x1fffULL) | context;
72127103424SAndreas Färber     cs->exception_index = TT_TMISS;
722163fa5caSBlue Swirl     return 1;
723163fa5caSBlue Swirl }
724163fa5caSBlue Swirl 
725a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
7269bed46e6STony Nguyen                                 int *prot, int *access_index, MemTxAttrs *attrs,
727163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
728163fa5caSBlue Swirl                                 target_ulong *page_size)
729163fa5caSBlue Swirl {
730163fa5caSBlue Swirl     /* ??? We treat everything as a small page, then explicitly flush
731163fa5caSBlue Swirl        everything when an entry is evicted.  */
732163fa5caSBlue Swirl     *page_size = TARGET_PAGE_SIZE;
733163fa5caSBlue Swirl 
734163fa5caSBlue Swirl     /* safety net to catch wrong softmmu index use from dynamic code */
735163fa5caSBlue Swirl     if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) {
736ec0ceb17SBlue Swirl         if (rw == 2) {
737ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx,
738ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_primary_context,
739ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_secondary_context,
740ec0ceb17SBlue Swirl                                                 address);
741ec0ceb17SBlue Swirl         } else {
742ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx,
743163fa5caSBlue Swirl                                                 env->dmmu.mmu_primary_context,
744163fa5caSBlue Swirl                                                 env->dmmu.mmu_secondary_context,
745163fa5caSBlue Swirl                                                 address);
746163fa5caSBlue Swirl         }
747ec0ceb17SBlue Swirl     }
748163fa5caSBlue Swirl 
749af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
750af7a06baSRichard Henderson         *physical = ultrasparc_truncate_physical(address);
751af7a06baSRichard Henderson         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
752af7a06baSRichard Henderson         return 0;
753af7a06baSRichard Henderson     }
754af7a06baSRichard Henderson 
755163fa5caSBlue Swirl     if (rw == 2) {
7569bed46e6STony Nguyen         return get_physical_address_code(env, physical, prot, attrs, address,
757163fa5caSBlue Swirl                                          mmu_idx);
758163fa5caSBlue Swirl     } else {
7599bed46e6STony Nguyen         return get_physical_address_data(env, physical, prot, attrs, address,
7609bed46e6STony Nguyen                                          rw, mmu_idx);
761163fa5caSBlue Swirl     }
762163fa5caSBlue Swirl }
763163fa5caSBlue Swirl 
764163fa5caSBlue Swirl /* Perform address translation */
765e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
766e84942f2SRichard Henderson                         MMUAccessType access_type, int mmu_idx,
767e84942f2SRichard Henderson                         bool probe, uintptr_t retaddr)
768163fa5caSBlue Swirl {
7697510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
7707510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
7711658dd32SBlue Swirl     target_ulong vaddr;
772a8170e5eSAvi Kivity     hwaddr paddr;
773163fa5caSBlue Swirl     target_ulong page_size;
7749bed46e6STony Nguyen     MemTxAttrs attrs = {};
775163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
776163fa5caSBlue Swirl 
7771658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
7789bed46e6STony Nguyen     error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs,
779e84942f2SRichard Henderson                                       address, access_type,
780e84942f2SRichard Henderson                                       mmu_idx, &page_size);
781e84942f2SRichard Henderson     if (likely(error_code == 0)) {
7821658dd32SBlue Swirl         vaddr = address;
783163fa5caSBlue Swirl 
784ec0ceb17SBlue Swirl         trace_mmu_helper_mmu_fault(address, paddr, mmu_idx, env->tl,
785163fa5caSBlue Swirl                                    env->dmmu.mmu_primary_context,
786163fa5caSBlue Swirl                                    env->dmmu.mmu_secondary_context);
787163fa5caSBlue Swirl 
7889bed46e6STony Nguyen         tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, prot, mmu_idx,
7899bed46e6STony Nguyen                                 page_size);
790e84942f2SRichard Henderson         return true;
791163fa5caSBlue Swirl     }
792e84942f2SRichard Henderson     if (probe) {
793e84942f2SRichard Henderson         return false;
794e84942f2SRichard Henderson     }
795e84942f2SRichard Henderson     cpu_loop_exit_restore(cs, retaddr);
796163fa5caSBlue Swirl }
797163fa5caSBlue Swirl 
798fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
799163fa5caSBlue Swirl {
800163fa5caSBlue Swirl     unsigned int i;
801163fa5caSBlue Swirl     const char *mask;
802163fa5caSBlue Swirl 
803fad866daSMarkus Armbruster     qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %"
804163fa5caSBlue Swirl                 PRId64 "\n",
805163fa5caSBlue Swirl                 env->dmmu.mmu_primary_context,
806163fa5caSBlue Swirl                 env->dmmu.mmu_secondary_context);
807fad866daSMarkus Armbruster     qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64
808d00a2334SArtyom Tarasenko                 "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target);
809163fa5caSBlue Swirl     if ((env->lsu & DMMU_E) == 0) {
810fad866daSMarkus Armbruster         qemu_printf("DMMU disabled\n");
811163fa5caSBlue Swirl     } else {
812fad866daSMarkus Armbruster         qemu_printf("DMMU dump\n");
813163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
814163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->dtlb[i].tte)) {
815163fa5caSBlue Swirl             default:
816163fa5caSBlue Swirl             case 0x0:
817163fa5caSBlue Swirl                 mask = "  8k";
818163fa5caSBlue Swirl                 break;
819163fa5caSBlue Swirl             case 0x1:
820163fa5caSBlue Swirl                 mask = " 64k";
821163fa5caSBlue Swirl                 break;
822163fa5caSBlue Swirl             case 0x2:
823163fa5caSBlue Swirl                 mask = "512k";
824163fa5caSBlue Swirl                 break;
825163fa5caSBlue Swirl             case 0x3:
826163fa5caSBlue Swirl                 mask = "  4M";
827163fa5caSBlue Swirl                 break;
828163fa5caSBlue Swirl             }
829163fa5caSBlue Swirl             if (TTE_IS_VALID(env->dtlb[i].tte)) {
830fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
831ccdb4c55STony Nguyen                             ", %s, %s, %s, %s, ie %s, ctx %" PRId64 " %s\n",
832163fa5caSBlue Swirl                             i,
833163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)~0x1fffULL,
834163fa5caSBlue Swirl                             TTE_PA(env->dtlb[i].tte),
835163fa5caSBlue Swirl                             mask,
836163fa5caSBlue Swirl                             TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user",
837163fa5caSBlue Swirl                             TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO",
838163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->dtlb[i].tte) ?
839163fa5caSBlue Swirl                             "locked" : "unlocked",
840ccdb4c55STony Nguyen                             TTE_IS_IE(env->dtlb[i].tte) ?
841ccdb4c55STony Nguyen                             "yes" : "no",
842163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)0x1fffULL,
843163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->dtlb[i].tte) ?
844163fa5caSBlue Swirl                             "global" : "local");
845163fa5caSBlue Swirl             }
846163fa5caSBlue Swirl         }
847163fa5caSBlue Swirl     }
848163fa5caSBlue Swirl     if ((env->lsu & IMMU_E) == 0) {
849fad866daSMarkus Armbruster         qemu_printf("IMMU disabled\n");
850163fa5caSBlue Swirl     } else {
851fad866daSMarkus Armbruster         qemu_printf("IMMU dump\n");
852163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
853163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->itlb[i].tte)) {
854163fa5caSBlue Swirl             default:
855163fa5caSBlue Swirl             case 0x0:
856163fa5caSBlue Swirl                 mask = "  8k";
857163fa5caSBlue Swirl                 break;
858163fa5caSBlue Swirl             case 0x1:
859163fa5caSBlue Swirl                 mask = " 64k";
860163fa5caSBlue Swirl                 break;
861163fa5caSBlue Swirl             case 0x2:
862163fa5caSBlue Swirl                 mask = "512k";
863163fa5caSBlue Swirl                 break;
864163fa5caSBlue Swirl             case 0x3:
865163fa5caSBlue Swirl                 mask = "  4M";
866163fa5caSBlue Swirl                 break;
867163fa5caSBlue Swirl             }
868163fa5caSBlue Swirl             if (TTE_IS_VALID(env->itlb[i].tte)) {
869fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
870163fa5caSBlue Swirl                             ", %s, %s, %s, ctx %" PRId64 " %s\n",
871163fa5caSBlue Swirl                             i,
872163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)~0x1fffULL,
873163fa5caSBlue Swirl                             TTE_PA(env->itlb[i].tte),
874163fa5caSBlue Swirl                             mask,
875163fa5caSBlue Swirl                             TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user",
876163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->itlb[i].tte) ?
877163fa5caSBlue Swirl                             "locked" : "unlocked",
878163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)0x1fffULL,
879163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->itlb[i].tte) ?
880163fa5caSBlue Swirl                             "global" : "local");
881163fa5caSBlue Swirl             }
882163fa5caSBlue Swirl         }
883163fa5caSBlue Swirl     }
884163fa5caSBlue Swirl }
885163fa5caSBlue Swirl 
886163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */
887163fa5caSBlue Swirl 
888a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys,
889163fa5caSBlue Swirl                                    target_ulong addr, int rw, int mmu_idx)
890163fa5caSBlue Swirl {
891163fa5caSBlue Swirl     target_ulong page_size;
892163fa5caSBlue Swirl     int prot, access_index;
8939bed46e6STony Nguyen     MemTxAttrs attrs = {};
894163fa5caSBlue Swirl 
8959bed46e6STony Nguyen     return get_physical_address(env, phys, &prot, &access_index, &attrs, addr,
8969bed46e6STony Nguyen                                 rw, mmu_idx, &page_size);
897163fa5caSBlue Swirl }
898163fa5caSBlue Swirl 
899163fa5caSBlue Swirl #if defined(TARGET_SPARC64)
900a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
901163fa5caSBlue Swirl                                            int mmu_idx)
902163fa5caSBlue Swirl {
903a8170e5eSAvi Kivity     hwaddr phys_addr;
904163fa5caSBlue Swirl 
905163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) {
906163fa5caSBlue Swirl         return -1;
907163fa5caSBlue Swirl     }
908163fa5caSBlue Swirl     return phys_addr;
909163fa5caSBlue Swirl }
910163fa5caSBlue Swirl #endif
911163fa5caSBlue Swirl 
91200b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
913163fa5caSBlue Swirl {
91400b941e5SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
91500b941e5SAndreas Färber     CPUSPARCState *env = &cpu->env;
916a8170e5eSAvi Kivity     hwaddr phys_addr;
91797ed5ccdSBenjamin Herrenschmidt     int mmu_idx = cpu_mmu_index(env, false);
918163fa5caSBlue Swirl 
919163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) {
920163fa5caSBlue Swirl         if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) {
921163fa5caSBlue Swirl             return -1;
922163fa5caSBlue Swirl         }
923163fa5caSBlue Swirl     }
924163fa5caSBlue Swirl     return phys_addr;
925163fa5caSBlue Swirl }
926aebe5153SRichard Henderson 
927aebe5153SRichard Henderson #ifndef CONFIG_USER_ONLY
928*8905770bSMarc-André Lureau G_NORETURN void sparc_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
929aebe5153SRichard Henderson                                               MMUAccessType access_type,
930aebe5153SRichard Henderson                                               int mmu_idx,
931aebe5153SRichard Henderson                                               uintptr_t retaddr)
932aebe5153SRichard Henderson {
933aebe5153SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
934aebe5153SRichard Henderson     CPUSPARCState *env = &cpu->env;
935aebe5153SRichard Henderson 
936aebe5153SRichard Henderson #ifdef TARGET_SPARC64
937aebe5153SRichard Henderson     env->dmmu.sfsr = build_sfsr(env, mmu_idx, access_type);
938aebe5153SRichard Henderson     env->dmmu.sfar = addr;
939aebe5153SRichard Henderson #else
940aebe5153SRichard Henderson     env->mmuregs[4] = addr;
941aebe5153SRichard Henderson #endif
942aebe5153SRichard Henderson 
943aebe5153SRichard Henderson     cpu_raise_exception_ra(env, TT_UNALIGNED, retaddr);
944aebe5153SRichard Henderson }
945aebe5153SRichard Henderson #endif /* !CONFIG_USER_ONLY */
946