1163fa5caSBlue Swirl /* 2163fa5caSBlue Swirl * Sparc MMU helpers 3163fa5caSBlue Swirl * 4163fa5caSBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 5163fa5caSBlue Swirl * 6163fa5caSBlue Swirl * This library is free software; you can redistribute it and/or 7163fa5caSBlue Swirl * modify it under the terms of the GNU Lesser General Public 8163fa5caSBlue Swirl * License as published by the Free Software Foundation; either 95650b549SChetan Pant * version 2.1 of the License, or (at your option) any later version. 10163fa5caSBlue Swirl * 11163fa5caSBlue Swirl * This library is distributed in the hope that it will be useful, 12163fa5caSBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13163fa5caSBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14163fa5caSBlue Swirl * Lesser General Public License for more details. 15163fa5caSBlue Swirl * 16163fa5caSBlue Swirl * You should have received a copy of the GNU Lesser General Public 17163fa5caSBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18163fa5caSBlue Swirl */ 19163fa5caSBlue Swirl 20db5ebe5fSPeter Maydell #include "qemu/osdep.h" 21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 22163fa5caSBlue Swirl #include "cpu.h" 23a9f5ab92SPhilippe Mathieu-Daudé #include "exec/cputlb.h" 24efe25c26SRichard Henderson #include "accel/tcg/cpu-mmu-index.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26*4d43552aSPierrick Bouvier #include "exec/tlb-flags.h" 27fad866daSMarkus Armbruster #include "qemu/qemu-print.h" 28ec0ceb17SBlue Swirl #include "trace.h" 29163fa5caSBlue Swirl 30163fa5caSBlue Swirl /* Sparc MMU emulation */ 31163fa5caSBlue Swirl 32163fa5caSBlue Swirl #ifndef TARGET_SPARC64 33163fa5caSBlue Swirl /* 34163fa5caSBlue Swirl * Sparc V8 Reference MMU (SRMMU) 35163fa5caSBlue Swirl */ 36163fa5caSBlue Swirl static const int access_table[8][8] = { 37163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 12, 12 }, 38163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 0, 0 }, 39163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 12, 12 }, 40163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 0, 0 }, 41163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 8, 12, 12 }, 42163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 0, 8, 0 }, 43163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 12, 12 }, 44163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 8, 0 } 45163fa5caSBlue Swirl }; 46163fa5caSBlue Swirl 47163fa5caSBlue Swirl static const int perm_table[2][8] = { 48163fa5caSBlue Swirl { 49163fa5caSBlue Swirl PAGE_READ, 50163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 51163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 52163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 53163fa5caSBlue Swirl PAGE_EXEC, 54163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 55163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 56163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC 57163fa5caSBlue Swirl }, 58163fa5caSBlue Swirl { 59163fa5caSBlue Swirl PAGE_READ, 60163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 61163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 62163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 63163fa5caSBlue Swirl PAGE_EXEC, 64163fa5caSBlue Swirl PAGE_READ, 65163fa5caSBlue Swirl 0, 66163fa5caSBlue Swirl 0, 67163fa5caSBlue Swirl } 68163fa5caSBlue Swirl }; 69163fa5caSBlue Swirl 7071b7794bSRichard Henderson static int get_physical_address(CPUSPARCState *env, CPUTLBEntryFull *full, 7171b7794bSRichard Henderson int *access_index, target_ulong address, 7271b7794bSRichard Henderson int rw, int mmu_idx) 73163fa5caSBlue Swirl { 74163fa5caSBlue Swirl int access_perms = 0; 75a8170e5eSAvi Kivity hwaddr pde_ptr; 76163fa5caSBlue Swirl uint32_t pde; 77163fa5caSBlue Swirl int error_code = 0, is_dirty, is_user; 78163fa5caSBlue Swirl unsigned long page_offset; 795a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 803c818dfcSPeter Maydell MemTxResult result; 81163fa5caSBlue Swirl 82163fa5caSBlue Swirl is_user = mmu_idx == MMU_USER_IDX; 83163fa5caSBlue Swirl 84af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 8571b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 86163fa5caSBlue Swirl /* Boot mode: instruction fetches are taken from PROM */ 87576e1c4cSIgor Mammedov if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) { 8871b7794bSRichard Henderson full->phys_addr = env->prom_addr | (address & 0x7ffffULL); 8971b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_EXEC; 90163fa5caSBlue Swirl return 0; 91163fa5caSBlue Swirl } 9271b7794bSRichard Henderson full->phys_addr = address; 9371b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 94163fa5caSBlue Swirl return 0; 95163fa5caSBlue Swirl } 96163fa5caSBlue Swirl 97163fa5caSBlue Swirl *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1); 9871b7794bSRichard Henderson full->phys_addr = 0xffffffffffff0000ULL; 99163fa5caSBlue Swirl 100163fa5caSBlue Swirl /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 101163fa5caSBlue Swirl /* Context base + context number */ 102163fa5caSBlue Swirl pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 1033c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result); 1043c818dfcSPeter Maydell if (result != MEMTX_OK) { 1053c818dfcSPeter Maydell return 4 << 2; /* Translation fault, L = 0 */ 1063c818dfcSPeter Maydell } 107163fa5caSBlue Swirl 108163fa5caSBlue Swirl /* Ctx pde */ 109163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 110163fa5caSBlue Swirl default: 111163fa5caSBlue Swirl case 0: /* Invalid */ 112163fa5caSBlue Swirl return 1 << 2; 113163fa5caSBlue Swirl case 2: /* L0 PTE, maybe should not happen? */ 114163fa5caSBlue Swirl case 3: /* Reserved */ 115163fa5caSBlue Swirl return 4 << 2; 116163fa5caSBlue Swirl case 1: /* L0 PDE */ 117163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 1183c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1193c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1203c818dfcSPeter Maydell if (result != MEMTX_OK) { 1213c818dfcSPeter Maydell return (1 << 8) | (4 << 2); /* Translation fault, L = 1 */ 1223c818dfcSPeter Maydell } 123163fa5caSBlue Swirl 124163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 125163fa5caSBlue Swirl default: 126163fa5caSBlue Swirl case 0: /* Invalid */ 127163fa5caSBlue Swirl return (1 << 8) | (1 << 2); 128163fa5caSBlue Swirl case 3: /* Reserved */ 129163fa5caSBlue Swirl return (1 << 8) | (4 << 2); 130163fa5caSBlue Swirl case 1: /* L1 PDE */ 131163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 1323c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1333c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1343c818dfcSPeter Maydell if (result != MEMTX_OK) { 1353c818dfcSPeter Maydell return (2 << 8) | (4 << 2); /* Translation fault, L = 2 */ 1363c818dfcSPeter Maydell } 137163fa5caSBlue Swirl 138163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 139163fa5caSBlue Swirl default: 140163fa5caSBlue Swirl case 0: /* Invalid */ 141163fa5caSBlue Swirl return (2 << 8) | (1 << 2); 142163fa5caSBlue Swirl case 3: /* Reserved */ 143163fa5caSBlue Swirl return (2 << 8) | (4 << 2); 144163fa5caSBlue Swirl case 1: /* L2 PDE */ 145163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 1463c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1473c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1483c818dfcSPeter Maydell if (result != MEMTX_OK) { 1493c818dfcSPeter Maydell return (3 << 8) | (4 << 2); /* Translation fault, L = 3 */ 1503c818dfcSPeter Maydell } 151163fa5caSBlue Swirl 152163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 153163fa5caSBlue Swirl default: 154163fa5caSBlue Swirl case 0: /* Invalid */ 155163fa5caSBlue Swirl return (3 << 8) | (1 << 2); 156163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 157163fa5caSBlue Swirl case 3: /* Reserved */ 158163fa5caSBlue Swirl return (3 << 8) | (4 << 2); 159163fa5caSBlue Swirl case 2: /* L3 PTE */ 1601658dd32SBlue Swirl page_offset = 0; 161163fa5caSBlue Swirl } 16271b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 163163fa5caSBlue Swirl break; 164163fa5caSBlue Swirl case 2: /* L2 PTE */ 1651658dd32SBlue Swirl page_offset = address & 0x3f000; 16671b7794bSRichard Henderson full->lg_page_size = 18; 167163fa5caSBlue Swirl } 168163fa5caSBlue Swirl break; 169163fa5caSBlue Swirl case 2: /* L1 PTE */ 1701658dd32SBlue Swirl page_offset = address & 0xfff000; 17171b7794bSRichard Henderson full->lg_page_size = 24; 17271b7794bSRichard Henderson break; 173163fa5caSBlue Swirl } 174163fa5caSBlue Swirl } 175163fa5caSBlue Swirl 176163fa5caSBlue Swirl /* check access */ 177163fa5caSBlue Swirl access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 178163fa5caSBlue Swirl error_code = access_table[*access_index][access_perms]; 179163fa5caSBlue Swirl if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) { 180163fa5caSBlue Swirl return error_code; 181163fa5caSBlue Swirl } 182163fa5caSBlue Swirl 183163fa5caSBlue Swirl /* update page modified and dirty bits */ 184163fa5caSBlue Swirl is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 185163fa5caSBlue Swirl if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 186163fa5caSBlue Swirl pde |= PG_ACCESSED_MASK; 187163fa5caSBlue Swirl if (is_dirty) { 188163fa5caSBlue Swirl pde |= PG_MODIFIED_MASK; 189163fa5caSBlue Swirl } 1902198a121SEdgar E. Iglesias stl_phys_notdirty(cs->as, pde_ptr, pde); 191163fa5caSBlue Swirl } 192163fa5caSBlue Swirl 193163fa5caSBlue Swirl /* the page can be put in the TLB */ 19471b7794bSRichard Henderson full->prot = perm_table[is_user][access_perms]; 195163fa5caSBlue Swirl if (!(pde & PG_MODIFIED_MASK)) { 196163fa5caSBlue Swirl /* only set write access if already dirty... otherwise wait 197163fa5caSBlue Swirl for dirty access */ 19871b7794bSRichard Henderson full->prot &= ~PAGE_WRITE; 199163fa5caSBlue Swirl } 200163fa5caSBlue Swirl 201163fa5caSBlue Swirl /* Even if large ptes, we map only one 4KB page in the cache to 202163fa5caSBlue Swirl avoid filling it too fast */ 20371b7794bSRichard Henderson full->phys_addr = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset; 204163fa5caSBlue Swirl return error_code; 205163fa5caSBlue Swirl } 206163fa5caSBlue Swirl 207163fa5caSBlue Swirl /* Perform address translation */ 208e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 209e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 210e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 211163fa5caSBlue Swirl { 21277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 21371b7794bSRichard Henderson CPUTLBEntryFull full = {}; 214163fa5caSBlue Swirl target_ulong vaddr; 21571b7794bSRichard Henderson int error_code = 0, access_index; 216163fa5caSBlue Swirl 217e84942f2SRichard Henderson /* 218e84942f2SRichard Henderson * TODO: If we ever need tlb_vaddr_to_host for this target, 219e84942f2SRichard Henderson * then we must figure out how to manipulate FSR and FAR 220e84942f2SRichard Henderson * when both MMU_NF and probe are set. In the meantime, 221e84942f2SRichard Henderson * do not support this use case. 222e84942f2SRichard Henderson */ 223e84942f2SRichard Henderson assert(!probe); 224e84942f2SRichard Henderson 2251658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 22671b7794bSRichard Henderson error_code = get_physical_address(env, &full, &access_index, 22771b7794bSRichard Henderson address, access_type, mmu_idx); 2281658dd32SBlue Swirl vaddr = address; 229e84942f2SRichard Henderson if (likely(error_code == 0)) { 230339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, 231e84942f2SRichard Henderson "Translate at %" VADDR_PRIx " -> " 232883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx ", vaddr " TARGET_FMT_lx "\n", 23371b7794bSRichard Henderson address, full.phys_addr, vaddr); 23471b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, vaddr, &full); 235e84942f2SRichard Henderson return true; 236163fa5caSBlue Swirl } 237163fa5caSBlue Swirl 238163fa5caSBlue Swirl if (env->mmuregs[3]) { /* Fault status register */ 239163fa5caSBlue Swirl env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 240163fa5caSBlue Swirl } 241163fa5caSBlue Swirl env->mmuregs[3] |= (access_index << 5) | error_code | 2; 242163fa5caSBlue Swirl env->mmuregs[4] = address; /* Fault address register */ 243163fa5caSBlue Swirl 244163fa5caSBlue Swirl if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 245163fa5caSBlue Swirl /* No fault mode: if a mapping is available, just override 246163fa5caSBlue Swirl permissions. If no mapping is available, redirect accesses to 247163fa5caSBlue Swirl neverland. Fake/overridden mappings will be flushed when 248163fa5caSBlue Swirl switching to normal mode. */ 24971b7794bSRichard Henderson full.prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 25071b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, vaddr, &full); 251e84942f2SRichard Henderson return true; 252163fa5caSBlue Swirl } else { 253e84942f2SRichard Henderson if (access_type == MMU_INST_FETCH) { 25427103424SAndreas Färber cs->exception_index = TT_TFAULT; 255163fa5caSBlue Swirl } else { 25627103424SAndreas Färber cs->exception_index = TT_DFAULT; 257163fa5caSBlue Swirl } 258e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 259163fa5caSBlue Swirl } 260163fa5caSBlue Swirl } 261163fa5caSBlue Swirl 262c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev) 263163fa5caSBlue Swirl { 2645a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 265a8170e5eSAvi Kivity hwaddr pde_ptr; 266163fa5caSBlue Swirl uint32_t pde; 267d86a9ad3SPeter Maydell MemTxResult result; 268d86a9ad3SPeter Maydell 269d86a9ad3SPeter Maydell /* 270d86a9ad3SPeter Maydell * TODO: MMU probe operations are supposed to set the fault 271d86a9ad3SPeter Maydell * status registers, but we don't do this. 272d86a9ad3SPeter Maydell */ 273163fa5caSBlue Swirl 274163fa5caSBlue Swirl /* Context base + context number */ 275a8170e5eSAvi Kivity pde_ptr = (hwaddr)(env->mmuregs[1] << 4) + 276163fa5caSBlue Swirl (env->mmuregs[2] << 2); 277d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result); 278d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 279d86a9ad3SPeter Maydell return 0; 280d86a9ad3SPeter Maydell } 281163fa5caSBlue Swirl 282163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 283163fa5caSBlue Swirl default: 284163fa5caSBlue Swirl case 0: /* Invalid */ 285163fa5caSBlue Swirl case 2: /* PTE, maybe should not happen? */ 286163fa5caSBlue Swirl case 3: /* Reserved */ 287163fa5caSBlue Swirl return 0; 288163fa5caSBlue Swirl case 1: /* L1 PDE */ 289163fa5caSBlue Swirl if (mmulev == 3) { 290163fa5caSBlue Swirl return pde; 291163fa5caSBlue Swirl } 292163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 293d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 294d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 295d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 296d86a9ad3SPeter Maydell return 0; 297d86a9ad3SPeter Maydell } 298163fa5caSBlue Swirl 299163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 300163fa5caSBlue Swirl default: 301163fa5caSBlue Swirl case 0: /* Invalid */ 302163fa5caSBlue Swirl case 3: /* Reserved */ 303163fa5caSBlue Swirl return 0; 304163fa5caSBlue Swirl case 2: /* L1 PTE */ 305163fa5caSBlue Swirl return pde; 306163fa5caSBlue Swirl case 1: /* L2 PDE */ 307163fa5caSBlue Swirl if (mmulev == 2) { 308163fa5caSBlue Swirl return pde; 309163fa5caSBlue Swirl } 310163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 311d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 312d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 313d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 314d86a9ad3SPeter Maydell return 0; 315d86a9ad3SPeter Maydell } 316163fa5caSBlue Swirl 317163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 318163fa5caSBlue Swirl default: 319163fa5caSBlue Swirl case 0: /* Invalid */ 320163fa5caSBlue Swirl case 3: /* Reserved */ 321163fa5caSBlue Swirl return 0; 322163fa5caSBlue Swirl case 2: /* L2 PTE */ 323163fa5caSBlue Swirl return pde; 324163fa5caSBlue Swirl case 1: /* L3 PDE */ 325163fa5caSBlue Swirl if (mmulev == 1) { 326163fa5caSBlue Swirl return pde; 327163fa5caSBlue Swirl } 328163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 329d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 330d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 331d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 332d86a9ad3SPeter Maydell return 0; 333d86a9ad3SPeter Maydell } 334163fa5caSBlue Swirl 335163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 336163fa5caSBlue Swirl default: 337163fa5caSBlue Swirl case 0: /* Invalid */ 338163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 339163fa5caSBlue Swirl case 3: /* Reserved */ 340163fa5caSBlue Swirl return 0; 341163fa5caSBlue Swirl case 2: /* L3 PTE */ 342163fa5caSBlue Swirl return pde; 343163fa5caSBlue Swirl } 344163fa5caSBlue Swirl } 345163fa5caSBlue Swirl } 346163fa5caSBlue Swirl } 347163fa5caSBlue Swirl return 0; 348163fa5caSBlue Swirl } 349163fa5caSBlue Swirl 350fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 351163fa5caSBlue Swirl { 3525a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 353163fa5caSBlue Swirl target_ulong va, va1, va2; 354163fa5caSBlue Swirl unsigned int n, m, o; 3559dffeec2SPeter Maydell hwaddr pa; 356163fa5caSBlue Swirl uint32_t pde; 357163fa5caSBlue Swirl 358883f2c59SPhilippe Mathieu-Daudé qemu_printf("Root ptr: " HWADDR_FMT_plx ", ctx: %d\n", 359a8170e5eSAvi Kivity (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]); 360163fa5caSBlue Swirl for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 361163fa5caSBlue Swirl pde = mmu_probe(env, va, 2); 362163fa5caSBlue Swirl if (pde) { 36300b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va); 364883f2c59SPhilippe Mathieu-Daudé qemu_printf("VA: " TARGET_FMT_lx ", PA: " HWADDR_FMT_plx 365163fa5caSBlue Swirl " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 366163fa5caSBlue Swirl for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 367163fa5caSBlue Swirl pde = mmu_probe(env, va1, 1); 368163fa5caSBlue Swirl if (pde) { 36900b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va1); 370fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 371883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx " PDE: " TARGET_FMT_lx "\n", 372163fa5caSBlue Swirl va1, pa, pde); 373163fa5caSBlue Swirl for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 374163fa5caSBlue Swirl pde = mmu_probe(env, va2, 0); 375163fa5caSBlue Swirl if (pde) { 37600b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va2); 377fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 378883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx " PTE: " 379163fa5caSBlue Swirl TARGET_FMT_lx "\n", 380163fa5caSBlue Swirl va2, pa, pde); 381163fa5caSBlue Swirl } 382163fa5caSBlue Swirl } 383163fa5caSBlue Swirl } 384163fa5caSBlue Swirl } 385163fa5caSBlue Swirl } 386163fa5caSBlue Swirl } 387163fa5caSBlue Swirl } 388163fa5caSBlue Swirl 389163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles 390163fa5caSBlue Swirl * reads (and only reads) in stack frames as if windows were flushed. We assume 391163fa5caSBlue Swirl * that the sparc ABI is followed. 392163fa5caSBlue Swirl */ 393f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address, 394581ca582SRichard Henderson uint8_t *buf, size_t len, bool is_write) 395163fa5caSBlue Swirl { 39677976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 397f3659eeeSAndreas Färber target_ulong addr = address; 398163fa5caSBlue Swirl int i; 399163fa5caSBlue Swirl int len1; 400163fa5caSBlue Swirl int cwp = env->cwp; 401163fa5caSBlue Swirl 402163fa5caSBlue Swirl if (!is_write) { 403163fa5caSBlue Swirl for (i = 0; i < env->nwindows; i++) { 404163fa5caSBlue Swirl int off; 405163fa5caSBlue Swirl target_ulong fp = env->regbase[cwp * 16 + 22]; 406163fa5caSBlue Swirl 407163fa5caSBlue Swirl /* Assume fp == 0 means end of frame. */ 408163fa5caSBlue Swirl if (fp == 0) { 409163fa5caSBlue Swirl break; 410163fa5caSBlue Swirl } 411163fa5caSBlue Swirl 412163fa5caSBlue Swirl cwp = cpu_cwp_inc(env, cwp + 1); 413163fa5caSBlue Swirl 414163fa5caSBlue Swirl /* Invalid window ? */ 415163fa5caSBlue Swirl if (env->wim & (1 << cwp)) { 416163fa5caSBlue Swirl break; 417163fa5caSBlue Swirl } 418163fa5caSBlue Swirl 419163fa5caSBlue Swirl /* According to the ABI, the stack is growing downward. */ 420163fa5caSBlue Swirl if (addr + len < fp) { 421163fa5caSBlue Swirl break; 422163fa5caSBlue Swirl } 423163fa5caSBlue Swirl 424163fa5caSBlue Swirl /* Not in this frame. */ 425163fa5caSBlue Swirl if (addr > fp + 64) { 426163fa5caSBlue Swirl continue; 427163fa5caSBlue Swirl } 428163fa5caSBlue Swirl 429163fa5caSBlue Swirl /* Handle access before this window. */ 430163fa5caSBlue Swirl if (addr < fp) { 431163fa5caSBlue Swirl len1 = fp - addr; 432f17ec444SAndreas Färber if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) { 433163fa5caSBlue Swirl return -1; 434163fa5caSBlue Swirl } 435163fa5caSBlue Swirl addr += len1; 436163fa5caSBlue Swirl len -= len1; 437163fa5caSBlue Swirl buf += len1; 438163fa5caSBlue Swirl } 439163fa5caSBlue Swirl 440163fa5caSBlue Swirl /* Access byte per byte to registers. Not very efficient but speed 441163fa5caSBlue Swirl * is not critical. 442163fa5caSBlue Swirl */ 443163fa5caSBlue Swirl off = addr - fp; 444163fa5caSBlue Swirl len1 = 64 - off; 445163fa5caSBlue Swirl 446163fa5caSBlue Swirl if (len1 > len) { 447163fa5caSBlue Swirl len1 = len; 448163fa5caSBlue Swirl } 449163fa5caSBlue Swirl 450163fa5caSBlue Swirl for (; len1; len1--) { 451163fa5caSBlue Swirl int reg = cwp * 16 + 8 + (off >> 2); 452163fa5caSBlue Swirl union { 453163fa5caSBlue Swirl uint32_t v; 454163fa5caSBlue Swirl uint8_t c[4]; 455163fa5caSBlue Swirl } u; 456163fa5caSBlue Swirl u.v = cpu_to_be32(env->regbase[reg]); 457163fa5caSBlue Swirl *buf++ = u.c[off & 3]; 458163fa5caSBlue Swirl addr++; 459163fa5caSBlue Swirl len--; 460163fa5caSBlue Swirl off++; 461163fa5caSBlue Swirl } 462163fa5caSBlue Swirl 463163fa5caSBlue Swirl if (len == 0) { 464163fa5caSBlue Swirl return 0; 465163fa5caSBlue Swirl } 466163fa5caSBlue Swirl } 467163fa5caSBlue Swirl } 468f17ec444SAndreas Färber return cpu_memory_rw_debug(cs, addr, buf, len, is_write); 469163fa5caSBlue Swirl } 470163fa5caSBlue Swirl 471163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */ 472163fa5caSBlue Swirl 473163fa5caSBlue Swirl /* 41 bit physical address space */ 474a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x) 475163fa5caSBlue Swirl { 476163fa5caSBlue Swirl return x & 0x1ffffffffffULL; 477163fa5caSBlue Swirl } 478163fa5caSBlue Swirl 479163fa5caSBlue Swirl /* 480163fa5caSBlue Swirl * UltraSparc IIi I/DMMUs 481163fa5caSBlue Swirl */ 482163fa5caSBlue Swirl 483163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value 484163fa5caSBlue Swirl in context requires virtual address mask value calculated from TTE 485163fa5caSBlue Swirl entry size */ 486163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb, 487163fa5caSBlue Swirl uint64_t address, uint64_t context, 488a8170e5eSAvi Kivity hwaddr *physical) 489163fa5caSBlue Swirl { 490913b5f28SArtyom Tarasenko uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte)); 491163fa5caSBlue Swirl 492163fa5caSBlue Swirl /* valid, context match, virtual address match? */ 493163fa5caSBlue Swirl if (TTE_IS_VALID(tlb->tte) && 494163fa5caSBlue Swirl (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context)) 495163fa5caSBlue Swirl && compare_masked(address, tlb->tag, mask)) { 496163fa5caSBlue Swirl /* decode physical address */ 497163fa5caSBlue Swirl *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL; 498163fa5caSBlue Swirl return 1; 499163fa5caSBlue Swirl } 500163fa5caSBlue Swirl 501163fa5caSBlue Swirl return 0; 502163fa5caSBlue Swirl } 503163fa5caSBlue Swirl 504c0e0c6feSRichard Henderson static uint64_t build_sfsr(CPUSPARCState *env, int mmu_idx, int rw) 505c0e0c6feSRichard Henderson { 506c0e0c6feSRichard Henderson uint64_t sfsr = SFSR_VALID_BIT; 507c0e0c6feSRichard Henderson 508c0e0c6feSRichard Henderson switch (mmu_idx) { 509c0e0c6feSRichard Henderson case MMU_PHYS_IDX: 510c0e0c6feSRichard Henderson sfsr |= SFSR_CT_NOTRANS; 511c0e0c6feSRichard Henderson break; 512c0e0c6feSRichard Henderson case MMU_USER_IDX: 513c0e0c6feSRichard Henderson case MMU_KERNEL_IDX: 514c0e0c6feSRichard Henderson sfsr |= SFSR_CT_PRIMARY; 515c0e0c6feSRichard Henderson break; 516c0e0c6feSRichard Henderson case MMU_USER_SECONDARY_IDX: 517c0e0c6feSRichard Henderson case MMU_KERNEL_SECONDARY_IDX: 518c0e0c6feSRichard Henderson sfsr |= SFSR_CT_SECONDARY; 519c0e0c6feSRichard Henderson break; 520c0e0c6feSRichard Henderson case MMU_NUCLEUS_IDX: 521c0e0c6feSRichard Henderson sfsr |= SFSR_CT_NUCLEUS; 522c0e0c6feSRichard Henderson break; 523c0e0c6feSRichard Henderson default: 524c0e0c6feSRichard Henderson g_assert_not_reached(); 525c0e0c6feSRichard Henderson } 526c0e0c6feSRichard Henderson 527c0e0c6feSRichard Henderson if (rw == 1) { 528c0e0c6feSRichard Henderson sfsr |= SFSR_WRITE_BIT; 529c0e0c6feSRichard Henderson } else if (rw == 4) { 530c0e0c6feSRichard Henderson sfsr |= SFSR_NF_BIT; 531c0e0c6feSRichard Henderson } 532c0e0c6feSRichard Henderson 533c0e0c6feSRichard Henderson if (env->pstate & PS_PRIV) { 534c0e0c6feSRichard Henderson sfsr |= SFSR_PR_BIT; 535c0e0c6feSRichard Henderson } 536c0e0c6feSRichard Henderson 537c0e0c6feSRichard Henderson if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */ 538c0e0c6feSRichard Henderson sfsr |= SFSR_OW_BIT; /* overflow (not read before another fault) */ 539c0e0c6feSRichard Henderson } 540c0e0c6feSRichard Henderson 541c0e0c6feSRichard Henderson /* FIXME: ASI field in SFSR must be set */ 542c0e0c6feSRichard Henderson 543c0e0c6feSRichard Henderson return sfsr; 544c0e0c6feSRichard Henderson } 545c0e0c6feSRichard Henderson 54671b7794bSRichard Henderson static int get_physical_address_data(CPUSPARCState *env, CPUTLBEntryFull *full, 547163fa5caSBlue Swirl target_ulong address, int rw, int mmu_idx) 548163fa5caSBlue Swirl { 5495a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 550163fa5caSBlue Swirl unsigned int i; 551c0e0c6feSRichard Henderson uint64_t sfsr; 552163fa5caSBlue Swirl uint64_t context; 553af7a06baSRichard Henderson bool is_user = false; 554163fa5caSBlue Swirl 555c0e0c6feSRichard Henderson sfsr = build_sfsr(env, mmu_idx, rw); 556c0e0c6feSRichard Henderson 557163fa5caSBlue Swirl switch (mmu_idx) { 558af7a06baSRichard Henderson case MMU_PHYS_IDX: 559af7a06baSRichard Henderson g_assert_not_reached(); 560163fa5caSBlue Swirl case MMU_USER_IDX: 561af7a06baSRichard Henderson is_user = true; 562af7a06baSRichard Henderson /* fallthru */ 563163fa5caSBlue Swirl case MMU_KERNEL_IDX: 564163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 565163fa5caSBlue Swirl break; 566163fa5caSBlue Swirl case MMU_USER_SECONDARY_IDX: 567af7a06baSRichard Henderson is_user = true; 568af7a06baSRichard Henderson /* fallthru */ 569163fa5caSBlue Swirl case MMU_KERNEL_SECONDARY_IDX: 570163fa5caSBlue Swirl context = env->dmmu.mmu_secondary_context & 0x1fff; 571163fa5caSBlue Swirl break; 572163fa5caSBlue Swirl default: 573163fa5caSBlue Swirl context = 0; 574163fa5caSBlue Swirl break; 575163fa5caSBlue Swirl } 576163fa5caSBlue Swirl 577163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 578163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 57971b7794bSRichard Henderson if (ultrasparc_tag_match(&env->dtlb[i], address, context, 58071b7794bSRichard Henderson &full->phys_addr)) { 581163fa5caSBlue Swirl int do_fault = 0; 582163fa5caSBlue Swirl 583ccdb4c55STony Nguyen if (TTE_IS_IE(env->dtlb[i].tte)) { 584a0ff4a87SRichard Henderson full->tlb_fill_flags |= TLB_BSWAP; 585ccdb4c55STony Nguyen } 586ccdb4c55STony Nguyen 587163fa5caSBlue Swirl /* access ok? */ 588163fa5caSBlue Swirl /* multiple bits in SFSR.FT may be set on TT_DFAULT */ 589163fa5caSBlue Swirl if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) { 590163fa5caSBlue Swirl do_fault = 1; 591163fa5caSBlue Swirl sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */ 592ec0ceb17SBlue Swirl trace_mmu_helper_dfault(address, context, mmu_idx, env->tl); 593163fa5caSBlue Swirl } 594163fa5caSBlue Swirl if (rw == 4) { 595163fa5caSBlue Swirl if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) { 596163fa5caSBlue Swirl do_fault = 1; 597163fa5caSBlue Swirl sfsr |= SFSR_FT_NF_E_BIT; 598163fa5caSBlue Swirl } 599163fa5caSBlue Swirl } else { 600163fa5caSBlue Swirl if (TTE_IS_NFO(env->dtlb[i].tte)) { 601163fa5caSBlue Swirl do_fault = 1; 602163fa5caSBlue Swirl sfsr |= SFSR_FT_NFO_BIT; 603163fa5caSBlue Swirl } 604163fa5caSBlue Swirl } 605163fa5caSBlue Swirl 606163fa5caSBlue Swirl if (do_fault) { 607163fa5caSBlue Swirl /* faults above are reported with TT_DFAULT. */ 60827103424SAndreas Färber cs->exception_index = TT_DFAULT; 609163fa5caSBlue Swirl } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) { 610163fa5caSBlue Swirl do_fault = 1; 61127103424SAndreas Färber cs->exception_index = TT_DPROT; 612163fa5caSBlue Swirl 613ec0ceb17SBlue Swirl trace_mmu_helper_dprot(address, context, mmu_idx, env->tl); 614163fa5caSBlue Swirl } 615163fa5caSBlue Swirl 616163fa5caSBlue Swirl if (!do_fault) { 61771b7794bSRichard Henderson full->prot = PAGE_READ; 618163fa5caSBlue Swirl if (TTE_IS_W_OK(env->dtlb[i].tte)) { 61971b7794bSRichard Henderson full->prot |= PAGE_WRITE; 620163fa5caSBlue Swirl } 621163fa5caSBlue Swirl 622163fa5caSBlue Swirl TTE_SET_USED(env->dtlb[i].tte); 623163fa5caSBlue Swirl 624163fa5caSBlue Swirl return 0; 625163fa5caSBlue Swirl } 626163fa5caSBlue Swirl 627c0e0c6feSRichard Henderson env->dmmu.sfsr = sfsr; 628163fa5caSBlue Swirl env->dmmu.sfar = address; /* Fault address register */ 629163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 630163fa5caSBlue Swirl return 1; 631163fa5caSBlue Swirl } 632163fa5caSBlue Swirl } 633163fa5caSBlue Swirl 634ec0ceb17SBlue Swirl trace_mmu_helper_dmiss(address, context); 635163fa5caSBlue Swirl 636163fa5caSBlue Swirl /* 637163fa5caSBlue Swirl * On MMU misses: 638163fa5caSBlue Swirl * - UltraSPARC IIi: SFSR and SFAR unmodified 639163fa5caSBlue Swirl * - JPS1: SFAR updated and some fields of SFSR updated 640163fa5caSBlue Swirl */ 641163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 64227103424SAndreas Färber cs->exception_index = TT_DMISS; 643163fa5caSBlue Swirl return 1; 644163fa5caSBlue Swirl } 645163fa5caSBlue Swirl 64671b7794bSRichard Henderson static int get_physical_address_code(CPUSPARCState *env, CPUTLBEntryFull *full, 647163fa5caSBlue Swirl target_ulong address, int mmu_idx) 648163fa5caSBlue Swirl { 6495a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 650163fa5caSBlue Swirl unsigned int i; 651163fa5caSBlue Swirl uint64_t context; 652af7a06baSRichard Henderson bool is_user = false; 653163fa5caSBlue Swirl 654af7a06baSRichard Henderson switch (mmu_idx) { 655af7a06baSRichard Henderson case MMU_PHYS_IDX: 656af7a06baSRichard Henderson case MMU_USER_SECONDARY_IDX: 657af7a06baSRichard Henderson case MMU_KERNEL_SECONDARY_IDX: 658af7a06baSRichard Henderson g_assert_not_reached(); 659af7a06baSRichard Henderson case MMU_USER_IDX: 660af7a06baSRichard Henderson is_user = true; 661af7a06baSRichard Henderson /* fallthru */ 662af7a06baSRichard Henderson case MMU_KERNEL_IDX: 663af7a06baSRichard Henderson context = env->dmmu.mmu_primary_context & 0x1fff; 664af7a06baSRichard Henderson break; 665af7a06baSRichard Henderson default: 666af7a06baSRichard Henderson context = 0; 667af7a06baSRichard Henderson break; 668163fa5caSBlue Swirl } 669163fa5caSBlue Swirl 670163fa5caSBlue Swirl if (env->tl == 0) { 671163fa5caSBlue Swirl /* PRIMARY context */ 672163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 673163fa5caSBlue Swirl } else { 674163fa5caSBlue Swirl /* NUCLEUS context */ 675163fa5caSBlue Swirl context = 0; 676163fa5caSBlue Swirl } 677163fa5caSBlue Swirl 678163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 679163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 680163fa5caSBlue Swirl if (ultrasparc_tag_match(&env->itlb[i], 68171b7794bSRichard Henderson address, context, &full->phys_addr)) { 682163fa5caSBlue Swirl /* access ok? */ 683163fa5caSBlue Swirl if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) { 684163fa5caSBlue Swirl /* Fault status register */ 685163fa5caSBlue Swirl if (env->immu.sfsr & SFSR_VALID_BIT) { 686163fa5caSBlue Swirl env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before 687163fa5caSBlue Swirl another fault) */ 688163fa5caSBlue Swirl } else { 689163fa5caSBlue Swirl env->immu.sfsr = 0; 690163fa5caSBlue Swirl } 691163fa5caSBlue Swirl if (env->pstate & PS_PRIV) { 692163fa5caSBlue Swirl env->immu.sfsr |= SFSR_PR_BIT; 693163fa5caSBlue Swirl } 694163fa5caSBlue Swirl if (env->tl > 0) { 695163fa5caSBlue Swirl env->immu.sfsr |= SFSR_CT_NUCLEUS; 696163fa5caSBlue Swirl } 697163fa5caSBlue Swirl 698163fa5caSBlue Swirl /* FIXME: ASI field in SFSR must be set */ 699163fa5caSBlue Swirl env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT; 70027103424SAndreas Färber cs->exception_index = TT_TFAULT; 701163fa5caSBlue Swirl 702163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 703163fa5caSBlue Swirl 704ec0ceb17SBlue Swirl trace_mmu_helper_tfault(address, context); 705163fa5caSBlue Swirl 706163fa5caSBlue Swirl return 1; 707163fa5caSBlue Swirl } 70871b7794bSRichard Henderson full->prot = PAGE_EXEC; 709163fa5caSBlue Swirl TTE_SET_USED(env->itlb[i].tte); 710163fa5caSBlue Swirl return 0; 711163fa5caSBlue Swirl } 712163fa5caSBlue Swirl } 713163fa5caSBlue Swirl 714ec0ceb17SBlue Swirl trace_mmu_helper_tmiss(address, context); 715163fa5caSBlue Swirl 716163fa5caSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 717163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 71827103424SAndreas Färber cs->exception_index = TT_TMISS; 719163fa5caSBlue Swirl return 1; 720163fa5caSBlue Swirl } 721163fa5caSBlue Swirl 72271b7794bSRichard Henderson static int get_physical_address(CPUSPARCState *env, CPUTLBEntryFull *full, 72371b7794bSRichard Henderson int *access_index, target_ulong address, 72471b7794bSRichard Henderson int rw, int mmu_idx) 725163fa5caSBlue Swirl { 726163fa5caSBlue Swirl /* ??? We treat everything as a small page, then explicitly flush 727163fa5caSBlue Swirl everything when an entry is evicted. */ 72871b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 729163fa5caSBlue Swirl 730163fa5caSBlue Swirl /* safety net to catch wrong softmmu index use from dynamic code */ 731163fa5caSBlue Swirl if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) { 732ec0ceb17SBlue Swirl if (rw == 2) { 733ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx, 734ec0ceb17SBlue Swirl env->dmmu.mmu_primary_context, 735ec0ceb17SBlue Swirl env->dmmu.mmu_secondary_context, 736ec0ceb17SBlue Swirl address); 737ec0ceb17SBlue Swirl } else { 738ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx, 739163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 740163fa5caSBlue Swirl env->dmmu.mmu_secondary_context, 741163fa5caSBlue Swirl address); 742163fa5caSBlue Swirl } 743ec0ceb17SBlue Swirl } 744163fa5caSBlue Swirl 745af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 74671b7794bSRichard Henderson full->phys_addr = ultrasparc_truncate_physical(address); 74771b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 748af7a06baSRichard Henderson return 0; 749af7a06baSRichard Henderson } 750af7a06baSRichard Henderson 751163fa5caSBlue Swirl if (rw == 2) { 75271b7794bSRichard Henderson return get_physical_address_code(env, full, address, mmu_idx); 753163fa5caSBlue Swirl } else { 75471b7794bSRichard Henderson return get_physical_address_data(env, full, address, rw, mmu_idx); 755163fa5caSBlue Swirl } 756163fa5caSBlue Swirl } 757163fa5caSBlue Swirl 758163fa5caSBlue Swirl /* Perform address translation */ 759e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 760e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 761e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 762163fa5caSBlue Swirl { 76377976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 76471b7794bSRichard Henderson CPUTLBEntryFull full = {}; 76571b7794bSRichard Henderson int error_code = 0, access_index; 766163fa5caSBlue Swirl 7671658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 76871b7794bSRichard Henderson error_code = get_physical_address(env, &full, &access_index, 76971b7794bSRichard Henderson address, access_type, mmu_idx); 770e84942f2SRichard Henderson if (likely(error_code == 0)) { 77171b7794bSRichard Henderson trace_mmu_helper_mmu_fault(address, full.phys_addr, mmu_idx, env->tl, 772163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 773163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 77471b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, address, &full); 775e84942f2SRichard Henderson return true; 776163fa5caSBlue Swirl } 777e84942f2SRichard Henderson if (probe) { 778e84942f2SRichard Henderson return false; 779e84942f2SRichard Henderson } 780e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 781163fa5caSBlue Swirl } 782163fa5caSBlue Swirl 783fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 784163fa5caSBlue Swirl { 785163fa5caSBlue Swirl unsigned int i; 786163fa5caSBlue Swirl const char *mask; 787163fa5caSBlue Swirl 788fad866daSMarkus Armbruster qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" 789163fa5caSBlue Swirl PRId64 "\n", 790163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 791163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 792fad866daSMarkus Armbruster qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64 793d00a2334SArtyom Tarasenko "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target); 794163fa5caSBlue Swirl if ((env->lsu & DMMU_E) == 0) { 795fad866daSMarkus Armbruster qemu_printf("DMMU disabled\n"); 796163fa5caSBlue Swirl } else { 797fad866daSMarkus Armbruster qemu_printf("DMMU dump\n"); 798163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 799163fa5caSBlue Swirl switch (TTE_PGSIZE(env->dtlb[i].tte)) { 800163fa5caSBlue Swirl default: 801163fa5caSBlue Swirl case 0x0: 802163fa5caSBlue Swirl mask = " 8k"; 803163fa5caSBlue Swirl break; 804163fa5caSBlue Swirl case 0x1: 805163fa5caSBlue Swirl mask = " 64k"; 806163fa5caSBlue Swirl break; 807163fa5caSBlue Swirl case 0x2: 808163fa5caSBlue Swirl mask = "512k"; 809163fa5caSBlue Swirl break; 810163fa5caSBlue Swirl case 0x3: 811163fa5caSBlue Swirl mask = " 4M"; 812163fa5caSBlue Swirl break; 813163fa5caSBlue Swirl } 814163fa5caSBlue Swirl if (TTE_IS_VALID(env->dtlb[i].tte)) { 815fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 816ccdb4c55STony Nguyen ", %s, %s, %s, %s, ie %s, ctx %" PRId64 " %s\n", 817163fa5caSBlue Swirl i, 818163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)~0x1fffULL, 819163fa5caSBlue Swirl TTE_PA(env->dtlb[i].tte), 820163fa5caSBlue Swirl mask, 821163fa5caSBlue Swirl TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user", 822163fa5caSBlue Swirl TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO", 823163fa5caSBlue Swirl TTE_IS_LOCKED(env->dtlb[i].tte) ? 824163fa5caSBlue Swirl "locked" : "unlocked", 825ccdb4c55STony Nguyen TTE_IS_IE(env->dtlb[i].tte) ? 826ccdb4c55STony Nguyen "yes" : "no", 827163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)0x1fffULL, 828163fa5caSBlue Swirl TTE_IS_GLOBAL(env->dtlb[i].tte) ? 829163fa5caSBlue Swirl "global" : "local"); 830163fa5caSBlue Swirl } 831163fa5caSBlue Swirl } 832163fa5caSBlue Swirl } 833163fa5caSBlue Swirl if ((env->lsu & IMMU_E) == 0) { 834fad866daSMarkus Armbruster qemu_printf("IMMU disabled\n"); 835163fa5caSBlue Swirl } else { 836fad866daSMarkus Armbruster qemu_printf("IMMU dump\n"); 837163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 838163fa5caSBlue Swirl switch (TTE_PGSIZE(env->itlb[i].tte)) { 839163fa5caSBlue Swirl default: 840163fa5caSBlue Swirl case 0x0: 841163fa5caSBlue Swirl mask = " 8k"; 842163fa5caSBlue Swirl break; 843163fa5caSBlue Swirl case 0x1: 844163fa5caSBlue Swirl mask = " 64k"; 845163fa5caSBlue Swirl break; 846163fa5caSBlue Swirl case 0x2: 847163fa5caSBlue Swirl mask = "512k"; 848163fa5caSBlue Swirl break; 849163fa5caSBlue Swirl case 0x3: 850163fa5caSBlue Swirl mask = " 4M"; 851163fa5caSBlue Swirl break; 852163fa5caSBlue Swirl } 853163fa5caSBlue Swirl if (TTE_IS_VALID(env->itlb[i].tte)) { 854fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 855163fa5caSBlue Swirl ", %s, %s, %s, ctx %" PRId64 " %s\n", 856163fa5caSBlue Swirl i, 857163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)~0x1fffULL, 858163fa5caSBlue Swirl TTE_PA(env->itlb[i].tte), 859163fa5caSBlue Swirl mask, 860163fa5caSBlue Swirl TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user", 861163fa5caSBlue Swirl TTE_IS_LOCKED(env->itlb[i].tte) ? 862163fa5caSBlue Swirl "locked" : "unlocked", 863163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)0x1fffULL, 864163fa5caSBlue Swirl TTE_IS_GLOBAL(env->itlb[i].tte) ? 865163fa5caSBlue Swirl "global" : "local"); 866163fa5caSBlue Swirl } 867163fa5caSBlue Swirl } 868163fa5caSBlue Swirl } 869163fa5caSBlue Swirl } 870163fa5caSBlue Swirl 871163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */ 872163fa5caSBlue Swirl 873a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys, 874163fa5caSBlue Swirl target_ulong addr, int rw, int mmu_idx) 875163fa5caSBlue Swirl { 87671b7794bSRichard Henderson CPUTLBEntryFull full = {}; 87771b7794bSRichard Henderson int access_index, ret; 878163fa5caSBlue Swirl 87971b7794bSRichard Henderson ret = get_physical_address(env, &full, &access_index, addr, rw, mmu_idx); 88071b7794bSRichard Henderson if (ret == 0) { 88171b7794bSRichard Henderson *phys = full.phys_addr; 88271b7794bSRichard Henderson } 88371b7794bSRichard Henderson return ret; 884163fa5caSBlue Swirl } 885163fa5caSBlue Swirl 886163fa5caSBlue Swirl #if defined(TARGET_SPARC64) 887a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr, 888163fa5caSBlue Swirl int mmu_idx) 889163fa5caSBlue Swirl { 890a8170e5eSAvi Kivity hwaddr phys_addr; 891163fa5caSBlue Swirl 892163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) { 893163fa5caSBlue Swirl return -1; 894163fa5caSBlue Swirl } 895163fa5caSBlue Swirl return phys_addr; 896163fa5caSBlue Swirl } 897163fa5caSBlue Swirl #endif 898163fa5caSBlue Swirl 89900b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 900163fa5caSBlue Swirl { 90177976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 902a8170e5eSAvi Kivity hwaddr phys_addr; 9033b916140SRichard Henderson int mmu_idx = cpu_mmu_index(cs, false); 904163fa5caSBlue Swirl 905163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) { 906163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) { 907163fa5caSBlue Swirl return -1; 908163fa5caSBlue Swirl } 909163fa5caSBlue Swirl } 910163fa5caSBlue Swirl return phys_addr; 911163fa5caSBlue Swirl } 912aebe5153SRichard Henderson 9138905770bSMarc-André Lureau G_NORETURN void sparc_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 914aebe5153SRichard Henderson MMUAccessType access_type, 915aebe5153SRichard Henderson int mmu_idx, 916aebe5153SRichard Henderson uintptr_t retaddr) 917aebe5153SRichard Henderson { 91877976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 919aebe5153SRichard Henderson 920aebe5153SRichard Henderson #ifdef TARGET_SPARC64 921aebe5153SRichard Henderson env->dmmu.sfsr = build_sfsr(env, mmu_idx, access_type); 922aebe5153SRichard Henderson env->dmmu.sfar = addr; 923aebe5153SRichard Henderson #else 924aebe5153SRichard Henderson env->mmuregs[4] = addr; 925aebe5153SRichard Henderson #endif 926aebe5153SRichard Henderson 927aebe5153SRichard Henderson cpu_raise_exception_ra(env, TT_UNALIGNED, retaddr); 928aebe5153SRichard Henderson } 929