xref: /qemu/target/sparc/mmu_helper.c (revision 3c818dfcc271f5ba298b06f33466ab30f9a28349)
1163fa5caSBlue Swirl /*
2163fa5caSBlue Swirl  *  Sparc MMU helpers
3163fa5caSBlue Swirl  *
4163fa5caSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5163fa5caSBlue Swirl  *
6163fa5caSBlue Swirl  * This library is free software; you can redistribute it and/or
7163fa5caSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8163fa5caSBlue Swirl  * License as published by the Free Software Foundation; either
9163fa5caSBlue Swirl  * version 2 of the License, or (at your option) any later version.
10163fa5caSBlue Swirl  *
11163fa5caSBlue Swirl  * This library is distributed in the hope that it will be useful,
12163fa5caSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13163fa5caSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14163fa5caSBlue Swirl  * Lesser General Public License for more details.
15163fa5caSBlue Swirl  *
16163fa5caSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17163fa5caSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18163fa5caSBlue Swirl  */
19163fa5caSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21163fa5caSBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23fad866daSMarkus Armbruster #include "qemu/qemu-print.h"
24ec0ceb17SBlue Swirl #include "trace.h"
25163fa5caSBlue Swirl 
26163fa5caSBlue Swirl /* Sparc MMU emulation */
27163fa5caSBlue Swirl 
28163fa5caSBlue Swirl #if defined(CONFIG_USER_ONLY)
29163fa5caSBlue Swirl 
30e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
31e84942f2SRichard Henderson                         MMUAccessType access_type, int mmu_idx,
32e84942f2SRichard Henderson                         bool probe, uintptr_t retaddr)
33163fa5caSBlue Swirl {
348d8cb956SPeter Maydell     SPARCCPU *cpu = SPARC_CPU(cs);
358d8cb956SPeter Maydell     CPUSPARCState *env = &cpu->env;
368d8cb956SPeter Maydell 
37e84942f2SRichard Henderson     if (access_type == MMU_INST_FETCH) {
3827103424SAndreas Färber         cs->exception_index = TT_TFAULT;
39163fa5caSBlue Swirl     } else {
4027103424SAndreas Färber         cs->exception_index = TT_DFAULT;
418d8cb956SPeter Maydell #ifdef TARGET_SPARC64
428d8cb956SPeter Maydell         env->dmmu.mmuregs[4] = address;
438d8cb956SPeter Maydell #else
448d8cb956SPeter Maydell         env->mmuregs[4] = address;
458d8cb956SPeter Maydell #endif
46163fa5caSBlue Swirl     }
47e84942f2SRichard Henderson     cpu_loop_exit_restore(cs, retaddr);
48163fa5caSBlue Swirl }
49163fa5caSBlue Swirl 
50163fa5caSBlue Swirl #else
51163fa5caSBlue Swirl 
52163fa5caSBlue Swirl #ifndef TARGET_SPARC64
53163fa5caSBlue Swirl /*
54163fa5caSBlue Swirl  * Sparc V8 Reference MMU (SRMMU)
55163fa5caSBlue Swirl  */
56163fa5caSBlue Swirl static const int access_table[8][8] = {
57163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 12, 12 },
58163fa5caSBlue Swirl     { 0, 0, 0, 0, 8, 0, 0, 0 },
59163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 12, 12 },
60163fa5caSBlue Swirl     { 8, 8, 0, 0, 0, 8, 0, 0 },
61163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 8, 12, 12 },
62163fa5caSBlue Swirl     { 8, 0, 8, 0, 8, 0, 8, 0 },
63163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 12, 12 },
64163fa5caSBlue Swirl     { 8, 8, 8, 0, 8, 8, 8, 0 }
65163fa5caSBlue Swirl };
66163fa5caSBlue Swirl 
67163fa5caSBlue Swirl static const int perm_table[2][8] = {
68163fa5caSBlue Swirl     {
69163fa5caSBlue Swirl         PAGE_READ,
70163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
71163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
72163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
73163fa5caSBlue Swirl         PAGE_EXEC,
74163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
75163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
76163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC
77163fa5caSBlue Swirl     },
78163fa5caSBlue Swirl     {
79163fa5caSBlue Swirl         PAGE_READ,
80163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE,
81163fa5caSBlue Swirl         PAGE_READ | PAGE_EXEC,
82163fa5caSBlue Swirl         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
83163fa5caSBlue Swirl         PAGE_EXEC,
84163fa5caSBlue Swirl         PAGE_READ,
85163fa5caSBlue Swirl         0,
86163fa5caSBlue Swirl         0,
87163fa5caSBlue Swirl     }
88163fa5caSBlue Swirl };
89163fa5caSBlue Swirl 
90a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
919bed46e6STony Nguyen                                 int *prot, int *access_index, MemTxAttrs *attrs,
92163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
93163fa5caSBlue Swirl                                 target_ulong *page_size)
94163fa5caSBlue Swirl {
95163fa5caSBlue Swirl     int access_perms = 0;
96a8170e5eSAvi Kivity     hwaddr pde_ptr;
97163fa5caSBlue Swirl     uint32_t pde;
98163fa5caSBlue Swirl     int error_code = 0, is_dirty, is_user;
99163fa5caSBlue Swirl     unsigned long page_offset;
1005a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
101*3c818dfcSPeter Maydell     MemTxResult result;
102163fa5caSBlue Swirl 
103163fa5caSBlue Swirl     is_user = mmu_idx == MMU_USER_IDX;
104163fa5caSBlue Swirl 
105af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
106163fa5caSBlue Swirl         *page_size = TARGET_PAGE_SIZE;
107163fa5caSBlue Swirl         /* Boot mode: instruction fetches are taken from PROM */
108576e1c4cSIgor Mammedov         if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) {
109163fa5caSBlue Swirl             *physical = env->prom_addr | (address & 0x7ffffULL);
110163fa5caSBlue Swirl             *prot = PAGE_READ | PAGE_EXEC;
111163fa5caSBlue Swirl             return 0;
112163fa5caSBlue Swirl         }
113163fa5caSBlue Swirl         *physical = address;
114163fa5caSBlue Swirl         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
115163fa5caSBlue Swirl         return 0;
116163fa5caSBlue Swirl     }
117163fa5caSBlue Swirl 
118163fa5caSBlue Swirl     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1);
119163fa5caSBlue Swirl     *physical = 0xffffffffffff0000ULL;
120163fa5caSBlue Swirl 
121163fa5caSBlue Swirl     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
122163fa5caSBlue Swirl     /* Context base + context number */
123163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
124*3c818dfcSPeter Maydell     pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result);
125*3c818dfcSPeter Maydell     if (result != MEMTX_OK) {
126*3c818dfcSPeter Maydell         return 4 << 2; /* Translation fault, L = 0 */
127*3c818dfcSPeter Maydell     }
128163fa5caSBlue Swirl 
129163fa5caSBlue Swirl     /* Ctx pde */
130163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
131163fa5caSBlue Swirl     default:
132163fa5caSBlue Swirl     case 0: /* Invalid */
133163fa5caSBlue Swirl         return 1 << 2;
134163fa5caSBlue Swirl     case 2: /* L0 PTE, maybe should not happen? */
135163fa5caSBlue Swirl     case 3: /* Reserved */
136163fa5caSBlue Swirl         return 4 << 2;
137163fa5caSBlue Swirl     case 1: /* L0 PDE */
138163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
139*3c818dfcSPeter Maydell         pde = address_space_ldl(cs->as, pde_ptr,
140*3c818dfcSPeter Maydell                                 MEMTXATTRS_UNSPECIFIED, &result);
141*3c818dfcSPeter Maydell         if (result != MEMTX_OK) {
142*3c818dfcSPeter Maydell             return (1 << 8) | (4 << 2); /* Translation fault, L = 1 */
143*3c818dfcSPeter Maydell         }
144163fa5caSBlue Swirl 
145163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
146163fa5caSBlue Swirl         default:
147163fa5caSBlue Swirl         case 0: /* Invalid */
148163fa5caSBlue Swirl             return (1 << 8) | (1 << 2);
149163fa5caSBlue Swirl         case 3: /* Reserved */
150163fa5caSBlue Swirl             return (1 << 8) | (4 << 2);
151163fa5caSBlue Swirl         case 1: /* L1 PDE */
152163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
153*3c818dfcSPeter Maydell             pde = address_space_ldl(cs->as, pde_ptr,
154*3c818dfcSPeter Maydell                                     MEMTXATTRS_UNSPECIFIED, &result);
155*3c818dfcSPeter Maydell             if (result != MEMTX_OK) {
156*3c818dfcSPeter Maydell                 return (2 << 8) | (4 << 2); /* Translation fault, L = 2 */
157*3c818dfcSPeter Maydell             }
158163fa5caSBlue Swirl 
159163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
160163fa5caSBlue Swirl             default:
161163fa5caSBlue Swirl             case 0: /* Invalid */
162163fa5caSBlue Swirl                 return (2 << 8) | (1 << 2);
163163fa5caSBlue Swirl             case 3: /* Reserved */
164163fa5caSBlue Swirl                 return (2 << 8) | (4 << 2);
165163fa5caSBlue Swirl             case 1: /* L2 PDE */
166163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
167*3c818dfcSPeter Maydell                 pde = address_space_ldl(cs->as, pde_ptr,
168*3c818dfcSPeter Maydell                                         MEMTXATTRS_UNSPECIFIED, &result);
169*3c818dfcSPeter Maydell                 if (result != MEMTX_OK) {
170*3c818dfcSPeter Maydell                     return (3 << 8) | (4 << 2); /* Translation fault, L = 3 */
171*3c818dfcSPeter Maydell                 }
172163fa5caSBlue Swirl 
173163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
174163fa5caSBlue Swirl                 default:
175163fa5caSBlue Swirl                 case 0: /* Invalid */
176163fa5caSBlue Swirl                     return (3 << 8) | (1 << 2);
177163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
178163fa5caSBlue Swirl                 case 3: /* Reserved */
179163fa5caSBlue Swirl                     return (3 << 8) | (4 << 2);
180163fa5caSBlue Swirl                 case 2: /* L3 PTE */
1811658dd32SBlue Swirl                     page_offset = 0;
182163fa5caSBlue Swirl                 }
183163fa5caSBlue Swirl                 *page_size = TARGET_PAGE_SIZE;
184163fa5caSBlue Swirl                 break;
185163fa5caSBlue Swirl             case 2: /* L2 PTE */
1861658dd32SBlue Swirl                 page_offset = address & 0x3f000;
187163fa5caSBlue Swirl                 *page_size = 0x40000;
188163fa5caSBlue Swirl             }
189163fa5caSBlue Swirl             break;
190163fa5caSBlue Swirl         case 2: /* L1 PTE */
1911658dd32SBlue Swirl             page_offset = address & 0xfff000;
192163fa5caSBlue Swirl             *page_size = 0x1000000;
193163fa5caSBlue Swirl         }
194163fa5caSBlue Swirl     }
195163fa5caSBlue Swirl 
196163fa5caSBlue Swirl     /* check access */
197163fa5caSBlue Swirl     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
198163fa5caSBlue Swirl     error_code = access_table[*access_index][access_perms];
199163fa5caSBlue Swirl     if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) {
200163fa5caSBlue Swirl         return error_code;
201163fa5caSBlue Swirl     }
202163fa5caSBlue Swirl 
203163fa5caSBlue Swirl     /* update page modified and dirty bits */
204163fa5caSBlue Swirl     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
205163fa5caSBlue Swirl     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
206163fa5caSBlue Swirl         pde |= PG_ACCESSED_MASK;
207163fa5caSBlue Swirl         if (is_dirty) {
208163fa5caSBlue Swirl             pde |= PG_MODIFIED_MASK;
209163fa5caSBlue Swirl         }
2102198a121SEdgar E. Iglesias         stl_phys_notdirty(cs->as, pde_ptr, pde);
211163fa5caSBlue Swirl     }
212163fa5caSBlue Swirl 
213163fa5caSBlue Swirl     /* the page can be put in the TLB */
214163fa5caSBlue Swirl     *prot = perm_table[is_user][access_perms];
215163fa5caSBlue Swirl     if (!(pde & PG_MODIFIED_MASK)) {
216163fa5caSBlue Swirl         /* only set write access if already dirty... otherwise wait
217163fa5caSBlue Swirl            for dirty access */
218163fa5caSBlue Swirl         *prot &= ~PAGE_WRITE;
219163fa5caSBlue Swirl     }
220163fa5caSBlue Swirl 
221163fa5caSBlue Swirl     /* Even if large ptes, we map only one 4KB page in the cache to
222163fa5caSBlue Swirl        avoid filling it too fast */
223a8170e5eSAvi Kivity     *physical = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset;
224163fa5caSBlue Swirl     return error_code;
225163fa5caSBlue Swirl }
226163fa5caSBlue Swirl 
227163fa5caSBlue Swirl /* Perform address translation */
228e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
229e84942f2SRichard Henderson                         MMUAccessType access_type, int mmu_idx,
230e84942f2SRichard Henderson                         bool probe, uintptr_t retaddr)
231163fa5caSBlue Swirl {
2327510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
2337510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
234a8170e5eSAvi Kivity     hwaddr paddr;
235163fa5caSBlue Swirl     target_ulong vaddr;
236163fa5caSBlue Swirl     target_ulong page_size;
237163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
2389bed46e6STony Nguyen     MemTxAttrs attrs = {};
239163fa5caSBlue Swirl 
240e84942f2SRichard Henderson     /*
241e84942f2SRichard Henderson      * TODO: If we ever need tlb_vaddr_to_host for this target,
242e84942f2SRichard Henderson      * then we must figure out how to manipulate FSR and FAR
243e84942f2SRichard Henderson      * when both MMU_NF and probe are set.  In the meantime,
244e84942f2SRichard Henderson      * do not support this use case.
245e84942f2SRichard Henderson      */
246e84942f2SRichard Henderson     assert(!probe);
247e84942f2SRichard Henderson 
2481658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
2499bed46e6STony Nguyen     error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs,
250e84942f2SRichard Henderson                                       address, access_type,
251e84942f2SRichard Henderson                                       mmu_idx, &page_size);
2521658dd32SBlue Swirl     vaddr = address;
253e84942f2SRichard Henderson     if (likely(error_code == 0)) {
254339aaf5bSAntony Pavlov         qemu_log_mask(CPU_LOG_MMU,
255e84942f2SRichard Henderson                       "Translate at %" VADDR_PRIx " -> "
256e84942f2SRichard Henderson                       TARGET_FMT_plx ", vaddr " TARGET_FMT_lx "\n",
257e84942f2SRichard Henderson                       address, paddr, vaddr);
2580c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, page_size);
259e84942f2SRichard Henderson         return true;
260163fa5caSBlue Swirl     }
261163fa5caSBlue Swirl 
262163fa5caSBlue Swirl     if (env->mmuregs[3]) { /* Fault status register */
263163fa5caSBlue Swirl         env->mmuregs[3] = 1; /* overflow (not read before another fault) */
264163fa5caSBlue Swirl     }
265163fa5caSBlue Swirl     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
266163fa5caSBlue Swirl     env->mmuregs[4] = address; /* Fault address register */
267163fa5caSBlue Swirl 
268163fa5caSBlue Swirl     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
269163fa5caSBlue Swirl         /* No fault mode: if a mapping is available, just override
270163fa5caSBlue Swirl            permissions. If no mapping is available, redirect accesses to
271163fa5caSBlue Swirl            neverland. Fake/overridden mappings will be flushed when
272163fa5caSBlue Swirl            switching to normal mode. */
273163fa5caSBlue Swirl         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
2740c591eb0SAndreas Färber         tlb_set_page(cs, vaddr, paddr, prot, mmu_idx, TARGET_PAGE_SIZE);
275e84942f2SRichard Henderson         return true;
276163fa5caSBlue Swirl     } else {
277e84942f2SRichard Henderson         if (access_type == MMU_INST_FETCH) {
27827103424SAndreas Färber             cs->exception_index = TT_TFAULT;
279163fa5caSBlue Swirl         } else {
28027103424SAndreas Färber             cs->exception_index = TT_DFAULT;
281163fa5caSBlue Swirl         }
282e84942f2SRichard Henderson         cpu_loop_exit_restore(cs, retaddr);
283163fa5caSBlue Swirl     }
284163fa5caSBlue Swirl }
285163fa5caSBlue Swirl 
286c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev)
287163fa5caSBlue Swirl {
2885a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
289a8170e5eSAvi Kivity     hwaddr pde_ptr;
290163fa5caSBlue Swirl     uint32_t pde;
291163fa5caSBlue Swirl 
292163fa5caSBlue Swirl     /* Context base + context number */
293a8170e5eSAvi Kivity     pde_ptr = (hwaddr)(env->mmuregs[1] << 4) +
294163fa5caSBlue Swirl         (env->mmuregs[2] << 2);
295fdfba1a2SEdgar E. Iglesias     pde = ldl_phys(cs->as, pde_ptr);
296163fa5caSBlue Swirl 
297163fa5caSBlue Swirl     switch (pde & PTE_ENTRYTYPE_MASK) {
298163fa5caSBlue Swirl     default:
299163fa5caSBlue Swirl     case 0: /* Invalid */
300163fa5caSBlue Swirl     case 2: /* PTE, maybe should not happen? */
301163fa5caSBlue Swirl     case 3: /* Reserved */
302163fa5caSBlue Swirl         return 0;
303163fa5caSBlue Swirl     case 1: /* L1 PDE */
304163fa5caSBlue Swirl         if (mmulev == 3) {
305163fa5caSBlue Swirl             return pde;
306163fa5caSBlue Swirl         }
307163fa5caSBlue Swirl         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
308fdfba1a2SEdgar E. Iglesias         pde = ldl_phys(cs->as, pde_ptr);
309163fa5caSBlue Swirl 
310163fa5caSBlue Swirl         switch (pde & PTE_ENTRYTYPE_MASK) {
311163fa5caSBlue Swirl         default:
312163fa5caSBlue Swirl         case 0: /* Invalid */
313163fa5caSBlue Swirl         case 3: /* Reserved */
314163fa5caSBlue Swirl             return 0;
315163fa5caSBlue Swirl         case 2: /* L1 PTE */
316163fa5caSBlue Swirl             return pde;
317163fa5caSBlue Swirl         case 1: /* L2 PDE */
318163fa5caSBlue Swirl             if (mmulev == 2) {
319163fa5caSBlue Swirl                 return pde;
320163fa5caSBlue Swirl             }
321163fa5caSBlue Swirl             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
322fdfba1a2SEdgar E. Iglesias             pde = ldl_phys(cs->as, pde_ptr);
323163fa5caSBlue Swirl 
324163fa5caSBlue Swirl             switch (pde & PTE_ENTRYTYPE_MASK) {
325163fa5caSBlue Swirl             default:
326163fa5caSBlue Swirl             case 0: /* Invalid */
327163fa5caSBlue Swirl             case 3: /* Reserved */
328163fa5caSBlue Swirl                 return 0;
329163fa5caSBlue Swirl             case 2: /* L2 PTE */
330163fa5caSBlue Swirl                 return pde;
331163fa5caSBlue Swirl             case 1: /* L3 PDE */
332163fa5caSBlue Swirl                 if (mmulev == 1) {
333163fa5caSBlue Swirl                     return pde;
334163fa5caSBlue Swirl                 }
335163fa5caSBlue Swirl                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
336fdfba1a2SEdgar E. Iglesias                 pde = ldl_phys(cs->as, pde_ptr);
337163fa5caSBlue Swirl 
338163fa5caSBlue Swirl                 switch (pde & PTE_ENTRYTYPE_MASK) {
339163fa5caSBlue Swirl                 default:
340163fa5caSBlue Swirl                 case 0: /* Invalid */
341163fa5caSBlue Swirl                 case 1: /* PDE, should not happen */
342163fa5caSBlue Swirl                 case 3: /* Reserved */
343163fa5caSBlue Swirl                     return 0;
344163fa5caSBlue Swirl                 case 2: /* L3 PTE */
345163fa5caSBlue Swirl                     return pde;
346163fa5caSBlue Swirl                 }
347163fa5caSBlue Swirl             }
348163fa5caSBlue Swirl         }
349163fa5caSBlue Swirl     }
350163fa5caSBlue Swirl     return 0;
351163fa5caSBlue Swirl }
352163fa5caSBlue Swirl 
353fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
354163fa5caSBlue Swirl {
3555a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
356163fa5caSBlue Swirl     target_ulong va, va1, va2;
357163fa5caSBlue Swirl     unsigned int n, m, o;
358a8170e5eSAvi Kivity     hwaddr pde_ptr, pa;
359163fa5caSBlue Swirl     uint32_t pde;
360163fa5caSBlue Swirl 
361163fa5caSBlue Swirl     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
362fdfba1a2SEdgar E. Iglesias     pde = ldl_phys(cs->as, pde_ptr);
363fad866daSMarkus Armbruster     qemu_printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
364a8170e5eSAvi Kivity                 (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]);
365163fa5caSBlue Swirl     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
366163fa5caSBlue Swirl         pde = mmu_probe(env, va, 2);
367163fa5caSBlue Swirl         if (pde) {
36800b941e5SAndreas Färber             pa = cpu_get_phys_page_debug(cs, va);
369fad866daSMarkus Armbruster             qemu_printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
370163fa5caSBlue Swirl                         " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
371163fa5caSBlue Swirl             for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
372163fa5caSBlue Swirl                 pde = mmu_probe(env, va1, 1);
373163fa5caSBlue Swirl                 if (pde) {
37400b941e5SAndreas Färber                     pa = cpu_get_phys_page_debug(cs, va1);
375fad866daSMarkus Armbruster                     qemu_printf(" VA: " TARGET_FMT_lx ", PA: "
376163fa5caSBlue Swirl                                 TARGET_FMT_plx " PDE: " TARGET_FMT_lx "\n",
377163fa5caSBlue Swirl                                 va1, pa, pde);
378163fa5caSBlue Swirl                     for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
379163fa5caSBlue Swirl                         pde = mmu_probe(env, va2, 0);
380163fa5caSBlue Swirl                         if (pde) {
38100b941e5SAndreas Färber                             pa = cpu_get_phys_page_debug(cs, va2);
382fad866daSMarkus Armbruster                             qemu_printf("  VA: " TARGET_FMT_lx ", PA: "
383163fa5caSBlue Swirl                                         TARGET_FMT_plx " PTE: "
384163fa5caSBlue Swirl                                         TARGET_FMT_lx "\n",
385163fa5caSBlue Swirl                                         va2, pa, pde);
386163fa5caSBlue Swirl                         }
387163fa5caSBlue Swirl                     }
388163fa5caSBlue Swirl                 }
389163fa5caSBlue Swirl             }
390163fa5caSBlue Swirl         }
391163fa5caSBlue Swirl     }
392163fa5caSBlue Swirl }
393163fa5caSBlue Swirl 
394163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles
395163fa5caSBlue Swirl  * reads (and only reads) in stack frames as if windows were flushed. We assume
396163fa5caSBlue Swirl  * that the sparc ABI is followed.
397163fa5caSBlue Swirl  */
398f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address,
399f3659eeeSAndreas Färber                               uint8_t *buf, int len, bool is_write)
400163fa5caSBlue Swirl {
401f3659eeeSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
402f3659eeeSAndreas Färber     CPUSPARCState *env = &cpu->env;
403f3659eeeSAndreas Färber     target_ulong addr = address;
404163fa5caSBlue Swirl     int i;
405163fa5caSBlue Swirl     int len1;
406163fa5caSBlue Swirl     int cwp = env->cwp;
407163fa5caSBlue Swirl 
408163fa5caSBlue Swirl     if (!is_write) {
409163fa5caSBlue Swirl         for (i = 0; i < env->nwindows; i++) {
410163fa5caSBlue Swirl             int off;
411163fa5caSBlue Swirl             target_ulong fp = env->regbase[cwp * 16 + 22];
412163fa5caSBlue Swirl 
413163fa5caSBlue Swirl             /* Assume fp == 0 means end of frame.  */
414163fa5caSBlue Swirl             if (fp == 0) {
415163fa5caSBlue Swirl                 break;
416163fa5caSBlue Swirl             }
417163fa5caSBlue Swirl 
418163fa5caSBlue Swirl             cwp = cpu_cwp_inc(env, cwp + 1);
419163fa5caSBlue Swirl 
420163fa5caSBlue Swirl             /* Invalid window ? */
421163fa5caSBlue Swirl             if (env->wim & (1 << cwp)) {
422163fa5caSBlue Swirl                 break;
423163fa5caSBlue Swirl             }
424163fa5caSBlue Swirl 
425163fa5caSBlue Swirl             /* According to the ABI, the stack is growing downward.  */
426163fa5caSBlue Swirl             if (addr + len < fp) {
427163fa5caSBlue Swirl                 break;
428163fa5caSBlue Swirl             }
429163fa5caSBlue Swirl 
430163fa5caSBlue Swirl             /* Not in this frame.  */
431163fa5caSBlue Swirl             if (addr > fp + 64) {
432163fa5caSBlue Swirl                 continue;
433163fa5caSBlue Swirl             }
434163fa5caSBlue Swirl 
435163fa5caSBlue Swirl             /* Handle access before this window.  */
436163fa5caSBlue Swirl             if (addr < fp) {
437163fa5caSBlue Swirl                 len1 = fp - addr;
438f17ec444SAndreas Färber                 if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) {
439163fa5caSBlue Swirl                     return -1;
440163fa5caSBlue Swirl                 }
441163fa5caSBlue Swirl                 addr += len1;
442163fa5caSBlue Swirl                 len -= len1;
443163fa5caSBlue Swirl                 buf += len1;
444163fa5caSBlue Swirl             }
445163fa5caSBlue Swirl 
446163fa5caSBlue Swirl             /* Access byte per byte to registers. Not very efficient but speed
447163fa5caSBlue Swirl              * is not critical.
448163fa5caSBlue Swirl              */
449163fa5caSBlue Swirl             off = addr - fp;
450163fa5caSBlue Swirl             len1 = 64 - off;
451163fa5caSBlue Swirl 
452163fa5caSBlue Swirl             if (len1 > len) {
453163fa5caSBlue Swirl                 len1 = len;
454163fa5caSBlue Swirl             }
455163fa5caSBlue Swirl 
456163fa5caSBlue Swirl             for (; len1; len1--) {
457163fa5caSBlue Swirl                 int reg = cwp * 16 + 8 + (off >> 2);
458163fa5caSBlue Swirl                 union {
459163fa5caSBlue Swirl                     uint32_t v;
460163fa5caSBlue Swirl                     uint8_t c[4];
461163fa5caSBlue Swirl                 } u;
462163fa5caSBlue Swirl                 u.v = cpu_to_be32(env->regbase[reg]);
463163fa5caSBlue Swirl                 *buf++ = u.c[off & 3];
464163fa5caSBlue Swirl                 addr++;
465163fa5caSBlue Swirl                 len--;
466163fa5caSBlue Swirl                 off++;
467163fa5caSBlue Swirl             }
468163fa5caSBlue Swirl 
469163fa5caSBlue Swirl             if (len == 0) {
470163fa5caSBlue Swirl                 return 0;
471163fa5caSBlue Swirl             }
472163fa5caSBlue Swirl         }
473163fa5caSBlue Swirl     }
474f17ec444SAndreas Färber     return cpu_memory_rw_debug(cs, addr, buf, len, is_write);
475163fa5caSBlue Swirl }
476163fa5caSBlue Swirl 
477163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */
478163fa5caSBlue Swirl 
479163fa5caSBlue Swirl /* 41 bit physical address space */
480a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x)
481163fa5caSBlue Swirl {
482163fa5caSBlue Swirl     return x & 0x1ffffffffffULL;
483163fa5caSBlue Swirl }
484163fa5caSBlue Swirl 
485163fa5caSBlue Swirl /*
486163fa5caSBlue Swirl  * UltraSparc IIi I/DMMUs
487163fa5caSBlue Swirl  */
488163fa5caSBlue Swirl 
489163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value
490163fa5caSBlue Swirl    in context requires virtual address mask value calculated from TTE
491163fa5caSBlue Swirl    entry size */
492163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb,
493163fa5caSBlue Swirl                                        uint64_t address, uint64_t context,
494a8170e5eSAvi Kivity                                        hwaddr *physical)
495163fa5caSBlue Swirl {
496913b5f28SArtyom Tarasenko     uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte));
497163fa5caSBlue Swirl 
498163fa5caSBlue Swirl     /* valid, context match, virtual address match? */
499163fa5caSBlue Swirl     if (TTE_IS_VALID(tlb->tte) &&
500163fa5caSBlue Swirl         (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context))
501163fa5caSBlue Swirl         && compare_masked(address, tlb->tag, mask)) {
502163fa5caSBlue Swirl         /* decode physical address */
503163fa5caSBlue Swirl         *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL;
504163fa5caSBlue Swirl         return 1;
505163fa5caSBlue Swirl     }
506163fa5caSBlue Swirl 
507163fa5caSBlue Swirl     return 0;
508163fa5caSBlue Swirl }
509163fa5caSBlue Swirl 
5109bed46e6STony Nguyen static int get_physical_address_data(CPUSPARCState *env, hwaddr *physical,
5119bed46e6STony Nguyen                                      int *prot, MemTxAttrs *attrs,
512163fa5caSBlue Swirl                                      target_ulong address, int rw, int mmu_idx)
513163fa5caSBlue Swirl {
5145a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
515163fa5caSBlue Swirl     unsigned int i;
516163fa5caSBlue Swirl     uint64_t context;
517163fa5caSBlue Swirl     uint64_t sfsr = 0;
518af7a06baSRichard Henderson     bool is_user = false;
519163fa5caSBlue Swirl 
520163fa5caSBlue Swirl     switch (mmu_idx) {
521af7a06baSRichard Henderson     case MMU_PHYS_IDX:
522af7a06baSRichard Henderson         g_assert_not_reached();
523163fa5caSBlue Swirl     case MMU_USER_IDX:
524af7a06baSRichard Henderson         is_user = true;
525af7a06baSRichard Henderson         /* fallthru */
526163fa5caSBlue Swirl     case MMU_KERNEL_IDX:
527163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
528163fa5caSBlue Swirl         sfsr |= SFSR_CT_PRIMARY;
529163fa5caSBlue Swirl         break;
530163fa5caSBlue Swirl     case MMU_USER_SECONDARY_IDX:
531af7a06baSRichard Henderson         is_user = true;
532af7a06baSRichard Henderson         /* fallthru */
533163fa5caSBlue Swirl     case MMU_KERNEL_SECONDARY_IDX:
534163fa5caSBlue Swirl         context = env->dmmu.mmu_secondary_context & 0x1fff;
535163fa5caSBlue Swirl         sfsr |= SFSR_CT_SECONDARY;
536163fa5caSBlue Swirl         break;
537163fa5caSBlue Swirl     case MMU_NUCLEUS_IDX:
538163fa5caSBlue Swirl         sfsr |= SFSR_CT_NUCLEUS;
539163fa5caSBlue Swirl         /* FALLTHRU */
540163fa5caSBlue Swirl     default:
541163fa5caSBlue Swirl         context = 0;
542163fa5caSBlue Swirl         break;
543163fa5caSBlue Swirl     }
544163fa5caSBlue Swirl 
545163fa5caSBlue Swirl     if (rw == 1) {
546163fa5caSBlue Swirl         sfsr |= SFSR_WRITE_BIT;
547163fa5caSBlue Swirl     } else if (rw == 4) {
548163fa5caSBlue Swirl         sfsr |= SFSR_NF_BIT;
549163fa5caSBlue Swirl     }
550163fa5caSBlue Swirl 
551163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
552163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
553163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->dtlb[i], address, context, physical)) {
554163fa5caSBlue Swirl             int do_fault = 0;
555163fa5caSBlue Swirl 
556ccdb4c55STony Nguyen             if (TTE_IS_IE(env->dtlb[i].tte)) {
557ccdb4c55STony Nguyen                 attrs->byte_swap = true;
558ccdb4c55STony Nguyen             }
559ccdb4c55STony Nguyen 
560163fa5caSBlue Swirl             /* access ok? */
561163fa5caSBlue Swirl             /* multiple bits in SFSR.FT may be set on TT_DFAULT */
562163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) {
563163fa5caSBlue Swirl                 do_fault = 1;
564163fa5caSBlue Swirl                 sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */
565ec0ceb17SBlue Swirl                 trace_mmu_helper_dfault(address, context, mmu_idx, env->tl);
566163fa5caSBlue Swirl             }
567163fa5caSBlue Swirl             if (rw == 4) {
568163fa5caSBlue Swirl                 if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) {
569163fa5caSBlue Swirl                     do_fault = 1;
570163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NF_E_BIT;
571163fa5caSBlue Swirl                 }
572163fa5caSBlue Swirl             } else {
573163fa5caSBlue Swirl                 if (TTE_IS_NFO(env->dtlb[i].tte)) {
574163fa5caSBlue Swirl                     do_fault = 1;
575163fa5caSBlue Swirl                     sfsr |= SFSR_FT_NFO_BIT;
576163fa5caSBlue Swirl                 }
577163fa5caSBlue Swirl             }
578163fa5caSBlue Swirl 
579163fa5caSBlue Swirl             if (do_fault) {
580163fa5caSBlue Swirl                 /* faults above are reported with TT_DFAULT. */
58127103424SAndreas Färber                 cs->exception_index = TT_DFAULT;
582163fa5caSBlue Swirl             } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) {
583163fa5caSBlue Swirl                 do_fault = 1;
58427103424SAndreas Färber                 cs->exception_index = TT_DPROT;
585163fa5caSBlue Swirl 
586ec0ceb17SBlue Swirl                 trace_mmu_helper_dprot(address, context, mmu_idx, env->tl);
587163fa5caSBlue Swirl             }
588163fa5caSBlue Swirl 
589163fa5caSBlue Swirl             if (!do_fault) {
590163fa5caSBlue Swirl                 *prot = PAGE_READ;
591163fa5caSBlue Swirl                 if (TTE_IS_W_OK(env->dtlb[i].tte)) {
592163fa5caSBlue Swirl                     *prot |= PAGE_WRITE;
593163fa5caSBlue Swirl                 }
594163fa5caSBlue Swirl 
595163fa5caSBlue Swirl                 TTE_SET_USED(env->dtlb[i].tte);
596163fa5caSBlue Swirl 
597163fa5caSBlue Swirl                 return 0;
598163fa5caSBlue Swirl             }
599163fa5caSBlue Swirl 
600163fa5caSBlue Swirl             if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */
601163fa5caSBlue Swirl                 sfsr |= SFSR_OW_BIT; /* overflow (not read before
602163fa5caSBlue Swirl                                         another fault) */
603163fa5caSBlue Swirl             }
604163fa5caSBlue Swirl 
605163fa5caSBlue Swirl             if (env->pstate & PS_PRIV) {
606163fa5caSBlue Swirl                 sfsr |= SFSR_PR_BIT;
607163fa5caSBlue Swirl             }
608163fa5caSBlue Swirl 
609163fa5caSBlue Swirl             /* FIXME: ASI field in SFSR must be set */
610163fa5caSBlue Swirl             env->dmmu.sfsr = sfsr | SFSR_VALID_BIT;
611163fa5caSBlue Swirl 
612163fa5caSBlue Swirl             env->dmmu.sfar = address; /* Fault address register */
613163fa5caSBlue Swirl 
614163fa5caSBlue Swirl             env->dmmu.tag_access = (address & ~0x1fffULL) | context;
615163fa5caSBlue Swirl 
616163fa5caSBlue Swirl             return 1;
617163fa5caSBlue Swirl         }
618163fa5caSBlue Swirl     }
619163fa5caSBlue Swirl 
620ec0ceb17SBlue Swirl     trace_mmu_helper_dmiss(address, context);
621163fa5caSBlue Swirl 
622163fa5caSBlue Swirl     /*
623163fa5caSBlue Swirl      * On MMU misses:
624163fa5caSBlue Swirl      * - UltraSPARC IIi: SFSR and SFAR unmodified
625163fa5caSBlue Swirl      * - JPS1: SFAR updated and some fields of SFSR updated
626163fa5caSBlue Swirl      */
627163fa5caSBlue Swirl     env->dmmu.tag_access = (address & ~0x1fffULL) | context;
62827103424SAndreas Färber     cs->exception_index = TT_DMISS;
629163fa5caSBlue Swirl     return 1;
630163fa5caSBlue Swirl }
631163fa5caSBlue Swirl 
6329bed46e6STony Nguyen static int get_physical_address_code(CPUSPARCState *env, hwaddr *physical,
6339bed46e6STony Nguyen                                      int *prot, MemTxAttrs *attrs,
634163fa5caSBlue Swirl                                      target_ulong address, int mmu_idx)
635163fa5caSBlue Swirl {
6365a59fbceSRichard Henderson     CPUState *cs = env_cpu(env);
637163fa5caSBlue Swirl     unsigned int i;
638163fa5caSBlue Swirl     uint64_t context;
639af7a06baSRichard Henderson     bool is_user = false;
640163fa5caSBlue Swirl 
641af7a06baSRichard Henderson     switch (mmu_idx) {
642af7a06baSRichard Henderson     case MMU_PHYS_IDX:
643af7a06baSRichard Henderson     case MMU_USER_SECONDARY_IDX:
644af7a06baSRichard Henderson     case MMU_KERNEL_SECONDARY_IDX:
645af7a06baSRichard Henderson         g_assert_not_reached();
646af7a06baSRichard Henderson     case MMU_USER_IDX:
647af7a06baSRichard Henderson         is_user = true;
648af7a06baSRichard Henderson         /* fallthru */
649af7a06baSRichard Henderson     case MMU_KERNEL_IDX:
650af7a06baSRichard Henderson         context = env->dmmu.mmu_primary_context & 0x1fff;
651af7a06baSRichard Henderson         break;
652af7a06baSRichard Henderson     default:
653af7a06baSRichard Henderson         context = 0;
654af7a06baSRichard Henderson         break;
655163fa5caSBlue Swirl     }
656163fa5caSBlue Swirl 
657163fa5caSBlue Swirl     if (env->tl == 0) {
658163fa5caSBlue Swirl         /* PRIMARY context */
659163fa5caSBlue Swirl         context = env->dmmu.mmu_primary_context & 0x1fff;
660163fa5caSBlue Swirl     } else {
661163fa5caSBlue Swirl         /* NUCLEUS context */
662163fa5caSBlue Swirl         context = 0;
663163fa5caSBlue Swirl     }
664163fa5caSBlue Swirl 
665163fa5caSBlue Swirl     for (i = 0; i < 64; i++) {
666163fa5caSBlue Swirl         /* ctx match, vaddr match, valid? */
667163fa5caSBlue Swirl         if (ultrasparc_tag_match(&env->itlb[i],
668163fa5caSBlue Swirl                                  address, context, physical)) {
669163fa5caSBlue Swirl             /* access ok? */
670163fa5caSBlue Swirl             if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) {
671163fa5caSBlue Swirl                 /* Fault status register */
672163fa5caSBlue Swirl                 if (env->immu.sfsr & SFSR_VALID_BIT) {
673163fa5caSBlue Swirl                     env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before
674163fa5caSBlue Swirl                                                      another fault) */
675163fa5caSBlue Swirl                 } else {
676163fa5caSBlue Swirl                     env->immu.sfsr = 0;
677163fa5caSBlue Swirl                 }
678163fa5caSBlue Swirl                 if (env->pstate & PS_PRIV) {
679163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_PR_BIT;
680163fa5caSBlue Swirl                 }
681163fa5caSBlue Swirl                 if (env->tl > 0) {
682163fa5caSBlue Swirl                     env->immu.sfsr |= SFSR_CT_NUCLEUS;
683163fa5caSBlue Swirl                 }
684163fa5caSBlue Swirl 
685163fa5caSBlue Swirl                 /* FIXME: ASI field in SFSR must be set */
686163fa5caSBlue Swirl                 env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT;
68727103424SAndreas Färber                 cs->exception_index = TT_TFAULT;
688163fa5caSBlue Swirl 
689163fa5caSBlue Swirl                 env->immu.tag_access = (address & ~0x1fffULL) | context;
690163fa5caSBlue Swirl 
691ec0ceb17SBlue Swirl                 trace_mmu_helper_tfault(address, context);
692163fa5caSBlue Swirl 
693163fa5caSBlue Swirl                 return 1;
694163fa5caSBlue Swirl             }
695163fa5caSBlue Swirl             *prot = PAGE_EXEC;
696163fa5caSBlue Swirl             TTE_SET_USED(env->itlb[i].tte);
697163fa5caSBlue Swirl             return 0;
698163fa5caSBlue Swirl         }
699163fa5caSBlue Swirl     }
700163fa5caSBlue Swirl 
701ec0ceb17SBlue Swirl     trace_mmu_helper_tmiss(address, context);
702163fa5caSBlue Swirl 
703163fa5caSBlue Swirl     /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
704163fa5caSBlue Swirl     env->immu.tag_access = (address & ~0x1fffULL) | context;
70527103424SAndreas Färber     cs->exception_index = TT_TMISS;
706163fa5caSBlue Swirl     return 1;
707163fa5caSBlue Swirl }
708163fa5caSBlue Swirl 
709a8170e5eSAvi Kivity static int get_physical_address(CPUSPARCState *env, hwaddr *physical,
7109bed46e6STony Nguyen                                 int *prot, int *access_index, MemTxAttrs *attrs,
711163fa5caSBlue Swirl                                 target_ulong address, int rw, int mmu_idx,
712163fa5caSBlue Swirl                                 target_ulong *page_size)
713163fa5caSBlue Swirl {
714163fa5caSBlue Swirl     /* ??? We treat everything as a small page, then explicitly flush
715163fa5caSBlue Swirl        everything when an entry is evicted.  */
716163fa5caSBlue Swirl     *page_size = TARGET_PAGE_SIZE;
717163fa5caSBlue Swirl 
718163fa5caSBlue Swirl     /* safety net to catch wrong softmmu index use from dynamic code */
719163fa5caSBlue Swirl     if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) {
720ec0ceb17SBlue Swirl         if (rw == 2) {
721ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx,
722ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_primary_context,
723ec0ceb17SBlue Swirl                                                 env->dmmu.mmu_secondary_context,
724ec0ceb17SBlue Swirl                                                 address);
725ec0ceb17SBlue Swirl         } else {
726ec0ceb17SBlue Swirl             trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx,
727163fa5caSBlue Swirl                                                 env->dmmu.mmu_primary_context,
728163fa5caSBlue Swirl                                                 env->dmmu.mmu_secondary_context,
729163fa5caSBlue Swirl                                                 address);
730163fa5caSBlue Swirl         }
731ec0ceb17SBlue Swirl     }
732163fa5caSBlue Swirl 
733af7a06baSRichard Henderson     if (mmu_idx == MMU_PHYS_IDX) {
734af7a06baSRichard Henderson         *physical = ultrasparc_truncate_physical(address);
735af7a06baSRichard Henderson         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
736af7a06baSRichard Henderson         return 0;
737af7a06baSRichard Henderson     }
738af7a06baSRichard Henderson 
739163fa5caSBlue Swirl     if (rw == 2) {
7409bed46e6STony Nguyen         return get_physical_address_code(env, physical, prot, attrs, address,
741163fa5caSBlue Swirl                                          mmu_idx);
742163fa5caSBlue Swirl     } else {
7439bed46e6STony Nguyen         return get_physical_address_data(env, physical, prot, attrs, address,
7449bed46e6STony Nguyen                                          rw, mmu_idx);
745163fa5caSBlue Swirl     }
746163fa5caSBlue Swirl }
747163fa5caSBlue Swirl 
748163fa5caSBlue Swirl /* Perform address translation */
749e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
750e84942f2SRichard Henderson                         MMUAccessType access_type, int mmu_idx,
751e84942f2SRichard Henderson                         bool probe, uintptr_t retaddr)
752163fa5caSBlue Swirl {
7537510454eSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
7547510454eSAndreas Färber     CPUSPARCState *env = &cpu->env;
7551658dd32SBlue Swirl     target_ulong vaddr;
756a8170e5eSAvi Kivity     hwaddr paddr;
757163fa5caSBlue Swirl     target_ulong page_size;
7589bed46e6STony Nguyen     MemTxAttrs attrs = {};
759163fa5caSBlue Swirl     int error_code = 0, prot, access_index;
760163fa5caSBlue Swirl 
7611658dd32SBlue Swirl     address &= TARGET_PAGE_MASK;
7629bed46e6STony Nguyen     error_code = get_physical_address(env, &paddr, &prot, &access_index, &attrs,
763e84942f2SRichard Henderson                                       address, access_type,
764e84942f2SRichard Henderson                                       mmu_idx, &page_size);
765e84942f2SRichard Henderson     if (likely(error_code == 0)) {
7661658dd32SBlue Swirl         vaddr = address;
767163fa5caSBlue Swirl 
768ec0ceb17SBlue Swirl         trace_mmu_helper_mmu_fault(address, paddr, mmu_idx, env->tl,
769163fa5caSBlue Swirl                                    env->dmmu.mmu_primary_context,
770163fa5caSBlue Swirl                                    env->dmmu.mmu_secondary_context);
771163fa5caSBlue Swirl 
7729bed46e6STony Nguyen         tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, prot, mmu_idx,
7739bed46e6STony Nguyen                                 page_size);
774e84942f2SRichard Henderson         return true;
775163fa5caSBlue Swirl     }
776e84942f2SRichard Henderson     if (probe) {
777e84942f2SRichard Henderson         return false;
778e84942f2SRichard Henderson     }
779e84942f2SRichard Henderson     cpu_loop_exit_restore(cs, retaddr);
780163fa5caSBlue Swirl }
781163fa5caSBlue Swirl 
782fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env)
783163fa5caSBlue Swirl {
784163fa5caSBlue Swirl     unsigned int i;
785163fa5caSBlue Swirl     const char *mask;
786163fa5caSBlue Swirl 
787fad866daSMarkus Armbruster     qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %"
788163fa5caSBlue Swirl                 PRId64 "\n",
789163fa5caSBlue Swirl                 env->dmmu.mmu_primary_context,
790163fa5caSBlue Swirl                 env->dmmu.mmu_secondary_context);
791fad866daSMarkus Armbruster     qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64
792d00a2334SArtyom Tarasenko                 "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target);
793163fa5caSBlue Swirl     if ((env->lsu & DMMU_E) == 0) {
794fad866daSMarkus Armbruster         qemu_printf("DMMU disabled\n");
795163fa5caSBlue Swirl     } else {
796fad866daSMarkus Armbruster         qemu_printf("DMMU dump\n");
797163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
798163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->dtlb[i].tte)) {
799163fa5caSBlue Swirl             default:
800163fa5caSBlue Swirl             case 0x0:
801163fa5caSBlue Swirl                 mask = "  8k";
802163fa5caSBlue Swirl                 break;
803163fa5caSBlue Swirl             case 0x1:
804163fa5caSBlue Swirl                 mask = " 64k";
805163fa5caSBlue Swirl                 break;
806163fa5caSBlue Swirl             case 0x2:
807163fa5caSBlue Swirl                 mask = "512k";
808163fa5caSBlue Swirl                 break;
809163fa5caSBlue Swirl             case 0x3:
810163fa5caSBlue Swirl                 mask = "  4M";
811163fa5caSBlue Swirl                 break;
812163fa5caSBlue Swirl             }
813163fa5caSBlue Swirl             if (TTE_IS_VALID(env->dtlb[i].tte)) {
814fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
815ccdb4c55STony Nguyen                             ", %s, %s, %s, %s, ie %s, ctx %" PRId64 " %s\n",
816163fa5caSBlue Swirl                             i,
817163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)~0x1fffULL,
818163fa5caSBlue Swirl                             TTE_PA(env->dtlb[i].tte),
819163fa5caSBlue Swirl                             mask,
820163fa5caSBlue Swirl                             TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user",
821163fa5caSBlue Swirl                             TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO",
822163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->dtlb[i].tte) ?
823163fa5caSBlue Swirl                             "locked" : "unlocked",
824ccdb4c55STony Nguyen                             TTE_IS_IE(env->dtlb[i].tte) ?
825ccdb4c55STony Nguyen                             "yes" : "no",
826163fa5caSBlue Swirl                             env->dtlb[i].tag & (uint64_t)0x1fffULL,
827163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->dtlb[i].tte) ?
828163fa5caSBlue Swirl                             "global" : "local");
829163fa5caSBlue Swirl             }
830163fa5caSBlue Swirl         }
831163fa5caSBlue Swirl     }
832163fa5caSBlue Swirl     if ((env->lsu & IMMU_E) == 0) {
833fad866daSMarkus Armbruster         qemu_printf("IMMU disabled\n");
834163fa5caSBlue Swirl     } else {
835fad866daSMarkus Armbruster         qemu_printf("IMMU dump\n");
836163fa5caSBlue Swirl         for (i = 0; i < 64; i++) {
837163fa5caSBlue Swirl             switch (TTE_PGSIZE(env->itlb[i].tte)) {
838163fa5caSBlue Swirl             default:
839163fa5caSBlue Swirl             case 0x0:
840163fa5caSBlue Swirl                 mask = "  8k";
841163fa5caSBlue Swirl                 break;
842163fa5caSBlue Swirl             case 0x1:
843163fa5caSBlue Swirl                 mask = " 64k";
844163fa5caSBlue Swirl                 break;
845163fa5caSBlue Swirl             case 0x2:
846163fa5caSBlue Swirl                 mask = "512k";
847163fa5caSBlue Swirl                 break;
848163fa5caSBlue Swirl             case 0x3:
849163fa5caSBlue Swirl                 mask = "  4M";
850163fa5caSBlue Swirl                 break;
851163fa5caSBlue Swirl             }
852163fa5caSBlue Swirl             if (TTE_IS_VALID(env->itlb[i].tte)) {
853fad866daSMarkus Armbruster                 qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx"
854163fa5caSBlue Swirl                             ", %s, %s, %s, ctx %" PRId64 " %s\n",
855163fa5caSBlue Swirl                             i,
856163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)~0x1fffULL,
857163fa5caSBlue Swirl                             TTE_PA(env->itlb[i].tte),
858163fa5caSBlue Swirl                             mask,
859163fa5caSBlue Swirl                             TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user",
860163fa5caSBlue Swirl                             TTE_IS_LOCKED(env->itlb[i].tte) ?
861163fa5caSBlue Swirl                             "locked" : "unlocked",
862163fa5caSBlue Swirl                             env->itlb[i].tag & (uint64_t)0x1fffULL,
863163fa5caSBlue Swirl                             TTE_IS_GLOBAL(env->itlb[i].tte) ?
864163fa5caSBlue Swirl                             "global" : "local");
865163fa5caSBlue Swirl             }
866163fa5caSBlue Swirl         }
867163fa5caSBlue Swirl     }
868163fa5caSBlue Swirl }
869163fa5caSBlue Swirl 
870163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */
871163fa5caSBlue Swirl 
872a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys,
873163fa5caSBlue Swirl                                    target_ulong addr, int rw, int mmu_idx)
874163fa5caSBlue Swirl {
875163fa5caSBlue Swirl     target_ulong page_size;
876163fa5caSBlue Swirl     int prot, access_index;
8779bed46e6STony Nguyen     MemTxAttrs attrs = {};
878163fa5caSBlue Swirl 
8799bed46e6STony Nguyen     return get_physical_address(env, phys, &prot, &access_index, &attrs, addr,
8809bed46e6STony Nguyen                                 rw, mmu_idx, &page_size);
881163fa5caSBlue Swirl }
882163fa5caSBlue Swirl 
883163fa5caSBlue Swirl #if defined(TARGET_SPARC64)
884a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
885163fa5caSBlue Swirl                                            int mmu_idx)
886163fa5caSBlue Swirl {
887a8170e5eSAvi Kivity     hwaddr phys_addr;
888163fa5caSBlue Swirl 
889163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) {
890163fa5caSBlue Swirl         return -1;
891163fa5caSBlue Swirl     }
892163fa5caSBlue Swirl     return phys_addr;
893163fa5caSBlue Swirl }
894163fa5caSBlue Swirl #endif
895163fa5caSBlue Swirl 
89600b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
897163fa5caSBlue Swirl {
89800b941e5SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
89900b941e5SAndreas Färber     CPUSPARCState *env = &cpu->env;
900a8170e5eSAvi Kivity     hwaddr phys_addr;
90197ed5ccdSBenjamin Herrenschmidt     int mmu_idx = cpu_mmu_index(env, false);
902163fa5caSBlue Swirl 
903163fa5caSBlue Swirl     if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) {
904163fa5caSBlue Swirl         if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) {
905163fa5caSBlue Swirl             return -1;
906163fa5caSBlue Swirl         }
907163fa5caSBlue Swirl     }
908163fa5caSBlue Swirl     return phys_addr;
909163fa5caSBlue Swirl }
910163fa5caSBlue Swirl #endif
911