1163fa5caSBlue Swirl /* 2163fa5caSBlue Swirl * Sparc MMU helpers 3163fa5caSBlue Swirl * 4163fa5caSBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 5163fa5caSBlue Swirl * 6163fa5caSBlue Swirl * This library is free software; you can redistribute it and/or 7163fa5caSBlue Swirl * modify it under the terms of the GNU Lesser General Public 8163fa5caSBlue Swirl * License as published by the Free Software Foundation; either 95650b549SChetan Pant * version 2.1 of the License, or (at your option) any later version. 10163fa5caSBlue Swirl * 11163fa5caSBlue Swirl * This library is distributed in the hope that it will be useful, 12163fa5caSBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13163fa5caSBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14163fa5caSBlue Swirl * Lesser General Public License for more details. 15163fa5caSBlue Swirl * 16163fa5caSBlue Swirl * You should have received a copy of the GNU Lesser General Public 17163fa5caSBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18163fa5caSBlue Swirl */ 19163fa5caSBlue Swirl 20db5ebe5fSPeter Maydell #include "qemu/osdep.h" 21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 22163fa5caSBlue Swirl #include "cpu.h" 23a9f5ab92SPhilippe Mathieu-Daudé #include "exec/cputlb.h" 24efe25c26SRichard Henderson #include "accel/tcg/cpu-mmu-index.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 264d43552aSPierrick Bouvier #include "exec/tlb-flags.h" 27*342e313dSPierrick Bouvier #include "system/memory.h" 28fad866daSMarkus Armbruster #include "qemu/qemu-print.h" 29ec0ceb17SBlue Swirl #include "trace.h" 30163fa5caSBlue Swirl 31163fa5caSBlue Swirl /* Sparc MMU emulation */ 32163fa5caSBlue Swirl 33163fa5caSBlue Swirl #ifndef TARGET_SPARC64 34163fa5caSBlue Swirl /* 35163fa5caSBlue Swirl * Sparc V8 Reference MMU (SRMMU) 36163fa5caSBlue Swirl */ 37163fa5caSBlue Swirl static const int access_table[8][8] = { 38163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 12, 12 }, 39163fa5caSBlue Swirl { 0, 0, 0, 0, 8, 0, 0, 0 }, 40163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 12, 12 }, 41163fa5caSBlue Swirl { 8, 8, 0, 0, 0, 8, 0, 0 }, 42163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 8, 12, 12 }, 43163fa5caSBlue Swirl { 8, 0, 8, 0, 8, 0, 8, 0 }, 44163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 12, 12 }, 45163fa5caSBlue Swirl { 8, 8, 8, 0, 8, 8, 8, 0 } 46163fa5caSBlue Swirl }; 47163fa5caSBlue Swirl 48163fa5caSBlue Swirl static const int perm_table[2][8] = { 49163fa5caSBlue Swirl { 50163fa5caSBlue Swirl PAGE_READ, 51163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 52163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 53163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 54163fa5caSBlue Swirl PAGE_EXEC, 55163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 56163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 57163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC 58163fa5caSBlue Swirl }, 59163fa5caSBlue Swirl { 60163fa5caSBlue Swirl PAGE_READ, 61163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE, 62163fa5caSBlue Swirl PAGE_READ | PAGE_EXEC, 63163fa5caSBlue Swirl PAGE_READ | PAGE_WRITE | PAGE_EXEC, 64163fa5caSBlue Swirl PAGE_EXEC, 65163fa5caSBlue Swirl PAGE_READ, 66163fa5caSBlue Swirl 0, 67163fa5caSBlue Swirl 0, 68163fa5caSBlue Swirl } 69163fa5caSBlue Swirl }; 70163fa5caSBlue Swirl 7171b7794bSRichard Henderson static int get_physical_address(CPUSPARCState *env, CPUTLBEntryFull *full, 7271b7794bSRichard Henderson int *access_index, target_ulong address, 7371b7794bSRichard Henderson int rw, int mmu_idx) 74163fa5caSBlue Swirl { 75163fa5caSBlue Swirl int access_perms = 0; 76a8170e5eSAvi Kivity hwaddr pde_ptr; 77163fa5caSBlue Swirl uint32_t pde; 78163fa5caSBlue Swirl int error_code = 0, is_dirty, is_user; 79163fa5caSBlue Swirl unsigned long page_offset; 805a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 813c818dfcSPeter Maydell MemTxResult result; 82163fa5caSBlue Swirl 83163fa5caSBlue Swirl is_user = mmu_idx == MMU_USER_IDX; 84163fa5caSBlue Swirl 85af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 8671b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 87163fa5caSBlue Swirl /* Boot mode: instruction fetches are taken from PROM */ 88576e1c4cSIgor Mammedov if (rw == 2 && (env->mmuregs[0] & env->def.mmu_bm)) { 8971b7794bSRichard Henderson full->phys_addr = env->prom_addr | (address & 0x7ffffULL); 9071b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_EXEC; 91163fa5caSBlue Swirl return 0; 92163fa5caSBlue Swirl } 9371b7794bSRichard Henderson full->phys_addr = address; 9471b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 95163fa5caSBlue Swirl return 0; 96163fa5caSBlue Swirl } 97163fa5caSBlue Swirl 98163fa5caSBlue Swirl *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user ? 0 : 1); 9971b7794bSRichard Henderson full->phys_addr = 0xffffffffffff0000ULL; 100163fa5caSBlue Swirl 101163fa5caSBlue Swirl /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 102163fa5caSBlue Swirl /* Context base + context number */ 103163fa5caSBlue Swirl pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 1043c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result); 1053c818dfcSPeter Maydell if (result != MEMTX_OK) { 1063c818dfcSPeter Maydell return 4 << 2; /* Translation fault, L = 0 */ 1073c818dfcSPeter Maydell } 108163fa5caSBlue Swirl 109163fa5caSBlue Swirl /* Ctx pde */ 110163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 111163fa5caSBlue Swirl default: 112163fa5caSBlue Swirl case 0: /* Invalid */ 113163fa5caSBlue Swirl return 1 << 2; 114163fa5caSBlue Swirl case 2: /* L0 PTE, maybe should not happen? */ 115163fa5caSBlue Swirl case 3: /* Reserved */ 116163fa5caSBlue Swirl return 4 << 2; 117163fa5caSBlue Swirl case 1: /* L0 PDE */ 118163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 1193c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1203c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1213c818dfcSPeter Maydell if (result != MEMTX_OK) { 1223c818dfcSPeter Maydell return (1 << 8) | (4 << 2); /* Translation fault, L = 1 */ 1233c818dfcSPeter Maydell } 124163fa5caSBlue Swirl 125163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 126163fa5caSBlue Swirl default: 127163fa5caSBlue Swirl case 0: /* Invalid */ 128163fa5caSBlue Swirl return (1 << 8) | (1 << 2); 129163fa5caSBlue Swirl case 3: /* Reserved */ 130163fa5caSBlue Swirl return (1 << 8) | (4 << 2); 131163fa5caSBlue Swirl case 1: /* L1 PDE */ 132163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 1333c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1343c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1353c818dfcSPeter Maydell if (result != MEMTX_OK) { 1363c818dfcSPeter Maydell return (2 << 8) | (4 << 2); /* Translation fault, L = 2 */ 1373c818dfcSPeter Maydell } 138163fa5caSBlue Swirl 139163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 140163fa5caSBlue Swirl default: 141163fa5caSBlue Swirl case 0: /* Invalid */ 142163fa5caSBlue Swirl return (2 << 8) | (1 << 2); 143163fa5caSBlue Swirl case 3: /* Reserved */ 144163fa5caSBlue Swirl return (2 << 8) | (4 << 2); 145163fa5caSBlue Swirl case 1: /* L2 PDE */ 146163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 1473c818dfcSPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 1483c818dfcSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1493c818dfcSPeter Maydell if (result != MEMTX_OK) { 1503c818dfcSPeter Maydell return (3 << 8) | (4 << 2); /* Translation fault, L = 3 */ 1513c818dfcSPeter Maydell } 152163fa5caSBlue Swirl 153163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 154163fa5caSBlue Swirl default: 155163fa5caSBlue Swirl case 0: /* Invalid */ 156163fa5caSBlue Swirl return (3 << 8) | (1 << 2); 157163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 158163fa5caSBlue Swirl case 3: /* Reserved */ 159163fa5caSBlue Swirl return (3 << 8) | (4 << 2); 160163fa5caSBlue Swirl case 2: /* L3 PTE */ 1611658dd32SBlue Swirl page_offset = 0; 162163fa5caSBlue Swirl } 16371b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 164163fa5caSBlue Swirl break; 165163fa5caSBlue Swirl case 2: /* L2 PTE */ 1661658dd32SBlue Swirl page_offset = address & 0x3f000; 16771b7794bSRichard Henderson full->lg_page_size = 18; 168163fa5caSBlue Swirl } 169163fa5caSBlue Swirl break; 170163fa5caSBlue Swirl case 2: /* L1 PTE */ 1711658dd32SBlue Swirl page_offset = address & 0xfff000; 17271b7794bSRichard Henderson full->lg_page_size = 24; 17371b7794bSRichard Henderson break; 174163fa5caSBlue Swirl } 175163fa5caSBlue Swirl } 176163fa5caSBlue Swirl 177163fa5caSBlue Swirl /* check access */ 178163fa5caSBlue Swirl access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 179163fa5caSBlue Swirl error_code = access_table[*access_index][access_perms]; 180163fa5caSBlue Swirl if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) { 181163fa5caSBlue Swirl return error_code; 182163fa5caSBlue Swirl } 183163fa5caSBlue Swirl 184163fa5caSBlue Swirl /* update page modified and dirty bits */ 185163fa5caSBlue Swirl is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 186163fa5caSBlue Swirl if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 187163fa5caSBlue Swirl pde |= PG_ACCESSED_MASK; 188163fa5caSBlue Swirl if (is_dirty) { 189163fa5caSBlue Swirl pde |= PG_MODIFIED_MASK; 190163fa5caSBlue Swirl } 1912198a121SEdgar E. Iglesias stl_phys_notdirty(cs->as, pde_ptr, pde); 192163fa5caSBlue Swirl } 193163fa5caSBlue Swirl 194163fa5caSBlue Swirl /* the page can be put in the TLB */ 19571b7794bSRichard Henderson full->prot = perm_table[is_user][access_perms]; 196163fa5caSBlue Swirl if (!(pde & PG_MODIFIED_MASK)) { 197163fa5caSBlue Swirl /* only set write access if already dirty... otherwise wait 198163fa5caSBlue Swirl for dirty access */ 19971b7794bSRichard Henderson full->prot &= ~PAGE_WRITE; 200163fa5caSBlue Swirl } 201163fa5caSBlue Swirl 202163fa5caSBlue Swirl /* Even if large ptes, we map only one 4KB page in the cache to 203163fa5caSBlue Swirl avoid filling it too fast */ 20471b7794bSRichard Henderson full->phys_addr = ((hwaddr)(pde & PTE_ADDR_MASK) << 4) + page_offset; 205163fa5caSBlue Swirl return error_code; 206163fa5caSBlue Swirl } 207163fa5caSBlue Swirl 208163fa5caSBlue Swirl /* Perform address translation */ 209e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 210e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 211e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 212163fa5caSBlue Swirl { 21377976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 21471b7794bSRichard Henderson CPUTLBEntryFull full = {}; 215163fa5caSBlue Swirl target_ulong vaddr; 21671b7794bSRichard Henderson int error_code = 0, access_index; 217163fa5caSBlue Swirl 218e84942f2SRichard Henderson /* 219e84942f2SRichard Henderson * TODO: If we ever need tlb_vaddr_to_host for this target, 220e84942f2SRichard Henderson * then we must figure out how to manipulate FSR and FAR 221e84942f2SRichard Henderson * when both MMU_NF and probe are set. In the meantime, 222e84942f2SRichard Henderson * do not support this use case. 223e84942f2SRichard Henderson */ 224e84942f2SRichard Henderson assert(!probe); 225e84942f2SRichard Henderson 2261658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 22771b7794bSRichard Henderson error_code = get_physical_address(env, &full, &access_index, 22871b7794bSRichard Henderson address, access_type, mmu_idx); 2291658dd32SBlue Swirl vaddr = address; 230e84942f2SRichard Henderson if (likely(error_code == 0)) { 231339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, 232e84942f2SRichard Henderson "Translate at %" VADDR_PRIx " -> " 233883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx ", vaddr " TARGET_FMT_lx "\n", 23471b7794bSRichard Henderson address, full.phys_addr, vaddr); 23571b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, vaddr, &full); 236e84942f2SRichard Henderson return true; 237163fa5caSBlue Swirl } 238163fa5caSBlue Swirl 239163fa5caSBlue Swirl if (env->mmuregs[3]) { /* Fault status register */ 240163fa5caSBlue Swirl env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 241163fa5caSBlue Swirl } 242163fa5caSBlue Swirl env->mmuregs[3] |= (access_index << 5) | error_code | 2; 243163fa5caSBlue Swirl env->mmuregs[4] = address; /* Fault address register */ 244163fa5caSBlue Swirl 245163fa5caSBlue Swirl if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 246163fa5caSBlue Swirl /* No fault mode: if a mapping is available, just override 247163fa5caSBlue Swirl permissions. If no mapping is available, redirect accesses to 248163fa5caSBlue Swirl neverland. Fake/overridden mappings will be flushed when 249163fa5caSBlue Swirl switching to normal mode. */ 25071b7794bSRichard Henderson full.prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 25171b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, vaddr, &full); 252e84942f2SRichard Henderson return true; 253163fa5caSBlue Swirl } else { 254e84942f2SRichard Henderson if (access_type == MMU_INST_FETCH) { 25527103424SAndreas Färber cs->exception_index = TT_TFAULT; 256163fa5caSBlue Swirl } else { 25727103424SAndreas Färber cs->exception_index = TT_DFAULT; 258163fa5caSBlue Swirl } 259e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 260163fa5caSBlue Swirl } 261163fa5caSBlue Swirl } 262163fa5caSBlue Swirl 263c5f9864eSAndreas Färber target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev) 264163fa5caSBlue Swirl { 2655a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 266a8170e5eSAvi Kivity hwaddr pde_ptr; 267163fa5caSBlue Swirl uint32_t pde; 268d86a9ad3SPeter Maydell MemTxResult result; 269d86a9ad3SPeter Maydell 270d86a9ad3SPeter Maydell /* 271d86a9ad3SPeter Maydell * TODO: MMU probe operations are supposed to set the fault 272d86a9ad3SPeter Maydell * status registers, but we don't do this. 273d86a9ad3SPeter Maydell */ 274163fa5caSBlue Swirl 275163fa5caSBlue Swirl /* Context base + context number */ 276a8170e5eSAvi Kivity pde_ptr = (hwaddr)(env->mmuregs[1] << 4) + 277163fa5caSBlue Swirl (env->mmuregs[2] << 2); 278d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, MEMTXATTRS_UNSPECIFIED, &result); 279d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 280d86a9ad3SPeter Maydell return 0; 281d86a9ad3SPeter Maydell } 282163fa5caSBlue Swirl 283163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 284163fa5caSBlue Swirl default: 285163fa5caSBlue Swirl case 0: /* Invalid */ 286163fa5caSBlue Swirl case 2: /* PTE, maybe should not happen? */ 287163fa5caSBlue Swirl case 3: /* Reserved */ 288163fa5caSBlue Swirl return 0; 289163fa5caSBlue Swirl case 1: /* L1 PDE */ 290163fa5caSBlue Swirl if (mmulev == 3) { 291163fa5caSBlue Swirl return pde; 292163fa5caSBlue Swirl } 293163fa5caSBlue Swirl pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 294d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 295d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 296d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 297d86a9ad3SPeter Maydell return 0; 298d86a9ad3SPeter Maydell } 299163fa5caSBlue Swirl 300163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 301163fa5caSBlue Swirl default: 302163fa5caSBlue Swirl case 0: /* Invalid */ 303163fa5caSBlue Swirl case 3: /* Reserved */ 304163fa5caSBlue Swirl return 0; 305163fa5caSBlue Swirl case 2: /* L1 PTE */ 306163fa5caSBlue Swirl return pde; 307163fa5caSBlue Swirl case 1: /* L2 PDE */ 308163fa5caSBlue Swirl if (mmulev == 2) { 309163fa5caSBlue Swirl return pde; 310163fa5caSBlue Swirl } 311163fa5caSBlue Swirl pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 312d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 313d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 314d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 315d86a9ad3SPeter Maydell return 0; 316d86a9ad3SPeter Maydell } 317163fa5caSBlue Swirl 318163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 319163fa5caSBlue Swirl default: 320163fa5caSBlue Swirl case 0: /* Invalid */ 321163fa5caSBlue Swirl case 3: /* Reserved */ 322163fa5caSBlue Swirl return 0; 323163fa5caSBlue Swirl case 2: /* L2 PTE */ 324163fa5caSBlue Swirl return pde; 325163fa5caSBlue Swirl case 1: /* L3 PDE */ 326163fa5caSBlue Swirl if (mmulev == 1) { 327163fa5caSBlue Swirl return pde; 328163fa5caSBlue Swirl } 329163fa5caSBlue Swirl pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 330d86a9ad3SPeter Maydell pde = address_space_ldl(cs->as, pde_ptr, 331d86a9ad3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 332d86a9ad3SPeter Maydell if (result != MEMTX_OK) { 333d86a9ad3SPeter Maydell return 0; 334d86a9ad3SPeter Maydell } 335163fa5caSBlue Swirl 336163fa5caSBlue Swirl switch (pde & PTE_ENTRYTYPE_MASK) { 337163fa5caSBlue Swirl default: 338163fa5caSBlue Swirl case 0: /* Invalid */ 339163fa5caSBlue Swirl case 1: /* PDE, should not happen */ 340163fa5caSBlue Swirl case 3: /* Reserved */ 341163fa5caSBlue Swirl return 0; 342163fa5caSBlue Swirl case 2: /* L3 PTE */ 343163fa5caSBlue Swirl return pde; 344163fa5caSBlue Swirl } 345163fa5caSBlue Swirl } 346163fa5caSBlue Swirl } 347163fa5caSBlue Swirl } 348163fa5caSBlue Swirl return 0; 349163fa5caSBlue Swirl } 350163fa5caSBlue Swirl 351fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 352163fa5caSBlue Swirl { 3535a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 354163fa5caSBlue Swirl target_ulong va, va1, va2; 355163fa5caSBlue Swirl unsigned int n, m, o; 3569dffeec2SPeter Maydell hwaddr pa; 357163fa5caSBlue Swirl uint32_t pde; 358163fa5caSBlue Swirl 359883f2c59SPhilippe Mathieu-Daudé qemu_printf("Root ptr: " HWADDR_FMT_plx ", ctx: %d\n", 360a8170e5eSAvi Kivity (hwaddr)env->mmuregs[1] << 4, env->mmuregs[2]); 361163fa5caSBlue Swirl for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 362163fa5caSBlue Swirl pde = mmu_probe(env, va, 2); 363163fa5caSBlue Swirl if (pde) { 36400b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va); 365883f2c59SPhilippe Mathieu-Daudé qemu_printf("VA: " TARGET_FMT_lx ", PA: " HWADDR_FMT_plx 366163fa5caSBlue Swirl " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 367163fa5caSBlue Swirl for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 368163fa5caSBlue Swirl pde = mmu_probe(env, va1, 1); 369163fa5caSBlue Swirl if (pde) { 37000b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va1); 371fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 372883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx " PDE: " TARGET_FMT_lx "\n", 373163fa5caSBlue Swirl va1, pa, pde); 374163fa5caSBlue Swirl for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 375163fa5caSBlue Swirl pde = mmu_probe(env, va2, 0); 376163fa5caSBlue Swirl if (pde) { 37700b941e5SAndreas Färber pa = cpu_get_phys_page_debug(cs, va2); 378fad866daSMarkus Armbruster qemu_printf(" VA: " TARGET_FMT_lx ", PA: " 379883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx " PTE: " 380163fa5caSBlue Swirl TARGET_FMT_lx "\n", 381163fa5caSBlue Swirl va2, pa, pde); 382163fa5caSBlue Swirl } 383163fa5caSBlue Swirl } 384163fa5caSBlue Swirl } 385163fa5caSBlue Swirl } 386163fa5caSBlue Swirl } 387163fa5caSBlue Swirl } 388163fa5caSBlue Swirl } 389163fa5caSBlue Swirl 390163fa5caSBlue Swirl /* Gdb expects all registers windows to be flushed in ram. This function handles 391163fa5caSBlue Swirl * reads (and only reads) in stack frames as if windows were flushed. We assume 392163fa5caSBlue Swirl * that the sparc ABI is followed. 393163fa5caSBlue Swirl */ 394f3659eeeSAndreas Färber int sparc_cpu_memory_rw_debug(CPUState *cs, vaddr address, 395581ca582SRichard Henderson uint8_t *buf, size_t len, bool is_write) 396163fa5caSBlue Swirl { 39777976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 398f3659eeeSAndreas Färber target_ulong addr = address; 399163fa5caSBlue Swirl int i; 400163fa5caSBlue Swirl int len1; 401163fa5caSBlue Swirl int cwp = env->cwp; 402163fa5caSBlue Swirl 403163fa5caSBlue Swirl if (!is_write) { 404163fa5caSBlue Swirl for (i = 0; i < env->nwindows; i++) { 405163fa5caSBlue Swirl int off; 406163fa5caSBlue Swirl target_ulong fp = env->regbase[cwp * 16 + 22]; 407163fa5caSBlue Swirl 408163fa5caSBlue Swirl /* Assume fp == 0 means end of frame. */ 409163fa5caSBlue Swirl if (fp == 0) { 410163fa5caSBlue Swirl break; 411163fa5caSBlue Swirl } 412163fa5caSBlue Swirl 413163fa5caSBlue Swirl cwp = cpu_cwp_inc(env, cwp + 1); 414163fa5caSBlue Swirl 415163fa5caSBlue Swirl /* Invalid window ? */ 416163fa5caSBlue Swirl if (env->wim & (1 << cwp)) { 417163fa5caSBlue Swirl break; 418163fa5caSBlue Swirl } 419163fa5caSBlue Swirl 420163fa5caSBlue Swirl /* According to the ABI, the stack is growing downward. */ 421163fa5caSBlue Swirl if (addr + len < fp) { 422163fa5caSBlue Swirl break; 423163fa5caSBlue Swirl } 424163fa5caSBlue Swirl 425163fa5caSBlue Swirl /* Not in this frame. */ 426163fa5caSBlue Swirl if (addr > fp + 64) { 427163fa5caSBlue Swirl continue; 428163fa5caSBlue Swirl } 429163fa5caSBlue Swirl 430163fa5caSBlue Swirl /* Handle access before this window. */ 431163fa5caSBlue Swirl if (addr < fp) { 432163fa5caSBlue Swirl len1 = fp - addr; 433f17ec444SAndreas Färber if (cpu_memory_rw_debug(cs, addr, buf, len1, is_write) != 0) { 434163fa5caSBlue Swirl return -1; 435163fa5caSBlue Swirl } 436163fa5caSBlue Swirl addr += len1; 437163fa5caSBlue Swirl len -= len1; 438163fa5caSBlue Swirl buf += len1; 439163fa5caSBlue Swirl } 440163fa5caSBlue Swirl 441163fa5caSBlue Swirl /* Access byte per byte to registers. Not very efficient but speed 442163fa5caSBlue Swirl * is not critical. 443163fa5caSBlue Swirl */ 444163fa5caSBlue Swirl off = addr - fp; 445163fa5caSBlue Swirl len1 = 64 - off; 446163fa5caSBlue Swirl 447163fa5caSBlue Swirl if (len1 > len) { 448163fa5caSBlue Swirl len1 = len; 449163fa5caSBlue Swirl } 450163fa5caSBlue Swirl 451163fa5caSBlue Swirl for (; len1; len1--) { 452163fa5caSBlue Swirl int reg = cwp * 16 + 8 + (off >> 2); 453163fa5caSBlue Swirl union { 454163fa5caSBlue Swirl uint32_t v; 455163fa5caSBlue Swirl uint8_t c[4]; 456163fa5caSBlue Swirl } u; 457163fa5caSBlue Swirl u.v = cpu_to_be32(env->regbase[reg]); 458163fa5caSBlue Swirl *buf++ = u.c[off & 3]; 459163fa5caSBlue Swirl addr++; 460163fa5caSBlue Swirl len--; 461163fa5caSBlue Swirl off++; 462163fa5caSBlue Swirl } 463163fa5caSBlue Swirl 464163fa5caSBlue Swirl if (len == 0) { 465163fa5caSBlue Swirl return 0; 466163fa5caSBlue Swirl } 467163fa5caSBlue Swirl } 468163fa5caSBlue Swirl } 469f17ec444SAndreas Färber return cpu_memory_rw_debug(cs, addr, buf, len, is_write); 470163fa5caSBlue Swirl } 471163fa5caSBlue Swirl 472163fa5caSBlue Swirl #else /* !TARGET_SPARC64 */ 473163fa5caSBlue Swirl 474163fa5caSBlue Swirl /* 41 bit physical address space */ 475a8170e5eSAvi Kivity static inline hwaddr ultrasparc_truncate_physical(uint64_t x) 476163fa5caSBlue Swirl { 477163fa5caSBlue Swirl return x & 0x1ffffffffffULL; 478163fa5caSBlue Swirl } 479163fa5caSBlue Swirl 480163fa5caSBlue Swirl /* 481163fa5caSBlue Swirl * UltraSparc IIi I/DMMUs 482163fa5caSBlue Swirl */ 483163fa5caSBlue Swirl 484163fa5caSBlue Swirl /* Returns true if TTE tag is valid and matches virtual address value 485163fa5caSBlue Swirl in context requires virtual address mask value calculated from TTE 486163fa5caSBlue Swirl entry size */ 487163fa5caSBlue Swirl static inline int ultrasparc_tag_match(SparcTLBEntry *tlb, 488163fa5caSBlue Swirl uint64_t address, uint64_t context, 489a8170e5eSAvi Kivity hwaddr *physical) 490163fa5caSBlue Swirl { 491913b5f28SArtyom Tarasenko uint64_t mask = -(8192ULL << 3 * TTE_PGSIZE(tlb->tte)); 492163fa5caSBlue Swirl 493163fa5caSBlue Swirl /* valid, context match, virtual address match? */ 494163fa5caSBlue Swirl if (TTE_IS_VALID(tlb->tte) && 495163fa5caSBlue Swirl (TTE_IS_GLOBAL(tlb->tte) || tlb_compare_context(tlb, context)) 496163fa5caSBlue Swirl && compare_masked(address, tlb->tag, mask)) { 497163fa5caSBlue Swirl /* decode physical address */ 498163fa5caSBlue Swirl *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL; 499163fa5caSBlue Swirl return 1; 500163fa5caSBlue Swirl } 501163fa5caSBlue Swirl 502163fa5caSBlue Swirl return 0; 503163fa5caSBlue Swirl } 504163fa5caSBlue Swirl 505c0e0c6feSRichard Henderson static uint64_t build_sfsr(CPUSPARCState *env, int mmu_idx, int rw) 506c0e0c6feSRichard Henderson { 507c0e0c6feSRichard Henderson uint64_t sfsr = SFSR_VALID_BIT; 508c0e0c6feSRichard Henderson 509c0e0c6feSRichard Henderson switch (mmu_idx) { 510c0e0c6feSRichard Henderson case MMU_PHYS_IDX: 511c0e0c6feSRichard Henderson sfsr |= SFSR_CT_NOTRANS; 512c0e0c6feSRichard Henderson break; 513c0e0c6feSRichard Henderson case MMU_USER_IDX: 514c0e0c6feSRichard Henderson case MMU_KERNEL_IDX: 515c0e0c6feSRichard Henderson sfsr |= SFSR_CT_PRIMARY; 516c0e0c6feSRichard Henderson break; 517c0e0c6feSRichard Henderson case MMU_USER_SECONDARY_IDX: 518c0e0c6feSRichard Henderson case MMU_KERNEL_SECONDARY_IDX: 519c0e0c6feSRichard Henderson sfsr |= SFSR_CT_SECONDARY; 520c0e0c6feSRichard Henderson break; 521c0e0c6feSRichard Henderson case MMU_NUCLEUS_IDX: 522c0e0c6feSRichard Henderson sfsr |= SFSR_CT_NUCLEUS; 523c0e0c6feSRichard Henderson break; 524c0e0c6feSRichard Henderson default: 525c0e0c6feSRichard Henderson g_assert_not_reached(); 526c0e0c6feSRichard Henderson } 527c0e0c6feSRichard Henderson 528c0e0c6feSRichard Henderson if (rw == 1) { 529c0e0c6feSRichard Henderson sfsr |= SFSR_WRITE_BIT; 530c0e0c6feSRichard Henderson } else if (rw == 4) { 531c0e0c6feSRichard Henderson sfsr |= SFSR_NF_BIT; 532c0e0c6feSRichard Henderson } 533c0e0c6feSRichard Henderson 534c0e0c6feSRichard Henderson if (env->pstate & PS_PRIV) { 535c0e0c6feSRichard Henderson sfsr |= SFSR_PR_BIT; 536c0e0c6feSRichard Henderson } 537c0e0c6feSRichard Henderson 538c0e0c6feSRichard Henderson if (env->dmmu.sfsr & SFSR_VALID_BIT) { /* Fault status register */ 539c0e0c6feSRichard Henderson sfsr |= SFSR_OW_BIT; /* overflow (not read before another fault) */ 540c0e0c6feSRichard Henderson } 541c0e0c6feSRichard Henderson 542c0e0c6feSRichard Henderson /* FIXME: ASI field in SFSR must be set */ 543c0e0c6feSRichard Henderson 544c0e0c6feSRichard Henderson return sfsr; 545c0e0c6feSRichard Henderson } 546c0e0c6feSRichard Henderson 54771b7794bSRichard Henderson static int get_physical_address_data(CPUSPARCState *env, CPUTLBEntryFull *full, 548163fa5caSBlue Swirl target_ulong address, int rw, int mmu_idx) 549163fa5caSBlue Swirl { 5505a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 551163fa5caSBlue Swirl unsigned int i; 552c0e0c6feSRichard Henderson uint64_t sfsr; 553163fa5caSBlue Swirl uint64_t context; 554af7a06baSRichard Henderson bool is_user = false; 555163fa5caSBlue Swirl 556c0e0c6feSRichard Henderson sfsr = build_sfsr(env, mmu_idx, rw); 557c0e0c6feSRichard Henderson 558163fa5caSBlue Swirl switch (mmu_idx) { 559af7a06baSRichard Henderson case MMU_PHYS_IDX: 560af7a06baSRichard Henderson g_assert_not_reached(); 561163fa5caSBlue Swirl case MMU_USER_IDX: 562af7a06baSRichard Henderson is_user = true; 563af7a06baSRichard Henderson /* fallthru */ 564163fa5caSBlue Swirl case MMU_KERNEL_IDX: 565163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 566163fa5caSBlue Swirl break; 567163fa5caSBlue Swirl case MMU_USER_SECONDARY_IDX: 568af7a06baSRichard Henderson is_user = true; 569af7a06baSRichard Henderson /* fallthru */ 570163fa5caSBlue Swirl case MMU_KERNEL_SECONDARY_IDX: 571163fa5caSBlue Swirl context = env->dmmu.mmu_secondary_context & 0x1fff; 572163fa5caSBlue Swirl break; 573163fa5caSBlue Swirl default: 574163fa5caSBlue Swirl context = 0; 575163fa5caSBlue Swirl break; 576163fa5caSBlue Swirl } 577163fa5caSBlue Swirl 578163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 579163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 58071b7794bSRichard Henderson if (ultrasparc_tag_match(&env->dtlb[i], address, context, 58171b7794bSRichard Henderson &full->phys_addr)) { 582163fa5caSBlue Swirl int do_fault = 0; 583163fa5caSBlue Swirl 584ccdb4c55STony Nguyen if (TTE_IS_IE(env->dtlb[i].tte)) { 585a0ff4a87SRichard Henderson full->tlb_fill_flags |= TLB_BSWAP; 586ccdb4c55STony Nguyen } 587ccdb4c55STony Nguyen 588163fa5caSBlue Swirl /* access ok? */ 589163fa5caSBlue Swirl /* multiple bits in SFSR.FT may be set on TT_DFAULT */ 590163fa5caSBlue Swirl if (TTE_IS_PRIV(env->dtlb[i].tte) && is_user) { 591163fa5caSBlue Swirl do_fault = 1; 592163fa5caSBlue Swirl sfsr |= SFSR_FT_PRIV_BIT; /* privilege violation */ 593ec0ceb17SBlue Swirl trace_mmu_helper_dfault(address, context, mmu_idx, env->tl); 594163fa5caSBlue Swirl } 595163fa5caSBlue Swirl if (rw == 4) { 596163fa5caSBlue Swirl if (TTE_IS_SIDEEFFECT(env->dtlb[i].tte)) { 597163fa5caSBlue Swirl do_fault = 1; 598163fa5caSBlue Swirl sfsr |= SFSR_FT_NF_E_BIT; 599163fa5caSBlue Swirl } 600163fa5caSBlue Swirl } else { 601163fa5caSBlue Swirl if (TTE_IS_NFO(env->dtlb[i].tte)) { 602163fa5caSBlue Swirl do_fault = 1; 603163fa5caSBlue Swirl sfsr |= SFSR_FT_NFO_BIT; 604163fa5caSBlue Swirl } 605163fa5caSBlue Swirl } 606163fa5caSBlue Swirl 607163fa5caSBlue Swirl if (do_fault) { 608163fa5caSBlue Swirl /* faults above are reported with TT_DFAULT. */ 60927103424SAndreas Färber cs->exception_index = TT_DFAULT; 610163fa5caSBlue Swirl } else if (!TTE_IS_W_OK(env->dtlb[i].tte) && (rw == 1)) { 611163fa5caSBlue Swirl do_fault = 1; 61227103424SAndreas Färber cs->exception_index = TT_DPROT; 613163fa5caSBlue Swirl 614ec0ceb17SBlue Swirl trace_mmu_helper_dprot(address, context, mmu_idx, env->tl); 615163fa5caSBlue Swirl } 616163fa5caSBlue Swirl 617163fa5caSBlue Swirl if (!do_fault) { 61871b7794bSRichard Henderson full->prot = PAGE_READ; 619163fa5caSBlue Swirl if (TTE_IS_W_OK(env->dtlb[i].tte)) { 62071b7794bSRichard Henderson full->prot |= PAGE_WRITE; 621163fa5caSBlue Swirl } 622163fa5caSBlue Swirl 623163fa5caSBlue Swirl TTE_SET_USED(env->dtlb[i].tte); 624163fa5caSBlue Swirl 625163fa5caSBlue Swirl return 0; 626163fa5caSBlue Swirl } 627163fa5caSBlue Swirl 628c0e0c6feSRichard Henderson env->dmmu.sfsr = sfsr; 629163fa5caSBlue Swirl env->dmmu.sfar = address; /* Fault address register */ 630163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 631163fa5caSBlue Swirl return 1; 632163fa5caSBlue Swirl } 633163fa5caSBlue Swirl } 634163fa5caSBlue Swirl 635ec0ceb17SBlue Swirl trace_mmu_helper_dmiss(address, context); 636163fa5caSBlue Swirl 637163fa5caSBlue Swirl /* 638163fa5caSBlue Swirl * On MMU misses: 639163fa5caSBlue Swirl * - UltraSPARC IIi: SFSR and SFAR unmodified 640163fa5caSBlue Swirl * - JPS1: SFAR updated and some fields of SFSR updated 641163fa5caSBlue Swirl */ 642163fa5caSBlue Swirl env->dmmu.tag_access = (address & ~0x1fffULL) | context; 64327103424SAndreas Färber cs->exception_index = TT_DMISS; 644163fa5caSBlue Swirl return 1; 645163fa5caSBlue Swirl } 646163fa5caSBlue Swirl 64771b7794bSRichard Henderson static int get_physical_address_code(CPUSPARCState *env, CPUTLBEntryFull *full, 648163fa5caSBlue Swirl target_ulong address, int mmu_idx) 649163fa5caSBlue Swirl { 6505a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 651163fa5caSBlue Swirl unsigned int i; 652163fa5caSBlue Swirl uint64_t context; 653af7a06baSRichard Henderson bool is_user = false; 654163fa5caSBlue Swirl 655af7a06baSRichard Henderson switch (mmu_idx) { 656af7a06baSRichard Henderson case MMU_PHYS_IDX: 657af7a06baSRichard Henderson case MMU_USER_SECONDARY_IDX: 658af7a06baSRichard Henderson case MMU_KERNEL_SECONDARY_IDX: 659af7a06baSRichard Henderson g_assert_not_reached(); 660af7a06baSRichard Henderson case MMU_USER_IDX: 661af7a06baSRichard Henderson is_user = true; 662af7a06baSRichard Henderson /* fallthru */ 663af7a06baSRichard Henderson case MMU_KERNEL_IDX: 664af7a06baSRichard Henderson context = env->dmmu.mmu_primary_context & 0x1fff; 665af7a06baSRichard Henderson break; 666af7a06baSRichard Henderson default: 667af7a06baSRichard Henderson context = 0; 668af7a06baSRichard Henderson break; 669163fa5caSBlue Swirl } 670163fa5caSBlue Swirl 671163fa5caSBlue Swirl if (env->tl == 0) { 672163fa5caSBlue Swirl /* PRIMARY context */ 673163fa5caSBlue Swirl context = env->dmmu.mmu_primary_context & 0x1fff; 674163fa5caSBlue Swirl } else { 675163fa5caSBlue Swirl /* NUCLEUS context */ 676163fa5caSBlue Swirl context = 0; 677163fa5caSBlue Swirl } 678163fa5caSBlue Swirl 679163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 680163fa5caSBlue Swirl /* ctx match, vaddr match, valid? */ 681163fa5caSBlue Swirl if (ultrasparc_tag_match(&env->itlb[i], 68271b7794bSRichard Henderson address, context, &full->phys_addr)) { 683163fa5caSBlue Swirl /* access ok? */ 684163fa5caSBlue Swirl if (TTE_IS_PRIV(env->itlb[i].tte) && is_user) { 685163fa5caSBlue Swirl /* Fault status register */ 686163fa5caSBlue Swirl if (env->immu.sfsr & SFSR_VALID_BIT) { 687163fa5caSBlue Swirl env->immu.sfsr = SFSR_OW_BIT; /* overflow (not read before 688163fa5caSBlue Swirl another fault) */ 689163fa5caSBlue Swirl } else { 690163fa5caSBlue Swirl env->immu.sfsr = 0; 691163fa5caSBlue Swirl } 692163fa5caSBlue Swirl if (env->pstate & PS_PRIV) { 693163fa5caSBlue Swirl env->immu.sfsr |= SFSR_PR_BIT; 694163fa5caSBlue Swirl } 695163fa5caSBlue Swirl if (env->tl > 0) { 696163fa5caSBlue Swirl env->immu.sfsr |= SFSR_CT_NUCLEUS; 697163fa5caSBlue Swirl } 698163fa5caSBlue Swirl 699163fa5caSBlue Swirl /* FIXME: ASI field in SFSR must be set */ 700163fa5caSBlue Swirl env->immu.sfsr |= SFSR_FT_PRIV_BIT | SFSR_VALID_BIT; 70127103424SAndreas Färber cs->exception_index = TT_TFAULT; 702163fa5caSBlue Swirl 703163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 704163fa5caSBlue Swirl 705ec0ceb17SBlue Swirl trace_mmu_helper_tfault(address, context); 706163fa5caSBlue Swirl 707163fa5caSBlue Swirl return 1; 708163fa5caSBlue Swirl } 70971b7794bSRichard Henderson full->prot = PAGE_EXEC; 710163fa5caSBlue Swirl TTE_SET_USED(env->itlb[i].tte); 711163fa5caSBlue Swirl return 0; 712163fa5caSBlue Swirl } 713163fa5caSBlue Swirl } 714163fa5caSBlue Swirl 715ec0ceb17SBlue Swirl trace_mmu_helper_tmiss(address, context); 716163fa5caSBlue Swirl 717163fa5caSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 718163fa5caSBlue Swirl env->immu.tag_access = (address & ~0x1fffULL) | context; 71927103424SAndreas Färber cs->exception_index = TT_TMISS; 720163fa5caSBlue Swirl return 1; 721163fa5caSBlue Swirl } 722163fa5caSBlue Swirl 72371b7794bSRichard Henderson static int get_physical_address(CPUSPARCState *env, CPUTLBEntryFull *full, 72471b7794bSRichard Henderson int *access_index, target_ulong address, 72571b7794bSRichard Henderson int rw, int mmu_idx) 726163fa5caSBlue Swirl { 727163fa5caSBlue Swirl /* ??? We treat everything as a small page, then explicitly flush 728163fa5caSBlue Swirl everything when an entry is evicted. */ 72971b7794bSRichard Henderson full->lg_page_size = TARGET_PAGE_BITS; 730163fa5caSBlue Swirl 731163fa5caSBlue Swirl /* safety net to catch wrong softmmu index use from dynamic code */ 732163fa5caSBlue Swirl if (env->tl > 0 && mmu_idx != MMU_NUCLEUS_IDX) { 733ec0ceb17SBlue Swirl if (rw == 2) { 734ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_code(env->tl, mmu_idx, 735ec0ceb17SBlue Swirl env->dmmu.mmu_primary_context, 736ec0ceb17SBlue Swirl env->dmmu.mmu_secondary_context, 737ec0ceb17SBlue Swirl address); 738ec0ceb17SBlue Swirl } else { 739ec0ceb17SBlue Swirl trace_mmu_helper_get_phys_addr_data(env->tl, mmu_idx, 740163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 741163fa5caSBlue Swirl env->dmmu.mmu_secondary_context, 742163fa5caSBlue Swirl address); 743163fa5caSBlue Swirl } 744ec0ceb17SBlue Swirl } 745163fa5caSBlue Swirl 746af7a06baSRichard Henderson if (mmu_idx == MMU_PHYS_IDX) { 74771b7794bSRichard Henderson full->phys_addr = ultrasparc_truncate_physical(address); 74871b7794bSRichard Henderson full->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 749af7a06baSRichard Henderson return 0; 750af7a06baSRichard Henderson } 751af7a06baSRichard Henderson 752163fa5caSBlue Swirl if (rw == 2) { 75371b7794bSRichard Henderson return get_physical_address_code(env, full, address, mmu_idx); 754163fa5caSBlue Swirl } else { 75571b7794bSRichard Henderson return get_physical_address_data(env, full, address, rw, mmu_idx); 756163fa5caSBlue Swirl } 757163fa5caSBlue Swirl } 758163fa5caSBlue Swirl 759163fa5caSBlue Swirl /* Perform address translation */ 760e84942f2SRichard Henderson bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 761e84942f2SRichard Henderson MMUAccessType access_type, int mmu_idx, 762e84942f2SRichard Henderson bool probe, uintptr_t retaddr) 763163fa5caSBlue Swirl { 76477976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 76571b7794bSRichard Henderson CPUTLBEntryFull full = {}; 76671b7794bSRichard Henderson int error_code = 0, access_index; 767163fa5caSBlue Swirl 7681658dd32SBlue Swirl address &= TARGET_PAGE_MASK; 76971b7794bSRichard Henderson error_code = get_physical_address(env, &full, &access_index, 77071b7794bSRichard Henderson address, access_type, mmu_idx); 771e84942f2SRichard Henderson if (likely(error_code == 0)) { 77271b7794bSRichard Henderson trace_mmu_helper_mmu_fault(address, full.phys_addr, mmu_idx, env->tl, 773163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 774163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 77571b7794bSRichard Henderson tlb_set_page_full(cs, mmu_idx, address, &full); 776e84942f2SRichard Henderson return true; 777163fa5caSBlue Swirl } 778e84942f2SRichard Henderson if (probe) { 779e84942f2SRichard Henderson return false; 780e84942f2SRichard Henderson } 781e84942f2SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 782163fa5caSBlue Swirl } 783163fa5caSBlue Swirl 784fad866daSMarkus Armbruster void dump_mmu(CPUSPARCState *env) 785163fa5caSBlue Swirl { 786163fa5caSBlue Swirl unsigned int i; 787163fa5caSBlue Swirl const char *mask; 788163fa5caSBlue Swirl 789fad866daSMarkus Armbruster qemu_printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" 790163fa5caSBlue Swirl PRId64 "\n", 791163fa5caSBlue Swirl env->dmmu.mmu_primary_context, 792163fa5caSBlue Swirl env->dmmu.mmu_secondary_context); 793fad866daSMarkus Armbruster qemu_printf("DMMU Tag Access: %" PRIx64 ", TSB Tag Target: %" PRIx64 794d00a2334SArtyom Tarasenko "\n", env->dmmu.tag_access, env->dmmu.tsb_tag_target); 795163fa5caSBlue Swirl if ((env->lsu & DMMU_E) == 0) { 796fad866daSMarkus Armbruster qemu_printf("DMMU disabled\n"); 797163fa5caSBlue Swirl } else { 798fad866daSMarkus Armbruster qemu_printf("DMMU dump\n"); 799163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 800163fa5caSBlue Swirl switch (TTE_PGSIZE(env->dtlb[i].tte)) { 801163fa5caSBlue Swirl default: 802163fa5caSBlue Swirl case 0x0: 803163fa5caSBlue Swirl mask = " 8k"; 804163fa5caSBlue Swirl break; 805163fa5caSBlue Swirl case 0x1: 806163fa5caSBlue Swirl mask = " 64k"; 807163fa5caSBlue Swirl break; 808163fa5caSBlue Swirl case 0x2: 809163fa5caSBlue Swirl mask = "512k"; 810163fa5caSBlue Swirl break; 811163fa5caSBlue Swirl case 0x3: 812163fa5caSBlue Swirl mask = " 4M"; 813163fa5caSBlue Swirl break; 814163fa5caSBlue Swirl } 815163fa5caSBlue Swirl if (TTE_IS_VALID(env->dtlb[i].tte)) { 816fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 817ccdb4c55STony Nguyen ", %s, %s, %s, %s, ie %s, ctx %" PRId64 " %s\n", 818163fa5caSBlue Swirl i, 819163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)~0x1fffULL, 820163fa5caSBlue Swirl TTE_PA(env->dtlb[i].tte), 821163fa5caSBlue Swirl mask, 822163fa5caSBlue Swirl TTE_IS_PRIV(env->dtlb[i].tte) ? "priv" : "user", 823163fa5caSBlue Swirl TTE_IS_W_OK(env->dtlb[i].tte) ? "RW" : "RO", 824163fa5caSBlue Swirl TTE_IS_LOCKED(env->dtlb[i].tte) ? 825163fa5caSBlue Swirl "locked" : "unlocked", 826ccdb4c55STony Nguyen TTE_IS_IE(env->dtlb[i].tte) ? 827ccdb4c55STony Nguyen "yes" : "no", 828163fa5caSBlue Swirl env->dtlb[i].tag & (uint64_t)0x1fffULL, 829163fa5caSBlue Swirl TTE_IS_GLOBAL(env->dtlb[i].tte) ? 830163fa5caSBlue Swirl "global" : "local"); 831163fa5caSBlue Swirl } 832163fa5caSBlue Swirl } 833163fa5caSBlue Swirl } 834163fa5caSBlue Swirl if ((env->lsu & IMMU_E) == 0) { 835fad866daSMarkus Armbruster qemu_printf("IMMU disabled\n"); 836163fa5caSBlue Swirl } else { 837fad866daSMarkus Armbruster qemu_printf("IMMU dump\n"); 838163fa5caSBlue Swirl for (i = 0; i < 64; i++) { 839163fa5caSBlue Swirl switch (TTE_PGSIZE(env->itlb[i].tte)) { 840163fa5caSBlue Swirl default: 841163fa5caSBlue Swirl case 0x0: 842163fa5caSBlue Swirl mask = " 8k"; 843163fa5caSBlue Swirl break; 844163fa5caSBlue Swirl case 0x1: 845163fa5caSBlue Swirl mask = " 64k"; 846163fa5caSBlue Swirl break; 847163fa5caSBlue Swirl case 0x2: 848163fa5caSBlue Swirl mask = "512k"; 849163fa5caSBlue Swirl break; 850163fa5caSBlue Swirl case 0x3: 851163fa5caSBlue Swirl mask = " 4M"; 852163fa5caSBlue Swirl break; 853163fa5caSBlue Swirl } 854163fa5caSBlue Swirl if (TTE_IS_VALID(env->itlb[i].tte)) { 855fad866daSMarkus Armbruster qemu_printf("[%02u] VA: %" PRIx64 ", PA: %llx" 856163fa5caSBlue Swirl ", %s, %s, %s, ctx %" PRId64 " %s\n", 857163fa5caSBlue Swirl i, 858163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)~0x1fffULL, 859163fa5caSBlue Swirl TTE_PA(env->itlb[i].tte), 860163fa5caSBlue Swirl mask, 861163fa5caSBlue Swirl TTE_IS_PRIV(env->itlb[i].tte) ? "priv" : "user", 862163fa5caSBlue Swirl TTE_IS_LOCKED(env->itlb[i].tte) ? 863163fa5caSBlue Swirl "locked" : "unlocked", 864163fa5caSBlue Swirl env->itlb[i].tag & (uint64_t)0x1fffULL, 865163fa5caSBlue Swirl TTE_IS_GLOBAL(env->itlb[i].tte) ? 866163fa5caSBlue Swirl "global" : "local"); 867163fa5caSBlue Swirl } 868163fa5caSBlue Swirl } 869163fa5caSBlue Swirl } 870163fa5caSBlue Swirl } 871163fa5caSBlue Swirl 872163fa5caSBlue Swirl #endif /* TARGET_SPARC64 */ 873163fa5caSBlue Swirl 874a8170e5eSAvi Kivity static int cpu_sparc_get_phys_page(CPUSPARCState *env, hwaddr *phys, 875163fa5caSBlue Swirl target_ulong addr, int rw, int mmu_idx) 876163fa5caSBlue Swirl { 87771b7794bSRichard Henderson CPUTLBEntryFull full = {}; 87871b7794bSRichard Henderson int access_index, ret; 879163fa5caSBlue Swirl 88071b7794bSRichard Henderson ret = get_physical_address(env, &full, &access_index, addr, rw, mmu_idx); 88171b7794bSRichard Henderson if (ret == 0) { 88271b7794bSRichard Henderson *phys = full.phys_addr; 88371b7794bSRichard Henderson } 88471b7794bSRichard Henderson return ret; 885163fa5caSBlue Swirl } 886163fa5caSBlue Swirl 887163fa5caSBlue Swirl #if defined(TARGET_SPARC64) 888a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr, 889163fa5caSBlue Swirl int mmu_idx) 890163fa5caSBlue Swirl { 891a8170e5eSAvi Kivity hwaddr phys_addr; 892163fa5caSBlue Swirl 893163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 4, mmu_idx) != 0) { 894163fa5caSBlue Swirl return -1; 895163fa5caSBlue Swirl } 896163fa5caSBlue Swirl return phys_addr; 897163fa5caSBlue Swirl } 898163fa5caSBlue Swirl #endif 899163fa5caSBlue Swirl 90000b941e5SAndreas Färber hwaddr sparc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 901163fa5caSBlue Swirl { 90277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 903a8170e5eSAvi Kivity hwaddr phys_addr; 9043b916140SRichard Henderson int mmu_idx = cpu_mmu_index(cs, false); 905163fa5caSBlue Swirl 906163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 2, mmu_idx) != 0) { 907163fa5caSBlue Swirl if (cpu_sparc_get_phys_page(env, &phys_addr, addr, 0, mmu_idx) != 0) { 908163fa5caSBlue Swirl return -1; 909163fa5caSBlue Swirl } 910163fa5caSBlue Swirl } 911163fa5caSBlue Swirl return phys_addr; 912163fa5caSBlue Swirl } 913aebe5153SRichard Henderson 9148905770bSMarc-André Lureau G_NORETURN void sparc_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 915aebe5153SRichard Henderson MMUAccessType access_type, 916aebe5153SRichard Henderson int mmu_idx, 917aebe5153SRichard Henderson uintptr_t retaddr) 918aebe5153SRichard Henderson { 91977976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 920aebe5153SRichard Henderson 921aebe5153SRichard Henderson #ifdef TARGET_SPARC64 922aebe5153SRichard Henderson env->dmmu.sfsr = build_sfsr(env, mmu_idx, access_type); 923aebe5153SRichard Henderson env->dmmu.sfar = addr; 924aebe5153SRichard Henderson #else 925aebe5153SRichard Henderson env->mmuregs[4] = addr; 926aebe5153SRichard Henderson #endif 927aebe5153SRichard Henderson 928aebe5153SRichard Henderson cpu_raise_exception_ra(env, TT_UNALIGNED, retaddr); 929aebe5153SRichard Henderson } 930