1fafd8bceSBlue Swirl /* 2fafd8bceSBlue Swirl * Helpers for loads and stores 3fafd8bceSBlue Swirl * 4fafd8bceSBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 5fafd8bceSBlue Swirl * 6fafd8bceSBlue Swirl * This library is free software; you can redistribute it and/or 7fafd8bceSBlue Swirl * modify it under the terms of the GNU Lesser General Public 8fafd8bceSBlue Swirl * License as published by the Free Software Foundation; either 95650b549SChetan Pant * version 2.1 of the License, or (at your option) any later version. 10fafd8bceSBlue Swirl * 11fafd8bceSBlue Swirl * This library is distributed in the hope that it will be useful, 12fafd8bceSBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fafd8bceSBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fafd8bceSBlue Swirl * Lesser General Public License for more details. 15fafd8bceSBlue Swirl * 16fafd8bceSBlue Swirl * You should have received a copy of the GNU Lesser General Public 17fafd8bceSBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fafd8bceSBlue Swirl */ 19fafd8bceSBlue Swirl 20db5ebe5fSPeter Maydell #include "qemu/osdep.h" 21*cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 22fafd8bceSBlue Swirl #include "cpu.h" 23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h" 242ef6175aSRichard Henderson #include "exec/helper-proto.h" 2563c91552SPaolo Bonzini #include "exec/exec-all.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 270cc1f4bfSRichard Henderson #include "asi.h" 28fafd8bceSBlue Swirl 29fafd8bceSBlue Swirl //#define DEBUG_MMU 30fafd8bceSBlue Swirl //#define DEBUG_MXCC 31fafd8bceSBlue Swirl //#define DEBUG_UNASSIGNED 32fafd8bceSBlue Swirl //#define DEBUG_ASI 33fafd8bceSBlue Swirl //#define DEBUG_CACHE_CONTROL 34fafd8bceSBlue Swirl 35fafd8bceSBlue Swirl #ifdef DEBUG_MMU 36fafd8bceSBlue Swirl #define DPRINTF_MMU(fmt, ...) \ 37fafd8bceSBlue Swirl do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0) 38fafd8bceSBlue Swirl #else 39fafd8bceSBlue Swirl #define DPRINTF_MMU(fmt, ...) do {} while (0) 40fafd8bceSBlue Swirl #endif 41fafd8bceSBlue Swirl 42fafd8bceSBlue Swirl #ifdef DEBUG_MXCC 43fafd8bceSBlue Swirl #define DPRINTF_MXCC(fmt, ...) \ 44fafd8bceSBlue Swirl do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0) 45fafd8bceSBlue Swirl #else 46fafd8bceSBlue Swirl #define DPRINTF_MXCC(fmt, ...) do {} while (0) 47fafd8bceSBlue Swirl #endif 48fafd8bceSBlue Swirl 49fafd8bceSBlue Swirl #ifdef DEBUG_ASI 50fafd8bceSBlue Swirl #define DPRINTF_ASI(fmt, ...) \ 51fafd8bceSBlue Swirl do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0) 52fafd8bceSBlue Swirl #endif 53fafd8bceSBlue Swirl 54fafd8bceSBlue Swirl #ifdef DEBUG_CACHE_CONTROL 55fafd8bceSBlue Swirl #define DPRINTF_CACHE_CONTROL(fmt, ...) \ 56fafd8bceSBlue Swirl do { printf("CACHE_CONTROL: " fmt , ## __VA_ARGS__); } while (0) 57fafd8bceSBlue Swirl #else 58fafd8bceSBlue Swirl #define DPRINTF_CACHE_CONTROL(fmt, ...) do {} while (0) 59fafd8bceSBlue Swirl #endif 60fafd8bceSBlue Swirl 61fafd8bceSBlue Swirl #ifdef TARGET_SPARC64 62fafd8bceSBlue Swirl #ifndef TARGET_ABI32 63fafd8bceSBlue Swirl #define AM_CHECK(env1) ((env1)->pstate & PS_AM) 64fafd8bceSBlue Swirl #else 65fafd8bceSBlue Swirl #define AM_CHECK(env1) (1) 66fafd8bceSBlue Swirl #endif 67fafd8bceSBlue Swirl #endif 68fafd8bceSBlue Swirl 69fafd8bceSBlue Swirl #define QT0 (env->qt0) 70fafd8bceSBlue Swirl #define QT1 (env->qt1) 71fafd8bceSBlue Swirl 72fafd8bceSBlue Swirl #if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 7315f746ceSArtyom Tarasenko /* Calculates TSB pointer value for fault page size 7415f746ceSArtyom Tarasenko * UltraSPARC IIi has fixed sizes (8k or 64k) for the page pointers 7515f746ceSArtyom Tarasenko * UA2005 holds the page size configuration in mmu_ctx registers */ 76e5673ee4SArtyom Tarasenko static uint64_t ultrasparc_tsb_pointer(CPUSPARCState *env, 77e5673ee4SArtyom Tarasenko const SparcV9MMU *mmu, const int idx) 78fafd8bceSBlue Swirl { 7915f746ceSArtyom Tarasenko uint64_t tsb_register; 8015f746ceSArtyom Tarasenko int page_size; 8115f746ceSArtyom Tarasenko if (cpu_has_hypervisor(env)) { 8215f746ceSArtyom Tarasenko int tsb_index = 0; 83e5673ee4SArtyom Tarasenko int ctx = mmu->tag_access & 0x1fffULL; 84e5673ee4SArtyom Tarasenko uint64_t ctx_register = mmu->sun4v_ctx_config[ctx ? 1 : 0]; 8515f746ceSArtyom Tarasenko tsb_index = idx; 8615f746ceSArtyom Tarasenko tsb_index |= ctx ? 2 : 0; 8715f746ceSArtyom Tarasenko page_size = idx ? ctx_register >> 8 : ctx_register; 8815f746ceSArtyom Tarasenko page_size &= 7; 89e5673ee4SArtyom Tarasenko tsb_register = mmu->sun4v_tsb_pointers[tsb_index]; 9015f746ceSArtyom Tarasenko } else { 9115f746ceSArtyom Tarasenko page_size = idx; 92e5673ee4SArtyom Tarasenko tsb_register = mmu->tsb; 9315f746ceSArtyom Tarasenko } 94fafd8bceSBlue Swirl int tsb_split = (tsb_register & 0x1000ULL) ? 1 : 0; 95fafd8bceSBlue Swirl int tsb_size = tsb_register & 0xf; 96fafd8bceSBlue Swirl 97e5673ee4SArtyom Tarasenko uint64_t tsb_base_mask = (~0x1fffULL) << tsb_size; 98fafd8bceSBlue Swirl 99e5673ee4SArtyom Tarasenko /* move va bits to correct position, 100e5673ee4SArtyom Tarasenko * the context bits will be masked out later */ 101e5673ee4SArtyom Tarasenko uint64_t va = mmu->tag_access >> (3 * page_size + 9); 102fafd8bceSBlue Swirl 103fafd8bceSBlue Swirl /* calculate tsb_base mask and adjust va if split is in use */ 104fafd8bceSBlue Swirl if (tsb_split) { 10515f746ceSArtyom Tarasenko if (idx == 0) { 106fafd8bceSBlue Swirl va &= ~(1ULL << (13 + tsb_size)); 10715f746ceSArtyom Tarasenko } else { 108fafd8bceSBlue Swirl va |= (1ULL << (13 + tsb_size)); 109fafd8bceSBlue Swirl } 110fafd8bceSBlue Swirl tsb_base_mask <<= 1; 111fafd8bceSBlue Swirl } 112fafd8bceSBlue Swirl 113e5673ee4SArtyom Tarasenko return ((tsb_register & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL; 114fafd8bceSBlue Swirl } 115fafd8bceSBlue Swirl 116fafd8bceSBlue Swirl /* Calculates tag target register value by reordering bits 117fafd8bceSBlue Swirl in tag access register */ 118fafd8bceSBlue Swirl static uint64_t ultrasparc_tag_target(uint64_t tag_access_register) 119fafd8bceSBlue Swirl { 120fafd8bceSBlue Swirl return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22); 121fafd8bceSBlue Swirl } 122fafd8bceSBlue Swirl 123fafd8bceSBlue Swirl static void replace_tlb_entry(SparcTLBEntry *tlb, 124fafd8bceSBlue Swirl uint64_t tlb_tag, uint64_t tlb_tte, 1255a59fbceSRichard Henderson CPUSPARCState *env) 126fafd8bceSBlue Swirl { 127fafd8bceSBlue Swirl target_ulong mask, size, va, offset; 128fafd8bceSBlue Swirl 129fafd8bceSBlue Swirl /* flush page range if translation is valid */ 130fafd8bceSBlue Swirl if (TTE_IS_VALID(tlb->tte)) { 1315a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 132fafd8bceSBlue Swirl 133e4d06ca7SArtyom Tarasenko size = 8192ULL << 3 * TTE_PGSIZE(tlb->tte); 134e4d06ca7SArtyom Tarasenko mask = 1ULL + ~size; 135fafd8bceSBlue Swirl 136fafd8bceSBlue Swirl va = tlb->tag & mask; 137fafd8bceSBlue Swirl 138fafd8bceSBlue Swirl for (offset = 0; offset < size; offset += TARGET_PAGE_SIZE) { 13931b030d4SAndreas Färber tlb_flush_page(cs, va + offset); 140fafd8bceSBlue Swirl } 141fafd8bceSBlue Swirl } 142fafd8bceSBlue Swirl 143fafd8bceSBlue Swirl tlb->tag = tlb_tag; 144fafd8bceSBlue Swirl tlb->tte = tlb_tte; 145fafd8bceSBlue Swirl } 146fafd8bceSBlue Swirl 147fafd8bceSBlue Swirl static void demap_tlb(SparcTLBEntry *tlb, target_ulong demap_addr, 148c5f9864eSAndreas Färber const char *strmmu, CPUSPARCState *env1) 149fafd8bceSBlue Swirl { 150fafd8bceSBlue Swirl unsigned int i; 151fafd8bceSBlue Swirl target_ulong mask; 152fafd8bceSBlue Swirl uint64_t context; 153fafd8bceSBlue Swirl 154fafd8bceSBlue Swirl int is_demap_context = (demap_addr >> 6) & 1; 155fafd8bceSBlue Swirl 156fafd8bceSBlue Swirl /* demap context */ 157fafd8bceSBlue Swirl switch ((demap_addr >> 4) & 3) { 158fafd8bceSBlue Swirl case 0: /* primary */ 159fafd8bceSBlue Swirl context = env1->dmmu.mmu_primary_context; 160fafd8bceSBlue Swirl break; 161fafd8bceSBlue Swirl case 1: /* secondary */ 162fafd8bceSBlue Swirl context = env1->dmmu.mmu_secondary_context; 163fafd8bceSBlue Swirl break; 164fafd8bceSBlue Swirl case 2: /* nucleus */ 165fafd8bceSBlue Swirl context = 0; 166fafd8bceSBlue Swirl break; 167fafd8bceSBlue Swirl case 3: /* reserved */ 168fafd8bceSBlue Swirl default: 169fafd8bceSBlue Swirl return; 170fafd8bceSBlue Swirl } 171fafd8bceSBlue Swirl 172fafd8bceSBlue Swirl for (i = 0; i < 64; i++) { 173fafd8bceSBlue Swirl if (TTE_IS_VALID(tlb[i].tte)) { 174fafd8bceSBlue Swirl 175fafd8bceSBlue Swirl if (is_demap_context) { 176fafd8bceSBlue Swirl /* will remove non-global entries matching context value */ 177fafd8bceSBlue Swirl if (TTE_IS_GLOBAL(tlb[i].tte) || 178fafd8bceSBlue Swirl !tlb_compare_context(&tlb[i], context)) { 179fafd8bceSBlue Swirl continue; 180fafd8bceSBlue Swirl } 181fafd8bceSBlue Swirl } else { 182fafd8bceSBlue Swirl /* demap page 183fafd8bceSBlue Swirl will remove any entry matching VA */ 184fafd8bceSBlue Swirl mask = 0xffffffffffffe000ULL; 185fafd8bceSBlue Swirl mask <<= 3 * ((tlb[i].tte >> 61) & 3); 186fafd8bceSBlue Swirl 187fafd8bceSBlue Swirl if (!compare_masked(demap_addr, tlb[i].tag, mask)) { 188fafd8bceSBlue Swirl continue; 189fafd8bceSBlue Swirl } 190fafd8bceSBlue Swirl 191fafd8bceSBlue Swirl /* entry should be global or matching context value */ 192fafd8bceSBlue Swirl if (!TTE_IS_GLOBAL(tlb[i].tte) && 193fafd8bceSBlue Swirl !tlb_compare_context(&tlb[i], context)) { 194fafd8bceSBlue Swirl continue; 195fafd8bceSBlue Swirl } 196fafd8bceSBlue Swirl } 197fafd8bceSBlue Swirl 198fafd8bceSBlue Swirl replace_tlb_entry(&tlb[i], 0, 0, env1); 199fafd8bceSBlue Swirl #ifdef DEBUG_MMU 200fafd8bceSBlue Swirl DPRINTF_MMU("%s demap invalidated entry [%02u]\n", strmmu, i); 201fad866daSMarkus Armbruster dump_mmu(env1); 202fafd8bceSBlue Swirl #endif 203fafd8bceSBlue Swirl } 204fafd8bceSBlue Swirl } 205fafd8bceSBlue Swirl } 206fafd8bceSBlue Swirl 2077285fba0SArtyom Tarasenko static uint64_t sun4v_tte_to_sun4u(CPUSPARCState *env, uint64_t tag, 2087285fba0SArtyom Tarasenko uint64_t sun4v_tte) 2097285fba0SArtyom Tarasenko { 2107285fba0SArtyom Tarasenko uint64_t sun4u_tte; 2117285fba0SArtyom Tarasenko if (!(cpu_has_hypervisor(env) && (tag & TLB_UST1_IS_SUN4V_BIT))) { 2127285fba0SArtyom Tarasenko /* is already in the sun4u format */ 2137285fba0SArtyom Tarasenko return sun4v_tte; 2147285fba0SArtyom Tarasenko } 2157285fba0SArtyom Tarasenko sun4u_tte = TTE_PA(sun4v_tte) | (sun4v_tte & TTE_VALID_BIT); 2167285fba0SArtyom Tarasenko sun4u_tte |= (sun4v_tte & 3ULL) << 61; /* TTE_PGSIZE */ 2177285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_NFO_BIT_UA2005, TTE_NFO_BIT); 2187285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_USED_BIT_UA2005, TTE_USED_BIT); 2197285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_W_OK_BIT_UA2005, TTE_W_OK_BIT); 2207285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_SIDEEFFECT_BIT_UA2005, 2217285fba0SArtyom Tarasenko TTE_SIDEEFFECT_BIT); 2227285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_PRIV_BIT_UA2005, TTE_PRIV_BIT); 2237285fba0SArtyom Tarasenko sun4u_tte |= CONVERT_BIT(sun4v_tte, TTE_LOCKED_BIT_UA2005, TTE_LOCKED_BIT); 2247285fba0SArtyom Tarasenko return sun4u_tte; 2257285fba0SArtyom Tarasenko } 2267285fba0SArtyom Tarasenko 227fafd8bceSBlue Swirl static void replace_tlb_1bit_lru(SparcTLBEntry *tlb, 228fafd8bceSBlue Swirl uint64_t tlb_tag, uint64_t tlb_tte, 2297285fba0SArtyom Tarasenko const char *strmmu, CPUSPARCState *env1, 2307285fba0SArtyom Tarasenko uint64_t addr) 231fafd8bceSBlue Swirl { 232fafd8bceSBlue Swirl unsigned int i, replace_used; 233fafd8bceSBlue Swirl 2347285fba0SArtyom Tarasenko tlb_tte = sun4v_tte_to_sun4u(env1, addr, tlb_tte); 23570f44d2fSArtyom Tarasenko if (cpu_has_hypervisor(env1)) { 23670f44d2fSArtyom Tarasenko uint64_t new_vaddr = tlb_tag & ~0x1fffULL; 23770f44d2fSArtyom Tarasenko uint64_t new_size = 8192ULL << 3 * TTE_PGSIZE(tlb_tte); 23870f44d2fSArtyom Tarasenko uint32_t new_ctx = tlb_tag & 0x1fffU; 23970f44d2fSArtyom Tarasenko for (i = 0; i < 64; i++) { 24070f44d2fSArtyom Tarasenko uint32_t ctx = tlb[i].tag & 0x1fffU; 24170f44d2fSArtyom Tarasenko /* check if new mapping overlaps an existing one */ 24270f44d2fSArtyom Tarasenko if (new_ctx == ctx) { 24370f44d2fSArtyom Tarasenko uint64_t vaddr = tlb[i].tag & ~0x1fffULL; 24470f44d2fSArtyom Tarasenko uint64_t size = 8192ULL << 3 * TTE_PGSIZE(tlb[i].tte); 24570f44d2fSArtyom Tarasenko if (new_vaddr == vaddr 24670f44d2fSArtyom Tarasenko || (new_vaddr < vaddr + size 24770f44d2fSArtyom Tarasenko && vaddr < new_vaddr + new_size)) { 24870f44d2fSArtyom Tarasenko DPRINTF_MMU("auto demap entry [%d] %lx->%lx\n", i, vaddr, 24970f44d2fSArtyom Tarasenko new_vaddr); 25070f44d2fSArtyom Tarasenko replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1); 25170f44d2fSArtyom Tarasenko return; 25270f44d2fSArtyom Tarasenko } 25370f44d2fSArtyom Tarasenko } 25470f44d2fSArtyom Tarasenko 25570f44d2fSArtyom Tarasenko } 25670f44d2fSArtyom Tarasenko } 257fafd8bceSBlue Swirl /* Try replacing invalid entry */ 258fafd8bceSBlue Swirl for (i = 0; i < 64; i++) { 259fafd8bceSBlue Swirl if (!TTE_IS_VALID(tlb[i].tte)) { 260fafd8bceSBlue Swirl replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1); 261fafd8bceSBlue Swirl #ifdef DEBUG_MMU 262fafd8bceSBlue Swirl DPRINTF_MMU("%s lru replaced invalid entry [%i]\n", strmmu, i); 263fad866daSMarkus Armbruster dump_mmu(env1); 264fafd8bceSBlue Swirl #endif 265fafd8bceSBlue Swirl return; 266fafd8bceSBlue Swirl } 267fafd8bceSBlue Swirl } 268fafd8bceSBlue Swirl 269fafd8bceSBlue Swirl /* All entries are valid, try replacing unlocked entry */ 270fafd8bceSBlue Swirl 271fafd8bceSBlue Swirl for (replace_used = 0; replace_used < 2; ++replace_used) { 272fafd8bceSBlue Swirl 273fafd8bceSBlue Swirl /* Used entries are not replaced on first pass */ 274fafd8bceSBlue Swirl 275fafd8bceSBlue Swirl for (i = 0; i < 64; i++) { 276fafd8bceSBlue Swirl if (!TTE_IS_LOCKED(tlb[i].tte) && !TTE_IS_USED(tlb[i].tte)) { 277fafd8bceSBlue Swirl 278fafd8bceSBlue Swirl replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1); 279fafd8bceSBlue Swirl #ifdef DEBUG_MMU 280fafd8bceSBlue Swirl DPRINTF_MMU("%s lru replaced unlocked %s entry [%i]\n", 281fafd8bceSBlue Swirl strmmu, (replace_used ? "used" : "unused"), i); 282fad866daSMarkus Armbruster dump_mmu(env1); 283fafd8bceSBlue Swirl #endif 284fafd8bceSBlue Swirl return; 285fafd8bceSBlue Swirl } 286fafd8bceSBlue Swirl } 287fafd8bceSBlue Swirl 288fafd8bceSBlue Swirl /* Now reset used bit and search for unused entries again */ 289fafd8bceSBlue Swirl 290fafd8bceSBlue Swirl for (i = 0; i < 64; i++) { 291fafd8bceSBlue Swirl TTE_SET_UNUSED(tlb[i].tte); 292fafd8bceSBlue Swirl } 293fafd8bceSBlue Swirl } 294fafd8bceSBlue Swirl 295fafd8bceSBlue Swirl #ifdef DEBUG_MMU 2964797a685SArtyom Tarasenko DPRINTF_MMU("%s lru replacement: no free entries available, " 2974797a685SArtyom Tarasenko "replacing the last one\n", strmmu); 298fafd8bceSBlue Swirl #endif 2994797a685SArtyom Tarasenko /* corner case: the last entry is replaced anyway */ 3004797a685SArtyom Tarasenko replace_tlb_entry(&tlb[63], tlb_tag, tlb_tte, env1); 301fafd8bceSBlue Swirl } 302fafd8bceSBlue Swirl 303fafd8bceSBlue Swirl #endif 304fafd8bceSBlue Swirl 30569694625SPeter Maydell #ifdef TARGET_SPARC64 306fafd8bceSBlue Swirl /* returns true if access using this ASI is to have address translated by MMU 307fafd8bceSBlue Swirl otherwise access is to raw physical address */ 30869694625SPeter Maydell /* TODO: check sparc32 bits */ 309fafd8bceSBlue Swirl static inline int is_translating_asi(int asi) 310fafd8bceSBlue Swirl { 311fafd8bceSBlue Swirl /* Ultrasparc IIi translating asi 312fafd8bceSBlue Swirl - note this list is defined by cpu implementation 313fafd8bceSBlue Swirl */ 314fafd8bceSBlue Swirl switch (asi) { 315fafd8bceSBlue Swirl case 0x04 ... 0x11: 316fafd8bceSBlue Swirl case 0x16 ... 0x19: 317fafd8bceSBlue Swirl case 0x1E ... 0x1F: 318fafd8bceSBlue Swirl case 0x24 ... 0x2C: 319fafd8bceSBlue Swirl case 0x70 ... 0x73: 320fafd8bceSBlue Swirl case 0x78 ... 0x79: 321fafd8bceSBlue Swirl case 0x80 ... 0xFF: 322fafd8bceSBlue Swirl return 1; 323fafd8bceSBlue Swirl 324fafd8bceSBlue Swirl default: 325fafd8bceSBlue Swirl return 0; 326fafd8bceSBlue Swirl } 327fafd8bceSBlue Swirl } 328fafd8bceSBlue Swirl 329f939ffe5SRichard Henderson static inline target_ulong address_mask(CPUSPARCState *env1, target_ulong addr) 330f939ffe5SRichard Henderson { 331f939ffe5SRichard Henderson if (AM_CHECK(env1)) { 332f939ffe5SRichard Henderson addr &= 0xffffffffULL; 333f939ffe5SRichard Henderson } 334f939ffe5SRichard Henderson return addr; 335f939ffe5SRichard Henderson } 336f939ffe5SRichard Henderson 337fe8d8f0fSBlue Swirl static inline target_ulong asi_address_mask(CPUSPARCState *env, 338fafd8bceSBlue Swirl int asi, target_ulong addr) 339fafd8bceSBlue Swirl { 340fafd8bceSBlue Swirl if (is_translating_asi(asi)) { 341f939ffe5SRichard Henderson addr = address_mask(env, addr); 342fafd8bceSBlue Swirl } 343f939ffe5SRichard Henderson return addr; 344fafd8bceSBlue Swirl } 3457cd39ef2SArtyom Tarasenko 3467cd39ef2SArtyom Tarasenko #ifndef CONFIG_USER_ONLY 3477cd39ef2SArtyom Tarasenko static inline void do_check_asi(CPUSPARCState *env, int asi, uintptr_t ra) 3487cd39ef2SArtyom Tarasenko { 3497cd39ef2SArtyom Tarasenko /* ASIs >= 0x80 are user mode. 3507cd39ef2SArtyom Tarasenko * ASIs >= 0x30 are hyper mode (or super if hyper is not available). 3517cd39ef2SArtyom Tarasenko * ASIs <= 0x2f are super mode. 3527cd39ef2SArtyom Tarasenko */ 3537cd39ef2SArtyom Tarasenko if (asi < 0x80 3547cd39ef2SArtyom Tarasenko && !cpu_hypervisor_mode(env) 3557cd39ef2SArtyom Tarasenko && (!cpu_supervisor_mode(env) 3567cd39ef2SArtyom Tarasenko || (asi >= 0x30 && cpu_has_hypervisor(env)))) { 3577cd39ef2SArtyom Tarasenko cpu_raise_exception_ra(env, TT_PRIV_ACT, ra); 3587cd39ef2SArtyom Tarasenko } 3597cd39ef2SArtyom Tarasenko } 3607cd39ef2SArtyom Tarasenko #endif /* !CONFIG_USER_ONLY */ 361e60538c7SPeter Maydell #endif 362fafd8bceSBlue Swirl 3632f9d35fcSRichard Henderson static void do_check_align(CPUSPARCState *env, target_ulong addr, 3642f9d35fcSRichard Henderson uint32_t align, uintptr_t ra) 365fafd8bceSBlue Swirl { 366fafd8bceSBlue Swirl if (addr & align) { 3672f9d35fcSRichard Henderson cpu_raise_exception_ra(env, TT_UNALIGNED, ra); 368fafd8bceSBlue Swirl } 369fafd8bceSBlue Swirl } 370fafd8bceSBlue Swirl 3712f9d35fcSRichard Henderson void helper_check_align(CPUSPARCState *env, target_ulong addr, uint32_t align) 3722f9d35fcSRichard Henderson { 3732f9d35fcSRichard Henderson do_check_align(env, addr, align, GETPC()); 3742f9d35fcSRichard Henderson } 3752f9d35fcSRichard Henderson 376fafd8bceSBlue Swirl #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \ 377fafd8bceSBlue Swirl defined(DEBUG_MXCC) 378c5f9864eSAndreas Färber static void dump_mxcc(CPUSPARCState *env) 379fafd8bceSBlue Swirl { 380fafd8bceSBlue Swirl printf("mxccdata: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64 381fafd8bceSBlue Swirl "\n", 382fafd8bceSBlue Swirl env->mxccdata[0], env->mxccdata[1], 383fafd8bceSBlue Swirl env->mxccdata[2], env->mxccdata[3]); 384fafd8bceSBlue Swirl printf("mxccregs: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64 385fafd8bceSBlue Swirl "\n" 386fafd8bceSBlue Swirl " %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64 387fafd8bceSBlue Swirl "\n", 388fafd8bceSBlue Swirl env->mxccregs[0], env->mxccregs[1], 389fafd8bceSBlue Swirl env->mxccregs[2], env->mxccregs[3], 390fafd8bceSBlue Swirl env->mxccregs[4], env->mxccregs[5], 391fafd8bceSBlue Swirl env->mxccregs[6], env->mxccregs[7]); 392fafd8bceSBlue Swirl } 393fafd8bceSBlue Swirl #endif 394fafd8bceSBlue Swirl 395fafd8bceSBlue Swirl #if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \ 396fafd8bceSBlue Swirl && defined(DEBUG_ASI) 397fafd8bceSBlue Swirl static void dump_asi(const char *txt, target_ulong addr, int asi, int size, 398fafd8bceSBlue Swirl uint64_t r1) 399fafd8bceSBlue Swirl { 400fafd8bceSBlue Swirl switch (size) { 401fafd8bceSBlue Swirl case 1: 402fafd8bceSBlue Swirl DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt, 403fafd8bceSBlue Swirl addr, asi, r1 & 0xff); 404fafd8bceSBlue Swirl break; 405fafd8bceSBlue Swirl case 2: 406fafd8bceSBlue Swirl DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt, 407fafd8bceSBlue Swirl addr, asi, r1 & 0xffff); 408fafd8bceSBlue Swirl break; 409fafd8bceSBlue Swirl case 4: 410fafd8bceSBlue Swirl DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt, 411fafd8bceSBlue Swirl addr, asi, r1 & 0xffffffff); 412fafd8bceSBlue Swirl break; 413fafd8bceSBlue Swirl case 8: 414fafd8bceSBlue Swirl DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt, 415fafd8bceSBlue Swirl addr, asi, r1); 416fafd8bceSBlue Swirl break; 417fafd8bceSBlue Swirl } 418fafd8bceSBlue Swirl } 419fafd8bceSBlue Swirl #endif 420fafd8bceSBlue Swirl 421c9d793f4SPeter Maydell #ifndef CONFIG_USER_ONLY 422c9d793f4SPeter Maydell #ifndef TARGET_SPARC64 423c9d793f4SPeter Maydell static void sparc_raise_mmu_fault(CPUState *cs, hwaddr addr, 424c9d793f4SPeter Maydell bool is_write, bool is_exec, int is_asi, 425c9d793f4SPeter Maydell unsigned size, uintptr_t retaddr) 426c9d793f4SPeter Maydell { 427c9d793f4SPeter Maydell SPARCCPU *cpu = SPARC_CPU(cs); 428c9d793f4SPeter Maydell CPUSPARCState *env = &cpu->env; 429c9d793f4SPeter Maydell int fault_type; 430c9d793f4SPeter Maydell 431c9d793f4SPeter Maydell #ifdef DEBUG_UNASSIGNED 432c9d793f4SPeter Maydell if (is_asi) { 433c9d793f4SPeter Maydell printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx 434c9d793f4SPeter Maydell " asi 0x%02x from " TARGET_FMT_lx "\n", 435c9d793f4SPeter Maydell is_exec ? "exec" : is_write ? "write" : "read", size, 436c9d793f4SPeter Maydell size == 1 ? "" : "s", addr, is_asi, env->pc); 437c9d793f4SPeter Maydell } else { 438c9d793f4SPeter Maydell printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx 439c9d793f4SPeter Maydell " from " TARGET_FMT_lx "\n", 440c9d793f4SPeter Maydell is_exec ? "exec" : is_write ? "write" : "read", size, 441c9d793f4SPeter Maydell size == 1 ? "" : "s", addr, env->pc); 442c9d793f4SPeter Maydell } 443c9d793f4SPeter Maydell #endif 444c9d793f4SPeter Maydell /* Don't overwrite translation and access faults */ 445c9d793f4SPeter Maydell fault_type = (env->mmuregs[3] & 0x1c) >> 2; 446c9d793f4SPeter Maydell if ((fault_type > 4) || (fault_type == 0)) { 447c9d793f4SPeter Maydell env->mmuregs[3] = 0; /* Fault status register */ 448c9d793f4SPeter Maydell if (is_asi) { 449c9d793f4SPeter Maydell env->mmuregs[3] |= 1 << 16; 450c9d793f4SPeter Maydell } 451c9d793f4SPeter Maydell if (env->psrs) { 452c9d793f4SPeter Maydell env->mmuregs[3] |= 1 << 5; 453c9d793f4SPeter Maydell } 454c9d793f4SPeter Maydell if (is_exec) { 455c9d793f4SPeter Maydell env->mmuregs[3] |= 1 << 6; 456c9d793f4SPeter Maydell } 457c9d793f4SPeter Maydell if (is_write) { 458c9d793f4SPeter Maydell env->mmuregs[3] |= 1 << 7; 459c9d793f4SPeter Maydell } 460c9d793f4SPeter Maydell env->mmuregs[3] |= (5 << 2) | 2; 461c9d793f4SPeter Maydell /* SuperSPARC will never place instruction fault addresses in the FAR */ 462c9d793f4SPeter Maydell if (!is_exec) { 463c9d793f4SPeter Maydell env->mmuregs[4] = addr; /* Fault address register */ 464c9d793f4SPeter Maydell } 465c9d793f4SPeter Maydell } 466c9d793f4SPeter Maydell /* overflow (same type fault was not read before another fault) */ 467c9d793f4SPeter Maydell if (fault_type == ((env->mmuregs[3] & 0x1c)) >> 2) { 468c9d793f4SPeter Maydell env->mmuregs[3] |= 1; 469c9d793f4SPeter Maydell } 470c9d793f4SPeter Maydell 471c9d793f4SPeter Maydell if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) { 472c9d793f4SPeter Maydell int tt = is_exec ? TT_CODE_ACCESS : TT_DATA_ACCESS; 473c9d793f4SPeter Maydell cpu_raise_exception_ra(env, tt, retaddr); 474c9d793f4SPeter Maydell } 475c9d793f4SPeter Maydell 476c9d793f4SPeter Maydell /* 477c9d793f4SPeter Maydell * flush neverland mappings created during no-fault mode, 478c9d793f4SPeter Maydell * so the sequential MMU faults report proper fault types 479c9d793f4SPeter Maydell */ 480c9d793f4SPeter Maydell if (env->mmuregs[0] & MMU_NF) { 481c9d793f4SPeter Maydell tlb_flush(cs); 482c9d793f4SPeter Maydell } 483c9d793f4SPeter Maydell } 484c9d793f4SPeter Maydell #else 485c9d793f4SPeter Maydell static void sparc_raise_mmu_fault(CPUState *cs, hwaddr addr, 486c9d793f4SPeter Maydell bool is_write, bool is_exec, int is_asi, 487c9d793f4SPeter Maydell unsigned size, uintptr_t retaddr) 488c9d793f4SPeter Maydell { 489c9d793f4SPeter Maydell SPARCCPU *cpu = SPARC_CPU(cs); 490c9d793f4SPeter Maydell CPUSPARCState *env = &cpu->env; 491c9d793f4SPeter Maydell 492c9d793f4SPeter Maydell #ifdef DEBUG_UNASSIGNED 493c9d793f4SPeter Maydell printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx 494c9d793f4SPeter Maydell "\n", addr, env->pc); 495c9d793f4SPeter Maydell #endif 496c9d793f4SPeter Maydell 497c9d793f4SPeter Maydell if (is_exec) { /* XXX has_hypervisor */ 498c9d793f4SPeter Maydell if (env->lsu & (IMMU_E)) { 499c9d793f4SPeter Maydell cpu_raise_exception_ra(env, TT_CODE_ACCESS, retaddr); 500c9d793f4SPeter Maydell } else if (cpu_has_hypervisor(env) && !(env->hpstate & HS_PRIV)) { 501c9d793f4SPeter Maydell cpu_raise_exception_ra(env, TT_INSN_REAL_TRANSLATION_MISS, retaddr); 502c9d793f4SPeter Maydell } 503c9d793f4SPeter Maydell } else { 504c9d793f4SPeter Maydell if (env->lsu & (DMMU_E)) { 505c9d793f4SPeter Maydell cpu_raise_exception_ra(env, TT_DATA_ACCESS, retaddr); 506c9d793f4SPeter Maydell } else if (cpu_has_hypervisor(env) && !(env->hpstate & HS_PRIV)) { 507c9d793f4SPeter Maydell cpu_raise_exception_ra(env, TT_DATA_REAL_TRANSLATION_MISS, retaddr); 508c9d793f4SPeter Maydell } 509c9d793f4SPeter Maydell } 510c9d793f4SPeter Maydell } 511c9d793f4SPeter Maydell #endif 512c9d793f4SPeter Maydell #endif 513c9d793f4SPeter Maydell 514fafd8bceSBlue Swirl #ifndef TARGET_SPARC64 515fafd8bceSBlue Swirl #ifndef CONFIG_USER_ONLY 516fafd8bceSBlue Swirl 517fafd8bceSBlue Swirl 518fafd8bceSBlue Swirl /* Leon3 cache control */ 519fafd8bceSBlue Swirl 520fe8d8f0fSBlue Swirl static void leon3_cache_control_st(CPUSPARCState *env, target_ulong addr, 521fe8d8f0fSBlue Swirl uint64_t val, int size) 522fafd8bceSBlue Swirl { 523fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("st addr:%08x, val:%" PRIx64 ", size:%d\n", 524fafd8bceSBlue Swirl addr, val, size); 525fafd8bceSBlue Swirl 526fafd8bceSBlue Swirl if (size != 4) { 527fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("32bits only\n"); 528fafd8bceSBlue Swirl return; 529fafd8bceSBlue Swirl } 530fafd8bceSBlue Swirl 531fafd8bceSBlue Swirl switch (addr) { 532fafd8bceSBlue Swirl case 0x00: /* Cache control */ 533fafd8bceSBlue Swirl 534fafd8bceSBlue Swirl /* These values must always be read as zeros */ 535fafd8bceSBlue Swirl val &= ~CACHE_CTRL_FD; 536fafd8bceSBlue Swirl val &= ~CACHE_CTRL_FI; 537fafd8bceSBlue Swirl val &= ~CACHE_CTRL_IB; 538fafd8bceSBlue Swirl val &= ~CACHE_CTRL_IP; 539fafd8bceSBlue Swirl val &= ~CACHE_CTRL_DP; 540fafd8bceSBlue Swirl 541fafd8bceSBlue Swirl env->cache_control = val; 542fafd8bceSBlue Swirl break; 543fafd8bceSBlue Swirl case 0x04: /* Instruction cache configuration */ 544fafd8bceSBlue Swirl case 0x08: /* Data cache configuration */ 545fafd8bceSBlue Swirl /* Read Only */ 546fafd8bceSBlue Swirl break; 547fafd8bceSBlue Swirl default: 548fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("write unknown register %08x\n", addr); 549fafd8bceSBlue Swirl break; 550fafd8bceSBlue Swirl }; 551fafd8bceSBlue Swirl } 552fafd8bceSBlue Swirl 553fe8d8f0fSBlue Swirl static uint64_t leon3_cache_control_ld(CPUSPARCState *env, target_ulong addr, 554fe8d8f0fSBlue Swirl int size) 555fafd8bceSBlue Swirl { 556fafd8bceSBlue Swirl uint64_t ret = 0; 557fafd8bceSBlue Swirl 558fafd8bceSBlue Swirl if (size != 4) { 559fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("32bits only\n"); 560fafd8bceSBlue Swirl return 0; 561fafd8bceSBlue Swirl } 562fafd8bceSBlue Swirl 563fafd8bceSBlue Swirl switch (addr) { 564fafd8bceSBlue Swirl case 0x00: /* Cache control */ 565fafd8bceSBlue Swirl ret = env->cache_control; 566fafd8bceSBlue Swirl break; 567fafd8bceSBlue Swirl 568fafd8bceSBlue Swirl /* Configuration registers are read and only always keep those 569fafd8bceSBlue Swirl predefined values */ 570fafd8bceSBlue Swirl 571fafd8bceSBlue Swirl case 0x04: /* Instruction cache configuration */ 572fafd8bceSBlue Swirl ret = 0x10220000; 573fafd8bceSBlue Swirl break; 574fafd8bceSBlue Swirl case 0x08: /* Data cache configuration */ 575fafd8bceSBlue Swirl ret = 0x18220000; 576fafd8bceSBlue Swirl break; 577fafd8bceSBlue Swirl default: 578fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("read unknown register %08x\n", addr); 579fafd8bceSBlue Swirl break; 580fafd8bceSBlue Swirl }; 581fafd8bceSBlue Swirl DPRINTF_CACHE_CONTROL("ld addr:%08x, ret:0x%" PRIx64 ", size:%d\n", 582fafd8bceSBlue Swirl addr, ret, size); 583fafd8bceSBlue Swirl return ret; 584fafd8bceSBlue Swirl } 585fafd8bceSBlue Swirl 5866850811eSRichard Henderson uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr, 5876850811eSRichard Henderson int asi, uint32_t memop) 588fafd8bceSBlue Swirl { 5896850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 5906850811eSRichard Henderson int sign = memop & MO_SIGN; 5915a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 592fafd8bceSBlue Swirl uint64_t ret = 0; 593fafd8bceSBlue Swirl #if defined(DEBUG_MXCC) || defined(DEBUG_ASI) 594fafd8bceSBlue Swirl uint32_t last_addr = addr; 595fafd8bceSBlue Swirl #endif 596fafd8bceSBlue Swirl 5972f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 598fafd8bceSBlue Swirl switch (asi) { 5990cc1f4bfSRichard Henderson case ASI_M_MXCC: /* SuperSparc MXCC registers, or... */ 6000cc1f4bfSRichard Henderson /* case ASI_LEON_CACHEREGS: Leon3 cache control */ 601fafd8bceSBlue Swirl switch (addr) { 602fafd8bceSBlue Swirl case 0x00: /* Leon3 Cache Control */ 603fafd8bceSBlue Swirl case 0x08: /* Leon3 Instruction Cache config */ 604fafd8bceSBlue Swirl case 0x0C: /* Leon3 Date Cache config */ 605576e1c4cSIgor Mammedov if (env->def.features & CPU_FEATURE_CACHE_CTRL) { 606fe8d8f0fSBlue Swirl ret = leon3_cache_control_ld(env, addr, size); 607fafd8bceSBlue Swirl } 608fafd8bceSBlue Swirl break; 609fafd8bceSBlue Swirl case 0x01c00a00: /* MXCC control register */ 610fafd8bceSBlue Swirl if (size == 8) { 611fafd8bceSBlue Swirl ret = env->mxccregs[3]; 612fafd8bceSBlue Swirl } else { 61371547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 61471547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 615fafd8bceSBlue Swirl size); 616fafd8bceSBlue Swirl } 617fafd8bceSBlue Swirl break; 618fafd8bceSBlue Swirl case 0x01c00a04: /* MXCC control register */ 619fafd8bceSBlue Swirl if (size == 4) { 620fafd8bceSBlue Swirl ret = env->mxccregs[3]; 621fafd8bceSBlue Swirl } else { 62271547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 62371547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 624fafd8bceSBlue Swirl size); 625fafd8bceSBlue Swirl } 626fafd8bceSBlue Swirl break; 627fafd8bceSBlue Swirl case 0x01c00c00: /* Module reset register */ 628fafd8bceSBlue Swirl if (size == 8) { 629fafd8bceSBlue Swirl ret = env->mxccregs[5]; 630fafd8bceSBlue Swirl /* should we do something here? */ 631fafd8bceSBlue Swirl } else { 63271547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 63371547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 634fafd8bceSBlue Swirl size); 635fafd8bceSBlue Swirl } 636fafd8bceSBlue Swirl break; 637fafd8bceSBlue Swirl case 0x01c00f00: /* MBus port address register */ 638fafd8bceSBlue Swirl if (size == 8) { 639fafd8bceSBlue Swirl ret = env->mxccregs[7]; 640fafd8bceSBlue Swirl } else { 64171547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 64271547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 643fafd8bceSBlue Swirl size); 644fafd8bceSBlue Swirl } 645fafd8bceSBlue Swirl break; 646fafd8bceSBlue Swirl default: 64771547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 64871547a3bSBlue Swirl "%08x: unimplemented address, size: %d\n", addr, 649fafd8bceSBlue Swirl size); 650fafd8bceSBlue Swirl break; 651fafd8bceSBlue Swirl } 652fafd8bceSBlue Swirl DPRINTF_MXCC("asi = %d, size = %d, sign = %d, " 653fafd8bceSBlue Swirl "addr = %08x -> ret = %" PRIx64 "," 654fafd8bceSBlue Swirl "addr = %08x\n", asi, size, sign, last_addr, ret, addr); 655fafd8bceSBlue Swirl #ifdef DEBUG_MXCC 656fafd8bceSBlue Swirl dump_mxcc(env); 657fafd8bceSBlue Swirl #endif 658fafd8bceSBlue Swirl break; 6590cc1f4bfSRichard Henderson case ASI_M_FLUSH_PROBE: /* SuperSparc MMU probe */ 6600cc1f4bfSRichard Henderson case ASI_LEON_MMUFLUSH: /* LEON3 MMU probe */ 661fafd8bceSBlue Swirl { 662fafd8bceSBlue Swirl int mmulev; 663fafd8bceSBlue Swirl 664fafd8bceSBlue Swirl mmulev = (addr >> 8) & 15; 665fafd8bceSBlue Swirl if (mmulev > 4) { 666fafd8bceSBlue Swirl ret = 0; 667fafd8bceSBlue Swirl } else { 668fafd8bceSBlue Swirl ret = mmu_probe(env, addr, mmulev); 669fafd8bceSBlue Swirl } 670fafd8bceSBlue Swirl DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n", 671fafd8bceSBlue Swirl addr, mmulev, ret); 672fafd8bceSBlue Swirl } 673fafd8bceSBlue Swirl break; 6740cc1f4bfSRichard Henderson case ASI_M_MMUREGS: /* SuperSparc MMU regs */ 6750cc1f4bfSRichard Henderson case ASI_LEON_MMUREGS: /* LEON3 MMU regs */ 676fafd8bceSBlue Swirl { 677fafd8bceSBlue Swirl int reg = (addr >> 8) & 0x1f; 678fafd8bceSBlue Swirl 679fafd8bceSBlue Swirl ret = env->mmuregs[reg]; 680fafd8bceSBlue Swirl if (reg == 3) { /* Fault status cleared on read */ 681fafd8bceSBlue Swirl env->mmuregs[3] = 0; 682fafd8bceSBlue Swirl } else if (reg == 0x13) { /* Fault status read */ 683fafd8bceSBlue Swirl ret = env->mmuregs[3]; 684fafd8bceSBlue Swirl } else if (reg == 0x14) { /* Fault address read */ 685fafd8bceSBlue Swirl ret = env->mmuregs[4]; 686fafd8bceSBlue Swirl } 687fafd8bceSBlue Swirl DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret); 688fafd8bceSBlue Swirl } 689fafd8bceSBlue Swirl break; 6900cc1f4bfSRichard Henderson case ASI_M_TLBDIAG: /* Turbosparc ITLB Diagnostic */ 6910cc1f4bfSRichard Henderson case ASI_M_DIAGS: /* Turbosparc DTLB Diagnostic */ 6920cc1f4bfSRichard Henderson case ASI_M_IODIAG: /* Turbosparc IOTLB Diagnostic */ 693fafd8bceSBlue Swirl break; 6940cc1f4bfSRichard Henderson case ASI_KERNELTXT: /* Supervisor code access */ 695fafd8bceSBlue Swirl switch (size) { 696fafd8bceSBlue Swirl case 1: 6970184e266SBlue Swirl ret = cpu_ldub_code(env, addr); 698fafd8bceSBlue Swirl break; 699fafd8bceSBlue Swirl case 2: 7000184e266SBlue Swirl ret = cpu_lduw_code(env, addr); 701fafd8bceSBlue Swirl break; 702fafd8bceSBlue Swirl default: 703fafd8bceSBlue Swirl case 4: 7040184e266SBlue Swirl ret = cpu_ldl_code(env, addr); 705fafd8bceSBlue Swirl break; 706fafd8bceSBlue Swirl case 8: 7070184e266SBlue Swirl ret = cpu_ldq_code(env, addr); 708fafd8bceSBlue Swirl break; 709fafd8bceSBlue Swirl } 710fafd8bceSBlue Swirl break; 7110cc1f4bfSRichard Henderson case ASI_M_TXTC_TAG: /* SparcStation 5 I-cache tag */ 7120cc1f4bfSRichard Henderson case ASI_M_TXTC_DATA: /* SparcStation 5 I-cache data */ 7130cc1f4bfSRichard Henderson case ASI_M_DATAC_TAG: /* SparcStation 5 D-cache tag */ 7140cc1f4bfSRichard Henderson case ASI_M_DATAC_DATA: /* SparcStation 5 D-cache data */ 715fafd8bceSBlue Swirl break; 716fafd8bceSBlue Swirl case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */ 717b9f5fdadSPeter Maydell { 718b9f5fdadSPeter Maydell MemTxResult result; 719b9f5fdadSPeter Maydell hwaddr access_addr = (hwaddr)addr | ((hwaddr)(asi & 0xf) << 32); 720b9f5fdadSPeter Maydell 721fafd8bceSBlue Swirl switch (size) { 722fafd8bceSBlue Swirl case 1: 723b9f5fdadSPeter Maydell ret = address_space_ldub(cs->as, access_addr, 724b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 725fafd8bceSBlue Swirl break; 726fafd8bceSBlue Swirl case 2: 727b9f5fdadSPeter Maydell ret = address_space_lduw(cs->as, access_addr, 728b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 729fafd8bceSBlue Swirl break; 730fafd8bceSBlue Swirl default: 731fafd8bceSBlue Swirl case 4: 732b9f5fdadSPeter Maydell ret = address_space_ldl(cs->as, access_addr, 733b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 734fafd8bceSBlue Swirl break; 735fafd8bceSBlue Swirl case 8: 736b9f5fdadSPeter Maydell ret = address_space_ldq(cs->as, access_addr, 737b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 738fafd8bceSBlue Swirl break; 739fafd8bceSBlue Swirl } 740b9f5fdadSPeter Maydell 741b9f5fdadSPeter Maydell if (result != MEMTX_OK) { 742b9f5fdadSPeter Maydell sparc_raise_mmu_fault(cs, access_addr, false, false, false, 743b9f5fdadSPeter Maydell size, GETPC()); 744b9f5fdadSPeter Maydell } 745fafd8bceSBlue Swirl break; 746b9f5fdadSPeter Maydell } 747fafd8bceSBlue Swirl case 0x30: /* Turbosparc secondary cache diagnostic */ 748fafd8bceSBlue Swirl case 0x31: /* Turbosparc RAM snoop */ 749fafd8bceSBlue Swirl case 0x32: /* Turbosparc page table descriptor diagnostic */ 750fafd8bceSBlue Swirl case 0x39: /* data cache diagnostic register */ 751fafd8bceSBlue Swirl ret = 0; 752fafd8bceSBlue Swirl break; 753fafd8bceSBlue Swirl case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */ 754fafd8bceSBlue Swirl { 755fafd8bceSBlue Swirl int reg = (addr >> 8) & 3; 756fafd8bceSBlue Swirl 757fafd8bceSBlue Swirl switch (reg) { 758fafd8bceSBlue Swirl case 0: /* Breakpoint Value (Addr) */ 759fafd8bceSBlue Swirl ret = env->mmubpregs[reg]; 760fafd8bceSBlue Swirl break; 761fafd8bceSBlue Swirl case 1: /* Breakpoint Mask */ 762fafd8bceSBlue Swirl ret = env->mmubpregs[reg]; 763fafd8bceSBlue Swirl break; 764fafd8bceSBlue Swirl case 2: /* Breakpoint Control */ 765fafd8bceSBlue Swirl ret = env->mmubpregs[reg]; 766fafd8bceSBlue Swirl break; 767fafd8bceSBlue Swirl case 3: /* Breakpoint Status */ 768fafd8bceSBlue Swirl ret = env->mmubpregs[reg]; 769fafd8bceSBlue Swirl env->mmubpregs[reg] = 0ULL; 770fafd8bceSBlue Swirl break; 771fafd8bceSBlue Swirl } 772fafd8bceSBlue Swirl DPRINTF_MMU("read breakpoint reg[%d] 0x%016" PRIx64 "\n", reg, 773fafd8bceSBlue Swirl ret); 774fafd8bceSBlue Swirl } 775fafd8bceSBlue Swirl break; 776fafd8bceSBlue Swirl case 0x49: /* SuperSPARC MMU Counter Breakpoint Value */ 777fafd8bceSBlue Swirl ret = env->mmubpctrv; 778fafd8bceSBlue Swirl break; 779fafd8bceSBlue Swirl case 0x4a: /* SuperSPARC MMU Counter Breakpoint Control */ 780fafd8bceSBlue Swirl ret = env->mmubpctrc; 781fafd8bceSBlue Swirl break; 782fafd8bceSBlue Swirl case 0x4b: /* SuperSPARC MMU Counter Breakpoint Status */ 783fafd8bceSBlue Swirl ret = env->mmubpctrs; 784fafd8bceSBlue Swirl break; 785fafd8bceSBlue Swirl case 0x4c: /* SuperSPARC MMU Breakpoint Action */ 786fafd8bceSBlue Swirl ret = env->mmubpaction; 787fafd8bceSBlue Swirl break; 7880cc1f4bfSRichard Henderson case ASI_USERTXT: /* User code access, XXX */ 789fafd8bceSBlue Swirl default: 790c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, false, false, asi, size, GETPC()); 791fafd8bceSBlue Swirl ret = 0; 792fafd8bceSBlue Swirl break; 793918d9a2cSRichard Henderson 794918d9a2cSRichard Henderson case ASI_USERDATA: /* User data access */ 795918d9a2cSRichard Henderson case ASI_KERNELDATA: /* Supervisor data access */ 796918d9a2cSRichard Henderson case ASI_P: /* Implicit primary context data access (v9 only?) */ 797918d9a2cSRichard Henderson case ASI_M_BYPASS: /* MMU passthrough */ 798918d9a2cSRichard Henderson case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 799918d9a2cSRichard Henderson /* These are always handled inline. */ 800918d9a2cSRichard Henderson g_assert_not_reached(); 801fafd8bceSBlue Swirl } 802fafd8bceSBlue Swirl if (sign) { 803fafd8bceSBlue Swirl switch (size) { 804fafd8bceSBlue Swirl case 1: 805fafd8bceSBlue Swirl ret = (int8_t) ret; 806fafd8bceSBlue Swirl break; 807fafd8bceSBlue Swirl case 2: 808fafd8bceSBlue Swirl ret = (int16_t) ret; 809fafd8bceSBlue Swirl break; 810fafd8bceSBlue Swirl case 4: 811fafd8bceSBlue Swirl ret = (int32_t) ret; 812fafd8bceSBlue Swirl break; 813fafd8bceSBlue Swirl default: 814fafd8bceSBlue Swirl break; 815fafd8bceSBlue Swirl } 816fafd8bceSBlue Swirl } 817fafd8bceSBlue Swirl #ifdef DEBUG_ASI 818fafd8bceSBlue Swirl dump_asi("read ", last_addr, asi, size, ret); 819fafd8bceSBlue Swirl #endif 820fafd8bceSBlue Swirl return ret; 821fafd8bceSBlue Swirl } 822fafd8bceSBlue Swirl 8236850811eSRichard Henderson void helper_st_asi(CPUSPARCState *env, target_ulong addr, uint64_t val, 8246850811eSRichard Henderson int asi, uint32_t memop) 825fafd8bceSBlue Swirl { 8266850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 8275a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 82831b030d4SAndreas Färber 8292f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 830fafd8bceSBlue Swirl switch (asi) { 8310cc1f4bfSRichard Henderson case ASI_M_MXCC: /* SuperSparc MXCC registers, or... */ 8320cc1f4bfSRichard Henderson /* case ASI_LEON_CACHEREGS: Leon3 cache control */ 833fafd8bceSBlue Swirl switch (addr) { 834fafd8bceSBlue Swirl case 0x00: /* Leon3 Cache Control */ 835fafd8bceSBlue Swirl case 0x08: /* Leon3 Instruction Cache config */ 836fafd8bceSBlue Swirl case 0x0C: /* Leon3 Date Cache config */ 837576e1c4cSIgor Mammedov if (env->def.features & CPU_FEATURE_CACHE_CTRL) { 838fe8d8f0fSBlue Swirl leon3_cache_control_st(env, addr, val, size); 839fafd8bceSBlue Swirl } 840fafd8bceSBlue Swirl break; 841fafd8bceSBlue Swirl 842fafd8bceSBlue Swirl case 0x01c00000: /* MXCC stream data register 0 */ 843fafd8bceSBlue Swirl if (size == 8) { 844fafd8bceSBlue Swirl env->mxccdata[0] = val; 845fafd8bceSBlue Swirl } else { 84671547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 84771547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 848fafd8bceSBlue Swirl size); 849fafd8bceSBlue Swirl } 850fafd8bceSBlue Swirl break; 851fafd8bceSBlue Swirl case 0x01c00008: /* MXCC stream data register 1 */ 852fafd8bceSBlue Swirl if (size == 8) { 853fafd8bceSBlue Swirl env->mxccdata[1] = val; 854fafd8bceSBlue Swirl } else { 85571547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 85671547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 857fafd8bceSBlue Swirl size); 858fafd8bceSBlue Swirl } 859fafd8bceSBlue Swirl break; 860fafd8bceSBlue Swirl case 0x01c00010: /* MXCC stream data register 2 */ 861fafd8bceSBlue Swirl if (size == 8) { 862fafd8bceSBlue Swirl env->mxccdata[2] = val; 863fafd8bceSBlue Swirl } else { 86471547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 86571547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 866fafd8bceSBlue Swirl size); 867fafd8bceSBlue Swirl } 868fafd8bceSBlue Swirl break; 869fafd8bceSBlue Swirl case 0x01c00018: /* MXCC stream data register 3 */ 870fafd8bceSBlue Swirl if (size == 8) { 871fafd8bceSBlue Swirl env->mxccdata[3] = val; 872fafd8bceSBlue Swirl } else { 87371547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 87471547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 875fafd8bceSBlue Swirl size); 876fafd8bceSBlue Swirl } 877fafd8bceSBlue Swirl break; 878fafd8bceSBlue Swirl case 0x01c00100: /* MXCC stream source */ 879776095d3SPeter Maydell { 880776095d3SPeter Maydell int i; 881776095d3SPeter Maydell 882fafd8bceSBlue Swirl if (size == 8) { 883fafd8bceSBlue Swirl env->mxccregs[0] = val; 884fafd8bceSBlue Swirl } else { 88571547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 88671547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 887fafd8bceSBlue Swirl size); 888fafd8bceSBlue Swirl } 889776095d3SPeter Maydell 890776095d3SPeter Maydell for (i = 0; i < 4; i++) { 891776095d3SPeter Maydell MemTxResult result; 892776095d3SPeter Maydell hwaddr access_addr = (env->mxccregs[0] & 0xffffffffULL) + 8 * i; 893776095d3SPeter Maydell 894776095d3SPeter Maydell env->mxccdata[i] = address_space_ldq(cs->as, 895776095d3SPeter Maydell access_addr, 896776095d3SPeter Maydell MEMTXATTRS_UNSPECIFIED, 897776095d3SPeter Maydell &result); 898776095d3SPeter Maydell if (result != MEMTX_OK) { 899776095d3SPeter Maydell /* TODO: investigate whether this is the right behaviour */ 900776095d3SPeter Maydell sparc_raise_mmu_fault(cs, access_addr, false, false, 901776095d3SPeter Maydell false, size, GETPC()); 902776095d3SPeter Maydell } 903776095d3SPeter Maydell } 904fafd8bceSBlue Swirl break; 905776095d3SPeter Maydell } 906fafd8bceSBlue Swirl case 0x01c00200: /* MXCC stream destination */ 907776095d3SPeter Maydell { 908776095d3SPeter Maydell int i; 909776095d3SPeter Maydell 910fafd8bceSBlue Swirl if (size == 8) { 911fafd8bceSBlue Swirl env->mxccregs[1] = val; 912fafd8bceSBlue Swirl } else { 91371547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 91471547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 915fafd8bceSBlue Swirl size); 916fafd8bceSBlue Swirl } 917776095d3SPeter Maydell 918776095d3SPeter Maydell for (i = 0; i < 4; i++) { 919776095d3SPeter Maydell MemTxResult result; 920776095d3SPeter Maydell hwaddr access_addr = (env->mxccregs[1] & 0xffffffffULL) + 8 * i; 921776095d3SPeter Maydell 922776095d3SPeter Maydell address_space_stq(cs->as, access_addr, env->mxccdata[i], 923776095d3SPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 924776095d3SPeter Maydell 925776095d3SPeter Maydell if (result != MEMTX_OK) { 926776095d3SPeter Maydell /* TODO: investigate whether this is the right behaviour */ 927776095d3SPeter Maydell sparc_raise_mmu_fault(cs, access_addr, true, false, 928776095d3SPeter Maydell false, size, GETPC()); 929776095d3SPeter Maydell } 930776095d3SPeter Maydell } 931fafd8bceSBlue Swirl break; 932776095d3SPeter Maydell } 933fafd8bceSBlue Swirl case 0x01c00a00: /* MXCC control register */ 934fafd8bceSBlue Swirl if (size == 8) { 935fafd8bceSBlue Swirl env->mxccregs[3] = val; 936fafd8bceSBlue Swirl } else { 93771547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 93871547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 939fafd8bceSBlue Swirl size); 940fafd8bceSBlue Swirl } 941fafd8bceSBlue Swirl break; 942fafd8bceSBlue Swirl case 0x01c00a04: /* MXCC control register */ 943fafd8bceSBlue Swirl if (size == 4) { 944fafd8bceSBlue Swirl env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL) 945fafd8bceSBlue Swirl | val; 946fafd8bceSBlue Swirl } else { 94771547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 94871547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 949fafd8bceSBlue Swirl size); 950fafd8bceSBlue Swirl } 951fafd8bceSBlue Swirl break; 952fafd8bceSBlue Swirl case 0x01c00e00: /* MXCC error register */ 953fafd8bceSBlue Swirl /* writing a 1 bit clears the error */ 954fafd8bceSBlue Swirl if (size == 8) { 955fafd8bceSBlue Swirl env->mxccregs[6] &= ~val; 956fafd8bceSBlue Swirl } else { 95771547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 95871547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 959fafd8bceSBlue Swirl size); 960fafd8bceSBlue Swirl } 961fafd8bceSBlue Swirl break; 962fafd8bceSBlue Swirl case 0x01c00f00: /* MBus port address register */ 963fafd8bceSBlue Swirl if (size == 8) { 964fafd8bceSBlue Swirl env->mxccregs[7] = val; 965fafd8bceSBlue Swirl } else { 96671547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 96771547a3bSBlue Swirl "%08x: unimplemented access size: %d\n", addr, 968fafd8bceSBlue Swirl size); 969fafd8bceSBlue Swirl } 970fafd8bceSBlue Swirl break; 971fafd8bceSBlue Swirl default: 97271547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 97371547a3bSBlue Swirl "%08x: unimplemented address, size: %d\n", addr, 974fafd8bceSBlue Swirl size); 975fafd8bceSBlue Swirl break; 976fafd8bceSBlue Swirl } 977fafd8bceSBlue Swirl DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n", 978fafd8bceSBlue Swirl asi, size, addr, val); 979fafd8bceSBlue Swirl #ifdef DEBUG_MXCC 980fafd8bceSBlue Swirl dump_mxcc(env); 981fafd8bceSBlue Swirl #endif 982fafd8bceSBlue Swirl break; 9830cc1f4bfSRichard Henderson case ASI_M_FLUSH_PROBE: /* SuperSparc MMU flush */ 9840cc1f4bfSRichard Henderson case ASI_LEON_MMUFLUSH: /* LEON3 MMU flush */ 985fafd8bceSBlue Swirl { 986fafd8bceSBlue Swirl int mmulev; 987fafd8bceSBlue Swirl 988fafd8bceSBlue Swirl mmulev = (addr >> 8) & 15; 989fafd8bceSBlue Swirl DPRINTF_MMU("mmu flush level %d\n", mmulev); 990fafd8bceSBlue Swirl switch (mmulev) { 991fafd8bceSBlue Swirl case 0: /* flush page */ 9925a59fbceSRichard Henderson tlb_flush_page(cs, addr & 0xfffff000); 993fafd8bceSBlue Swirl break; 994fafd8bceSBlue Swirl case 1: /* flush segment (256k) */ 995fafd8bceSBlue Swirl case 2: /* flush region (16M) */ 996fafd8bceSBlue Swirl case 3: /* flush context (4G) */ 997fafd8bceSBlue Swirl case 4: /* flush entire */ 9985a59fbceSRichard Henderson tlb_flush(cs); 999fafd8bceSBlue Swirl break; 1000fafd8bceSBlue Swirl default: 1001fafd8bceSBlue Swirl break; 1002fafd8bceSBlue Swirl } 1003fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1004fad866daSMarkus Armbruster dump_mmu(env); 1005fafd8bceSBlue Swirl #endif 1006fafd8bceSBlue Swirl } 1007fafd8bceSBlue Swirl break; 10080cc1f4bfSRichard Henderson case ASI_M_MMUREGS: /* write MMU regs */ 10090cc1f4bfSRichard Henderson case ASI_LEON_MMUREGS: /* LEON3 write MMU regs */ 1010fafd8bceSBlue Swirl { 1011fafd8bceSBlue Swirl int reg = (addr >> 8) & 0x1f; 1012fafd8bceSBlue Swirl uint32_t oldreg; 1013fafd8bceSBlue Swirl 1014fafd8bceSBlue Swirl oldreg = env->mmuregs[reg]; 1015fafd8bceSBlue Swirl switch (reg) { 1016fafd8bceSBlue Swirl case 0: /* Control Register */ 1017fafd8bceSBlue Swirl env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) | 1018fafd8bceSBlue Swirl (val & 0x00ffffff); 1019af7a06baSRichard Henderson /* Mappings generated during no-fault mode 1020af7a06baSRichard Henderson are invalid in normal mode. */ 1021af7a06baSRichard Henderson if ((oldreg ^ env->mmuregs[reg]) 1022576e1c4cSIgor Mammedov & (MMU_NF | env->def.mmu_bm)) { 10235a59fbceSRichard Henderson tlb_flush(cs); 1024fafd8bceSBlue Swirl } 1025fafd8bceSBlue Swirl break; 1026fafd8bceSBlue Swirl case 1: /* Context Table Pointer Register */ 1027576e1c4cSIgor Mammedov env->mmuregs[reg] = val & env->def.mmu_ctpr_mask; 1028fafd8bceSBlue Swirl break; 1029fafd8bceSBlue Swirl case 2: /* Context Register */ 1030576e1c4cSIgor Mammedov env->mmuregs[reg] = val & env->def.mmu_cxr_mask; 1031fafd8bceSBlue Swirl if (oldreg != env->mmuregs[reg]) { 1032fafd8bceSBlue Swirl /* we flush when the MMU context changes because 1033fafd8bceSBlue Swirl QEMU has no MMU context support */ 10345a59fbceSRichard Henderson tlb_flush(cs); 1035fafd8bceSBlue Swirl } 1036fafd8bceSBlue Swirl break; 1037fafd8bceSBlue Swirl case 3: /* Synchronous Fault Status Register with Clear */ 1038fafd8bceSBlue Swirl case 4: /* Synchronous Fault Address Register */ 1039fafd8bceSBlue Swirl break; 1040fafd8bceSBlue Swirl case 0x10: /* TLB Replacement Control Register */ 1041576e1c4cSIgor Mammedov env->mmuregs[reg] = val & env->def.mmu_trcr_mask; 1042fafd8bceSBlue Swirl break; 1043fafd8bceSBlue Swirl case 0x13: /* Synchronous Fault Status Register with Read 1044fafd8bceSBlue Swirl and Clear */ 1045576e1c4cSIgor Mammedov env->mmuregs[3] = val & env->def.mmu_sfsr_mask; 1046fafd8bceSBlue Swirl break; 1047fafd8bceSBlue Swirl case 0x14: /* Synchronous Fault Address Register */ 1048fafd8bceSBlue Swirl env->mmuregs[4] = val; 1049fafd8bceSBlue Swirl break; 1050fafd8bceSBlue Swirl default: 1051fafd8bceSBlue Swirl env->mmuregs[reg] = val; 1052fafd8bceSBlue Swirl break; 1053fafd8bceSBlue Swirl } 1054fafd8bceSBlue Swirl if (oldreg != env->mmuregs[reg]) { 1055fafd8bceSBlue Swirl DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n", 1056fafd8bceSBlue Swirl reg, oldreg, env->mmuregs[reg]); 1057fafd8bceSBlue Swirl } 1058fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1059fad866daSMarkus Armbruster dump_mmu(env); 1060fafd8bceSBlue Swirl #endif 1061fafd8bceSBlue Swirl } 1062fafd8bceSBlue Swirl break; 10630cc1f4bfSRichard Henderson case ASI_M_TLBDIAG: /* Turbosparc ITLB Diagnostic */ 10640cc1f4bfSRichard Henderson case ASI_M_DIAGS: /* Turbosparc DTLB Diagnostic */ 10650cc1f4bfSRichard Henderson case ASI_M_IODIAG: /* Turbosparc IOTLB Diagnostic */ 1066fafd8bceSBlue Swirl break; 10670cc1f4bfSRichard Henderson case ASI_M_TXTC_TAG: /* I-cache tag */ 10680cc1f4bfSRichard Henderson case ASI_M_TXTC_DATA: /* I-cache data */ 10690cc1f4bfSRichard Henderson case ASI_M_DATAC_TAG: /* D-cache tag */ 10700cc1f4bfSRichard Henderson case ASI_M_DATAC_DATA: /* D-cache data */ 10710cc1f4bfSRichard Henderson case ASI_M_FLUSH_PAGE: /* I/D-cache flush page */ 10720cc1f4bfSRichard Henderson case ASI_M_FLUSH_SEG: /* I/D-cache flush segment */ 10730cc1f4bfSRichard Henderson case ASI_M_FLUSH_REGION: /* I/D-cache flush region */ 10740cc1f4bfSRichard Henderson case ASI_M_FLUSH_CTX: /* I/D-cache flush context */ 10750cc1f4bfSRichard Henderson case ASI_M_FLUSH_USER: /* I/D-cache flush user */ 1076fafd8bceSBlue Swirl break; 1077fafd8bceSBlue Swirl case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */ 1078fafd8bceSBlue Swirl { 1079b9f5fdadSPeter Maydell MemTxResult result; 1080b9f5fdadSPeter Maydell hwaddr access_addr = (hwaddr)addr | ((hwaddr)(asi & 0xf) << 32); 1081b9f5fdadSPeter Maydell 1082fafd8bceSBlue Swirl switch (size) { 1083fafd8bceSBlue Swirl case 1: 1084b9f5fdadSPeter Maydell address_space_stb(cs->as, access_addr, val, 1085b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1086fafd8bceSBlue Swirl break; 1087fafd8bceSBlue Swirl case 2: 1088b9f5fdadSPeter Maydell address_space_stw(cs->as, access_addr, val, 1089b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1090fafd8bceSBlue Swirl break; 1091fafd8bceSBlue Swirl case 4: 1092fafd8bceSBlue Swirl default: 1093b9f5fdadSPeter Maydell address_space_stl(cs->as, access_addr, val, 1094b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1095fafd8bceSBlue Swirl break; 1096fafd8bceSBlue Swirl case 8: 1097b9f5fdadSPeter Maydell address_space_stq(cs->as, access_addr, val, 1098b9f5fdadSPeter Maydell MEMTXATTRS_UNSPECIFIED, &result); 1099fafd8bceSBlue Swirl break; 1100fafd8bceSBlue Swirl } 1101b9f5fdadSPeter Maydell if (result != MEMTX_OK) { 1102b9f5fdadSPeter Maydell sparc_raise_mmu_fault(cs, access_addr, true, false, false, 1103b9f5fdadSPeter Maydell size, GETPC()); 1104b9f5fdadSPeter Maydell } 1105fafd8bceSBlue Swirl } 1106fafd8bceSBlue Swirl break; 1107fafd8bceSBlue Swirl case 0x30: /* store buffer tags or Turbosparc secondary cache diagnostic */ 1108fafd8bceSBlue Swirl case 0x31: /* store buffer data, Ross RT620 I-cache flush or 1109fafd8bceSBlue Swirl Turbosparc snoop RAM */ 1110fafd8bceSBlue Swirl case 0x32: /* store buffer control or Turbosparc page table 1111fafd8bceSBlue Swirl descriptor diagnostic */ 1112fafd8bceSBlue Swirl case 0x36: /* I-cache flash clear */ 1113fafd8bceSBlue Swirl case 0x37: /* D-cache flash clear */ 1114fafd8bceSBlue Swirl break; 1115fafd8bceSBlue Swirl case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/ 1116fafd8bceSBlue Swirl { 1117fafd8bceSBlue Swirl int reg = (addr >> 8) & 3; 1118fafd8bceSBlue Swirl 1119fafd8bceSBlue Swirl switch (reg) { 1120fafd8bceSBlue Swirl case 0: /* Breakpoint Value (Addr) */ 1121fafd8bceSBlue Swirl env->mmubpregs[reg] = (val & 0xfffffffffULL); 1122fafd8bceSBlue Swirl break; 1123fafd8bceSBlue Swirl case 1: /* Breakpoint Mask */ 1124fafd8bceSBlue Swirl env->mmubpregs[reg] = (val & 0xfffffffffULL); 1125fafd8bceSBlue Swirl break; 1126fafd8bceSBlue Swirl case 2: /* Breakpoint Control */ 1127fafd8bceSBlue Swirl env->mmubpregs[reg] = (val & 0x7fULL); 1128fafd8bceSBlue Swirl break; 1129fafd8bceSBlue Swirl case 3: /* Breakpoint Status */ 1130fafd8bceSBlue Swirl env->mmubpregs[reg] = (val & 0xfULL); 1131fafd8bceSBlue Swirl break; 1132fafd8bceSBlue Swirl } 1133fafd8bceSBlue Swirl DPRINTF_MMU("write breakpoint reg[%d] 0x%016x\n", reg, 1134fafd8bceSBlue Swirl env->mmuregs[reg]); 1135fafd8bceSBlue Swirl } 1136fafd8bceSBlue Swirl break; 1137fafd8bceSBlue Swirl case 0x49: /* SuperSPARC MMU Counter Breakpoint Value */ 1138fafd8bceSBlue Swirl env->mmubpctrv = val & 0xffffffff; 1139fafd8bceSBlue Swirl break; 1140fafd8bceSBlue Swirl case 0x4a: /* SuperSPARC MMU Counter Breakpoint Control */ 1141fafd8bceSBlue Swirl env->mmubpctrc = val & 0x3; 1142fafd8bceSBlue Swirl break; 1143fafd8bceSBlue Swirl case 0x4b: /* SuperSPARC MMU Counter Breakpoint Status */ 1144fafd8bceSBlue Swirl env->mmubpctrs = val & 0x3; 1145fafd8bceSBlue Swirl break; 1146fafd8bceSBlue Swirl case 0x4c: /* SuperSPARC MMU Breakpoint Action */ 1147fafd8bceSBlue Swirl env->mmubpaction = val & 0x1fff; 1148fafd8bceSBlue Swirl break; 11490cc1f4bfSRichard Henderson case ASI_USERTXT: /* User code access, XXX */ 11500cc1f4bfSRichard Henderson case ASI_KERNELTXT: /* Supervisor code access, XXX */ 1151fafd8bceSBlue Swirl default: 1152c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, asi, size, GETPC()); 1153fafd8bceSBlue Swirl break; 1154918d9a2cSRichard Henderson 1155918d9a2cSRichard Henderson case ASI_USERDATA: /* User data access */ 1156918d9a2cSRichard Henderson case ASI_KERNELDATA: /* Supervisor data access */ 1157918d9a2cSRichard Henderson case ASI_P: 1158918d9a2cSRichard Henderson case ASI_M_BYPASS: /* MMU passthrough */ 1159918d9a2cSRichard Henderson case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1160918d9a2cSRichard Henderson case ASI_M_BCOPY: /* Block copy, sta access */ 1161918d9a2cSRichard Henderson case ASI_M_BFILL: /* Block fill, stda access */ 1162918d9a2cSRichard Henderson /* These are always handled inline. */ 1163918d9a2cSRichard Henderson g_assert_not_reached(); 1164fafd8bceSBlue Swirl } 1165fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1166fafd8bceSBlue Swirl dump_asi("write", addr, asi, size, val); 1167fafd8bceSBlue Swirl #endif 1168fafd8bceSBlue Swirl } 1169fafd8bceSBlue Swirl 1170fafd8bceSBlue Swirl #endif /* CONFIG_USER_ONLY */ 1171fafd8bceSBlue Swirl #else /* TARGET_SPARC64 */ 1172fafd8bceSBlue Swirl 1173fafd8bceSBlue Swirl #ifdef CONFIG_USER_ONLY 11746850811eSRichard Henderson uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr, 11756850811eSRichard Henderson int asi, uint32_t memop) 1176fafd8bceSBlue Swirl { 11776850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 11786850811eSRichard Henderson int sign = memop & MO_SIGN; 1179fafd8bceSBlue Swirl uint64_t ret = 0; 1180fafd8bceSBlue Swirl 1181fafd8bceSBlue Swirl if (asi < 0x80) { 11822f9d35fcSRichard Henderson cpu_raise_exception_ra(env, TT_PRIV_ACT, GETPC()); 1183fafd8bceSBlue Swirl } 11842f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 1185fafd8bceSBlue Swirl addr = asi_address_mask(env, asi, addr); 1186fafd8bceSBlue Swirl 1187fafd8bceSBlue Swirl switch (asi) { 11880cc1f4bfSRichard Henderson case ASI_PNF: /* Primary no-fault */ 11890cc1f4bfSRichard Henderson case ASI_PNFL: /* Primary no-fault LE */ 1190918d9a2cSRichard Henderson case ASI_SNF: /* Secondary no-fault */ 1191918d9a2cSRichard Henderson case ASI_SNFL: /* Secondary no-fault LE */ 1192fafd8bceSBlue Swirl if (page_check_range(addr, size, PAGE_READ) == -1) { 1193918d9a2cSRichard Henderson ret = 0; 1194918d9a2cSRichard Henderson break; 1195fafd8bceSBlue Swirl } 1196fafd8bceSBlue Swirl switch (size) { 1197fafd8bceSBlue Swirl case 1: 1198eb513f82SPeter Maydell ret = cpu_ldub_data(env, addr); 1199fafd8bceSBlue Swirl break; 1200fafd8bceSBlue Swirl case 2: 1201eb513f82SPeter Maydell ret = cpu_lduw_data(env, addr); 1202fafd8bceSBlue Swirl break; 1203fafd8bceSBlue Swirl case 4: 1204eb513f82SPeter Maydell ret = cpu_ldl_data(env, addr); 1205fafd8bceSBlue Swirl break; 1206fafd8bceSBlue Swirl case 8: 1207eb513f82SPeter Maydell ret = cpu_ldq_data(env, addr); 1208fafd8bceSBlue Swirl break; 1209918d9a2cSRichard Henderson default: 1210918d9a2cSRichard Henderson g_assert_not_reached(); 1211fafd8bceSBlue Swirl } 1212fafd8bceSBlue Swirl break; 1213918d9a2cSRichard Henderson break; 1214918d9a2cSRichard Henderson 1215918d9a2cSRichard Henderson case ASI_P: /* Primary */ 1216918d9a2cSRichard Henderson case ASI_PL: /* Primary LE */ 12170cc1f4bfSRichard Henderson case ASI_S: /* Secondary */ 12180cc1f4bfSRichard Henderson case ASI_SL: /* Secondary LE */ 1219918d9a2cSRichard Henderson /* These are always handled inline. */ 1220918d9a2cSRichard Henderson g_assert_not_reached(); 1221918d9a2cSRichard Henderson 1222fafd8bceSBlue Swirl default: 1223918d9a2cSRichard Henderson cpu_raise_exception_ra(env, TT_DATA_ACCESS, GETPC()); 1224fafd8bceSBlue Swirl } 1225fafd8bceSBlue Swirl 1226fafd8bceSBlue Swirl /* Convert from little endian */ 1227fafd8bceSBlue Swirl switch (asi) { 12280cc1f4bfSRichard Henderson case ASI_PNFL: /* Primary no-fault LE */ 12290cc1f4bfSRichard Henderson case ASI_SNFL: /* Secondary no-fault LE */ 1230fafd8bceSBlue Swirl switch (size) { 1231fafd8bceSBlue Swirl case 2: 1232fafd8bceSBlue Swirl ret = bswap16(ret); 1233fafd8bceSBlue Swirl break; 1234fafd8bceSBlue Swirl case 4: 1235fafd8bceSBlue Swirl ret = bswap32(ret); 1236fafd8bceSBlue Swirl break; 1237fafd8bceSBlue Swirl case 8: 1238fafd8bceSBlue Swirl ret = bswap64(ret); 1239fafd8bceSBlue Swirl break; 1240fafd8bceSBlue Swirl } 1241fafd8bceSBlue Swirl } 1242fafd8bceSBlue Swirl 1243fafd8bceSBlue Swirl /* Convert to signed number */ 1244fafd8bceSBlue Swirl if (sign) { 1245fafd8bceSBlue Swirl switch (size) { 1246fafd8bceSBlue Swirl case 1: 1247fafd8bceSBlue Swirl ret = (int8_t) ret; 1248fafd8bceSBlue Swirl break; 1249fafd8bceSBlue Swirl case 2: 1250fafd8bceSBlue Swirl ret = (int16_t) ret; 1251fafd8bceSBlue Swirl break; 1252fafd8bceSBlue Swirl case 4: 1253fafd8bceSBlue Swirl ret = (int32_t) ret; 1254fafd8bceSBlue Swirl break; 1255fafd8bceSBlue Swirl } 1256fafd8bceSBlue Swirl } 1257fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1258918d9a2cSRichard Henderson dump_asi("read", addr, asi, size, ret); 1259fafd8bceSBlue Swirl #endif 1260fafd8bceSBlue Swirl return ret; 1261fafd8bceSBlue Swirl } 1262fafd8bceSBlue Swirl 1263fe8d8f0fSBlue Swirl void helper_st_asi(CPUSPARCState *env, target_ulong addr, target_ulong val, 12646850811eSRichard Henderson int asi, uint32_t memop) 1265fafd8bceSBlue Swirl { 12666850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 1267fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1268fafd8bceSBlue Swirl dump_asi("write", addr, asi, size, val); 1269fafd8bceSBlue Swirl #endif 1270fafd8bceSBlue Swirl if (asi < 0x80) { 12712f9d35fcSRichard Henderson cpu_raise_exception_ra(env, TT_PRIV_ACT, GETPC()); 1272fafd8bceSBlue Swirl } 12732f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 1274fafd8bceSBlue Swirl 1275fafd8bceSBlue Swirl switch (asi) { 12760cc1f4bfSRichard Henderson case ASI_P: /* Primary */ 12770cc1f4bfSRichard Henderson case ASI_PL: /* Primary LE */ 12780cc1f4bfSRichard Henderson case ASI_S: /* Secondary */ 12790cc1f4bfSRichard Henderson case ASI_SL: /* Secondary LE */ 1280918d9a2cSRichard Henderson /* These are always handled inline. */ 1281918d9a2cSRichard Henderson g_assert_not_reached(); 1282fafd8bceSBlue Swirl 12830cc1f4bfSRichard Henderson case ASI_PNF: /* Primary no-fault, RO */ 12840cc1f4bfSRichard Henderson case ASI_SNF: /* Secondary no-fault, RO */ 12850cc1f4bfSRichard Henderson case ASI_PNFL: /* Primary no-fault LE, RO */ 12860cc1f4bfSRichard Henderson case ASI_SNFL: /* Secondary no-fault LE, RO */ 1287fafd8bceSBlue Swirl default: 12882f9d35fcSRichard Henderson cpu_raise_exception_ra(env, TT_DATA_ACCESS, GETPC()); 1289fafd8bceSBlue Swirl } 1290fafd8bceSBlue Swirl } 1291fafd8bceSBlue Swirl 1292fafd8bceSBlue Swirl #else /* CONFIG_USER_ONLY */ 1293fafd8bceSBlue Swirl 12946850811eSRichard Henderson uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr, 12956850811eSRichard Henderson int asi, uint32_t memop) 1296fafd8bceSBlue Swirl { 12976850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 12986850811eSRichard Henderson int sign = memop & MO_SIGN; 12995a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 1300fafd8bceSBlue Swirl uint64_t ret = 0; 1301fafd8bceSBlue Swirl #if defined(DEBUG_ASI) 1302fafd8bceSBlue Swirl target_ulong last_addr = addr; 1303fafd8bceSBlue Swirl #endif 1304fafd8bceSBlue Swirl 1305fafd8bceSBlue Swirl asi &= 0xff; 1306fafd8bceSBlue Swirl 13077cd39ef2SArtyom Tarasenko do_check_asi(env, asi, GETPC()); 13082f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 1309fafd8bceSBlue Swirl addr = asi_address_mask(env, asi, addr); 1310fafd8bceSBlue Swirl 1311918d9a2cSRichard Henderson switch (asi) { 1312918d9a2cSRichard Henderson case ASI_PNF: 1313918d9a2cSRichard Henderson case ASI_PNFL: 1314918d9a2cSRichard Henderson case ASI_SNF: 1315918d9a2cSRichard Henderson case ASI_SNFL: 1316918d9a2cSRichard Henderson { 13179002ffcbSRichard Henderson MemOpIdx oi; 1318918d9a2cSRichard Henderson int idx = (env->pstate & PS_PRIV 1319918d9a2cSRichard Henderson ? (asi & 1 ? MMU_KERNEL_SECONDARY_IDX : MMU_KERNEL_IDX) 1320918d9a2cSRichard Henderson : (asi & 1 ? MMU_USER_SECONDARY_IDX : MMU_USER_IDX)); 1321fafd8bceSBlue Swirl 1322918d9a2cSRichard Henderson if (cpu_get_phys_page_nofault(env, addr, idx) == -1ULL) { 1323fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1324fafd8bceSBlue Swirl dump_asi("read ", last_addr, asi, size, ret); 1325fafd8bceSBlue Swirl #endif 1326918d9a2cSRichard Henderson /* exception_index is set in get_physical_address_data. */ 13272f9d35fcSRichard Henderson cpu_raise_exception_ra(env, cs->exception_index, GETPC()); 1328fafd8bceSBlue Swirl } 1329918d9a2cSRichard Henderson oi = make_memop_idx(memop, idx); 1330918d9a2cSRichard Henderson switch (size) { 1331918d9a2cSRichard Henderson case 1: 1332a8f84958SRichard Henderson ret = cpu_ldb_mmu(env, addr, oi, GETPC()); 1333918d9a2cSRichard Henderson break; 1334918d9a2cSRichard Henderson case 2: 1335918d9a2cSRichard Henderson if (asi & 8) { 1336a8f84958SRichard Henderson ret = cpu_ldw_le_mmu(env, addr, oi, GETPC()); 1337918d9a2cSRichard Henderson } else { 1338a8f84958SRichard Henderson ret = cpu_ldw_be_mmu(env, addr, oi, GETPC()); 1339fafd8bceSBlue Swirl } 1340918d9a2cSRichard Henderson break; 1341918d9a2cSRichard Henderson case 4: 1342918d9a2cSRichard Henderson if (asi & 8) { 1343a8f84958SRichard Henderson ret = cpu_ldl_le_mmu(env, addr, oi, GETPC()); 1344918d9a2cSRichard Henderson } else { 1345a8f84958SRichard Henderson ret = cpu_ldl_be_mmu(env, addr, oi, GETPC()); 1346918d9a2cSRichard Henderson } 1347918d9a2cSRichard Henderson break; 1348918d9a2cSRichard Henderson case 8: 1349918d9a2cSRichard Henderson if (asi & 8) { 1350a8f84958SRichard Henderson ret = cpu_ldq_le_mmu(env, addr, oi, GETPC()); 1351918d9a2cSRichard Henderson } else { 1352a8f84958SRichard Henderson ret = cpu_ldq_be_mmu(env, addr, oi, GETPC()); 1353918d9a2cSRichard Henderson } 1354918d9a2cSRichard Henderson break; 1355918d9a2cSRichard Henderson default: 1356918d9a2cSRichard Henderson g_assert_not_reached(); 1357918d9a2cSRichard Henderson } 1358918d9a2cSRichard Henderson } 1359918d9a2cSRichard Henderson break; 1360fafd8bceSBlue Swirl 13610cc1f4bfSRichard Henderson case ASI_AIUP: /* As if user primary */ 13620cc1f4bfSRichard Henderson case ASI_AIUS: /* As if user secondary */ 13630cc1f4bfSRichard Henderson case ASI_AIUPL: /* As if user primary LE */ 13640cc1f4bfSRichard Henderson case ASI_AIUSL: /* As if user secondary LE */ 13650cc1f4bfSRichard Henderson case ASI_P: /* Primary */ 13660cc1f4bfSRichard Henderson case ASI_S: /* Secondary */ 13670cc1f4bfSRichard Henderson case ASI_PL: /* Primary LE */ 13680cc1f4bfSRichard Henderson case ASI_SL: /* Secondary LE */ 13690cc1f4bfSRichard Henderson case ASI_REAL: /* Bypass */ 13700cc1f4bfSRichard Henderson case ASI_REAL_IO: /* Bypass, non-cacheable */ 13710cc1f4bfSRichard Henderson case ASI_REAL_L: /* Bypass LE */ 13720cc1f4bfSRichard Henderson case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 13730cc1f4bfSRichard Henderson case ASI_N: /* Nucleus */ 13740cc1f4bfSRichard Henderson case ASI_NL: /* Nucleus Little Endian (LE) */ 1375918d9a2cSRichard Henderson case ASI_NUCLEUS_QUAD_LDD: /* Nucleus quad LDD 128 bit atomic */ 1376918d9a2cSRichard Henderson case ASI_NUCLEUS_QUAD_LDD_L: /* Nucleus quad LDD 128 bit atomic LE */ 1377918d9a2cSRichard Henderson case ASI_TWINX_AIUP: /* As if user primary, twinx */ 1378918d9a2cSRichard Henderson case ASI_TWINX_AIUS: /* As if user secondary, twinx */ 1379918d9a2cSRichard Henderson case ASI_TWINX_REAL: /* Real address, twinx */ 1380918d9a2cSRichard Henderson case ASI_TWINX_AIUP_L: /* As if user primary, twinx, LE */ 1381918d9a2cSRichard Henderson case ASI_TWINX_AIUS_L: /* As if user secondary, twinx, LE */ 1382918d9a2cSRichard Henderson case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1383918d9a2cSRichard Henderson case ASI_TWINX_N: /* Nucleus, twinx */ 1384918d9a2cSRichard Henderson case ASI_TWINX_NL: /* Nucleus, twinx, LE */ 1385918d9a2cSRichard Henderson /* ??? From the UA2011 document; overlaps BLK_INIT_QUAD_LDD_* */ 1386918d9a2cSRichard Henderson case ASI_TWINX_P: /* Primary, twinx */ 1387918d9a2cSRichard Henderson case ASI_TWINX_PL: /* Primary, twinx, LE */ 1388918d9a2cSRichard Henderson case ASI_TWINX_S: /* Secondary, twinx */ 1389918d9a2cSRichard Henderson case ASI_TWINX_SL: /* Secondary, twinx, LE */ 1390918d9a2cSRichard Henderson /* These are always handled inline. */ 1391918d9a2cSRichard Henderson g_assert_not_reached(); 1392918d9a2cSRichard Henderson 13930cc1f4bfSRichard Henderson case ASI_UPA_CONFIG: /* UPA config */ 1394fafd8bceSBlue Swirl /* XXX */ 1395fafd8bceSBlue Swirl break; 13960cc1f4bfSRichard Henderson case ASI_LSU_CONTROL: /* LSU */ 1397fafd8bceSBlue Swirl ret = env->lsu; 1398fafd8bceSBlue Swirl break; 13990cc1f4bfSRichard Henderson case ASI_IMMU: /* I-MMU regs */ 1400fafd8bceSBlue Swirl { 1401fafd8bceSBlue Swirl int reg = (addr >> 3) & 0xf; 140220395e63SArtyom Tarasenko switch (reg) { 140320395e63SArtyom Tarasenko case 0: 140420395e63SArtyom Tarasenko /* 0x00 I-TSB Tag Target register */ 1405fafd8bceSBlue Swirl ret = ultrasparc_tag_target(env->immu.tag_access); 140620395e63SArtyom Tarasenko break; 140720395e63SArtyom Tarasenko case 3: /* SFSR */ 140820395e63SArtyom Tarasenko ret = env->immu.sfsr; 140920395e63SArtyom Tarasenko break; 141020395e63SArtyom Tarasenko case 5: /* TSB access */ 141120395e63SArtyom Tarasenko ret = env->immu.tsb; 141220395e63SArtyom Tarasenko break; 141320395e63SArtyom Tarasenko case 6: 141420395e63SArtyom Tarasenko /* 0x30 I-TSB Tag Access register */ 141520395e63SArtyom Tarasenko ret = env->immu.tag_access; 141620395e63SArtyom Tarasenko break; 141720395e63SArtyom Tarasenko default: 1418c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, false, false, 1, size, GETPC()); 141920395e63SArtyom Tarasenko ret = 0; 1420fafd8bceSBlue Swirl } 1421fafd8bceSBlue Swirl break; 1422fafd8bceSBlue Swirl } 14230cc1f4bfSRichard Henderson case ASI_IMMU_TSB_8KB_PTR: /* I-MMU 8k TSB pointer */ 1424fafd8bceSBlue Swirl { 1425fafd8bceSBlue Swirl /* env->immuregs[5] holds I-MMU TSB register value 1426fafd8bceSBlue Swirl env->immuregs[6] holds I-MMU Tag Access register value */ 1427e5673ee4SArtyom Tarasenko ret = ultrasparc_tsb_pointer(env, &env->immu, 0); 1428fafd8bceSBlue Swirl break; 1429fafd8bceSBlue Swirl } 14300cc1f4bfSRichard Henderson case ASI_IMMU_TSB_64KB_PTR: /* I-MMU 64k TSB pointer */ 1431fafd8bceSBlue Swirl { 1432fafd8bceSBlue Swirl /* env->immuregs[5] holds I-MMU TSB register value 1433fafd8bceSBlue Swirl env->immuregs[6] holds I-MMU Tag Access register value */ 1434e5673ee4SArtyom Tarasenko ret = ultrasparc_tsb_pointer(env, &env->immu, 1); 1435fafd8bceSBlue Swirl break; 1436fafd8bceSBlue Swirl } 14370cc1f4bfSRichard Henderson case ASI_ITLB_DATA_ACCESS: /* I-MMU data access */ 1438fafd8bceSBlue Swirl { 1439fafd8bceSBlue Swirl int reg = (addr >> 3) & 0x3f; 1440fafd8bceSBlue Swirl 1441fafd8bceSBlue Swirl ret = env->itlb[reg].tte; 1442fafd8bceSBlue Swirl break; 1443fafd8bceSBlue Swirl } 14440cc1f4bfSRichard Henderson case ASI_ITLB_TAG_READ: /* I-MMU tag read */ 1445fafd8bceSBlue Swirl { 1446fafd8bceSBlue Swirl int reg = (addr >> 3) & 0x3f; 1447fafd8bceSBlue Swirl 1448fafd8bceSBlue Swirl ret = env->itlb[reg].tag; 1449fafd8bceSBlue Swirl break; 1450fafd8bceSBlue Swirl } 14510cc1f4bfSRichard Henderson case ASI_DMMU: /* D-MMU regs */ 1452fafd8bceSBlue Swirl { 1453fafd8bceSBlue Swirl int reg = (addr >> 3) & 0xf; 145420395e63SArtyom Tarasenko switch (reg) { 145520395e63SArtyom Tarasenko case 0: 145620395e63SArtyom Tarasenko /* 0x00 D-TSB Tag Target register */ 1457fafd8bceSBlue Swirl ret = ultrasparc_tag_target(env->dmmu.tag_access); 145820395e63SArtyom Tarasenko break; 145920395e63SArtyom Tarasenko case 1: /* 0x08 Primary Context */ 146020395e63SArtyom Tarasenko ret = env->dmmu.mmu_primary_context; 146120395e63SArtyom Tarasenko break; 146220395e63SArtyom Tarasenko case 2: /* 0x10 Secondary Context */ 146320395e63SArtyom Tarasenko ret = env->dmmu.mmu_secondary_context; 146420395e63SArtyom Tarasenko break; 146520395e63SArtyom Tarasenko case 3: /* SFSR */ 146620395e63SArtyom Tarasenko ret = env->dmmu.sfsr; 146720395e63SArtyom Tarasenko break; 146820395e63SArtyom Tarasenko case 4: /* 0x20 SFAR */ 146920395e63SArtyom Tarasenko ret = env->dmmu.sfar; 147020395e63SArtyom Tarasenko break; 147120395e63SArtyom Tarasenko case 5: /* 0x28 TSB access */ 147220395e63SArtyom Tarasenko ret = env->dmmu.tsb; 147320395e63SArtyom Tarasenko break; 147420395e63SArtyom Tarasenko case 6: /* 0x30 D-TSB Tag Access register */ 147520395e63SArtyom Tarasenko ret = env->dmmu.tag_access; 147620395e63SArtyom Tarasenko break; 147720395e63SArtyom Tarasenko case 7: 147820395e63SArtyom Tarasenko ret = env->dmmu.virtual_watchpoint; 147920395e63SArtyom Tarasenko break; 148020395e63SArtyom Tarasenko case 8: 148120395e63SArtyom Tarasenko ret = env->dmmu.physical_watchpoint; 148220395e63SArtyom Tarasenko break; 148320395e63SArtyom Tarasenko default: 1484c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, false, false, 1, size, GETPC()); 148520395e63SArtyom Tarasenko ret = 0; 1486fafd8bceSBlue Swirl } 1487fafd8bceSBlue Swirl break; 1488fafd8bceSBlue Swirl } 14890cc1f4bfSRichard Henderson case ASI_DMMU_TSB_8KB_PTR: /* D-MMU 8k TSB pointer */ 1490fafd8bceSBlue Swirl { 1491fafd8bceSBlue Swirl /* env->dmmuregs[5] holds D-MMU TSB register value 1492fafd8bceSBlue Swirl env->dmmuregs[6] holds D-MMU Tag Access register value */ 1493e5673ee4SArtyom Tarasenko ret = ultrasparc_tsb_pointer(env, &env->dmmu, 0); 1494fafd8bceSBlue Swirl break; 1495fafd8bceSBlue Swirl } 14960cc1f4bfSRichard Henderson case ASI_DMMU_TSB_64KB_PTR: /* D-MMU 64k TSB pointer */ 1497fafd8bceSBlue Swirl { 1498fafd8bceSBlue Swirl /* env->dmmuregs[5] holds D-MMU TSB register value 1499fafd8bceSBlue Swirl env->dmmuregs[6] holds D-MMU Tag Access register value */ 1500e5673ee4SArtyom Tarasenko ret = ultrasparc_tsb_pointer(env, &env->dmmu, 1); 1501fafd8bceSBlue Swirl break; 1502fafd8bceSBlue Swirl } 15030cc1f4bfSRichard Henderson case ASI_DTLB_DATA_ACCESS: /* D-MMU data access */ 1504fafd8bceSBlue Swirl { 1505fafd8bceSBlue Swirl int reg = (addr >> 3) & 0x3f; 1506fafd8bceSBlue Swirl 1507fafd8bceSBlue Swirl ret = env->dtlb[reg].tte; 1508fafd8bceSBlue Swirl break; 1509fafd8bceSBlue Swirl } 15100cc1f4bfSRichard Henderson case ASI_DTLB_TAG_READ: /* D-MMU tag read */ 1511fafd8bceSBlue Swirl { 1512fafd8bceSBlue Swirl int reg = (addr >> 3) & 0x3f; 1513fafd8bceSBlue Swirl 1514fafd8bceSBlue Swirl ret = env->dtlb[reg].tag; 1515fafd8bceSBlue Swirl break; 1516fafd8bceSBlue Swirl } 15170cc1f4bfSRichard Henderson case ASI_INTR_DISPATCH_STAT: /* Interrupt dispatch, RO */ 1518361dea40SBlue Swirl break; 15190cc1f4bfSRichard Henderson case ASI_INTR_RECEIVE: /* Interrupt data receive */ 1520361dea40SBlue Swirl ret = env->ivec_status; 1521361dea40SBlue Swirl break; 15220cc1f4bfSRichard Henderson case ASI_INTR_R: /* Incoming interrupt vector, RO */ 1523361dea40SBlue Swirl { 1524361dea40SBlue Swirl int reg = (addr >> 4) & 0x3; 1525361dea40SBlue Swirl if (reg < 3) { 1526361dea40SBlue Swirl ret = env->ivec_data[reg]; 1527361dea40SBlue Swirl } 1528361dea40SBlue Swirl break; 1529361dea40SBlue Swirl } 15304ec3e346SArtyom Tarasenko case ASI_SCRATCHPAD: /* UA2005 privileged scratchpad */ 15314ec3e346SArtyom Tarasenko if (unlikely((addr >= 0x20) && (addr < 0x30))) { 15324ec3e346SArtyom Tarasenko /* Hyperprivileged access only */ 1533c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, false, false, 1, size, GETPC()); 15344ec3e346SArtyom Tarasenko } 15354ec3e346SArtyom Tarasenko /* fall through */ 15364ec3e346SArtyom Tarasenko case ASI_HYP_SCRATCHPAD: /* UA2005 hyperprivileged scratchpad */ 15374ec3e346SArtyom Tarasenko { 15384ec3e346SArtyom Tarasenko unsigned int i = (addr >> 3) & 0x7; 15394ec3e346SArtyom Tarasenko ret = env->scratch[i]; 15404ec3e346SArtyom Tarasenko break; 15414ec3e346SArtyom Tarasenko } 15427dd8c076SArtyom Tarasenko case ASI_MMU: /* UA2005 Context ID registers */ 15437dd8c076SArtyom Tarasenko switch ((addr >> 3) & 0x3) { 15447dd8c076SArtyom Tarasenko case 1: 15457dd8c076SArtyom Tarasenko ret = env->dmmu.mmu_primary_context; 15467dd8c076SArtyom Tarasenko break; 15477dd8c076SArtyom Tarasenko case 2: 15487dd8c076SArtyom Tarasenko ret = env->dmmu.mmu_secondary_context; 15497dd8c076SArtyom Tarasenko break; 15507dd8c076SArtyom Tarasenko default: 1551c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 15527dd8c076SArtyom Tarasenko } 15537dd8c076SArtyom Tarasenko break; 15540cc1f4bfSRichard Henderson case ASI_DCACHE_DATA: /* D-cache data */ 15550cc1f4bfSRichard Henderson case ASI_DCACHE_TAG: /* D-cache tag access */ 15560cc1f4bfSRichard Henderson case ASI_ESTATE_ERROR_EN: /* E-cache error enable */ 15570cc1f4bfSRichard Henderson case ASI_AFSR: /* E-cache asynchronous fault status */ 15580cc1f4bfSRichard Henderson case ASI_AFAR: /* E-cache asynchronous fault address */ 15590cc1f4bfSRichard Henderson case ASI_EC_TAG_DATA: /* E-cache tag data */ 15600cc1f4bfSRichard Henderson case ASI_IC_INSTR: /* I-cache instruction access */ 15610cc1f4bfSRichard Henderson case ASI_IC_TAG: /* I-cache tag access */ 15620cc1f4bfSRichard Henderson case ASI_IC_PRE_DECODE: /* I-cache predecode */ 15630cc1f4bfSRichard Henderson case ASI_IC_NEXT_FIELD: /* I-cache LRU etc. */ 15640cc1f4bfSRichard Henderson case ASI_EC_W: /* E-cache tag */ 15650cc1f4bfSRichard Henderson case ASI_EC_R: /* E-cache tag */ 1566fafd8bceSBlue Swirl break; 15670cc1f4bfSRichard Henderson case ASI_DMMU_TSB_DIRECT_PTR: /* D-MMU data pointer */ 15680cc1f4bfSRichard Henderson case ASI_ITLB_DATA_IN: /* I-MMU data in, WO */ 15690cc1f4bfSRichard Henderson case ASI_IMMU_DEMAP: /* I-MMU demap, WO */ 15700cc1f4bfSRichard Henderson case ASI_DTLB_DATA_IN: /* D-MMU data in, WO */ 15710cc1f4bfSRichard Henderson case ASI_DMMU_DEMAP: /* D-MMU demap, WO */ 15720cc1f4bfSRichard Henderson case ASI_INTR_W: /* Interrupt vector, WO */ 1573fafd8bceSBlue Swirl default: 1574c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, false, false, 1, size, GETPC()); 1575fafd8bceSBlue Swirl ret = 0; 1576fafd8bceSBlue Swirl break; 1577fafd8bceSBlue Swirl } 1578fafd8bceSBlue Swirl 1579fafd8bceSBlue Swirl /* Convert to signed number */ 1580fafd8bceSBlue Swirl if (sign) { 1581fafd8bceSBlue Swirl switch (size) { 1582fafd8bceSBlue Swirl case 1: 1583fafd8bceSBlue Swirl ret = (int8_t) ret; 1584fafd8bceSBlue Swirl break; 1585fafd8bceSBlue Swirl case 2: 1586fafd8bceSBlue Swirl ret = (int16_t) ret; 1587fafd8bceSBlue Swirl break; 1588fafd8bceSBlue Swirl case 4: 1589fafd8bceSBlue Swirl ret = (int32_t) ret; 1590fafd8bceSBlue Swirl break; 1591fafd8bceSBlue Swirl default: 1592fafd8bceSBlue Swirl break; 1593fafd8bceSBlue Swirl } 1594fafd8bceSBlue Swirl } 1595fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1596fafd8bceSBlue Swirl dump_asi("read ", last_addr, asi, size, ret); 1597fafd8bceSBlue Swirl #endif 1598fafd8bceSBlue Swirl return ret; 1599fafd8bceSBlue Swirl } 1600fafd8bceSBlue Swirl 1601fe8d8f0fSBlue Swirl void helper_st_asi(CPUSPARCState *env, target_ulong addr, target_ulong val, 16026850811eSRichard Henderson int asi, uint32_t memop) 1603fafd8bceSBlue Swirl { 16046850811eSRichard Henderson int size = 1 << (memop & MO_SIZE); 16055a59fbceSRichard Henderson CPUState *cs = env_cpu(env); 160600c8cb0aSAndreas Färber 1607fafd8bceSBlue Swirl #ifdef DEBUG_ASI 1608fafd8bceSBlue Swirl dump_asi("write", addr, asi, size, val); 1609fafd8bceSBlue Swirl #endif 1610fafd8bceSBlue Swirl 1611fafd8bceSBlue Swirl asi &= 0xff; 1612fafd8bceSBlue Swirl 16137cd39ef2SArtyom Tarasenko do_check_asi(env, asi, GETPC()); 16142f9d35fcSRichard Henderson do_check_align(env, addr, size - 1, GETPC()); 1615fafd8bceSBlue Swirl addr = asi_address_mask(env, asi, addr); 1616fafd8bceSBlue Swirl 1617fafd8bceSBlue Swirl switch (asi) { 16180cc1f4bfSRichard Henderson case ASI_AIUP: /* As if user primary */ 16190cc1f4bfSRichard Henderson case ASI_AIUS: /* As if user secondary */ 16200cc1f4bfSRichard Henderson case ASI_AIUPL: /* As if user primary LE */ 16210cc1f4bfSRichard Henderson case ASI_AIUSL: /* As if user secondary LE */ 16220cc1f4bfSRichard Henderson case ASI_P: /* Primary */ 16230cc1f4bfSRichard Henderson case ASI_S: /* Secondary */ 16240cc1f4bfSRichard Henderson case ASI_PL: /* Primary LE */ 16250cc1f4bfSRichard Henderson case ASI_SL: /* Secondary LE */ 16260cc1f4bfSRichard Henderson case ASI_REAL: /* Bypass */ 16270cc1f4bfSRichard Henderson case ASI_REAL_IO: /* Bypass, non-cacheable */ 16280cc1f4bfSRichard Henderson case ASI_REAL_L: /* Bypass LE */ 16290cc1f4bfSRichard Henderson case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 16300cc1f4bfSRichard Henderson case ASI_N: /* Nucleus */ 16310cc1f4bfSRichard Henderson case ASI_NL: /* Nucleus Little Endian (LE) */ 1632918d9a2cSRichard Henderson case ASI_NUCLEUS_QUAD_LDD: /* Nucleus quad LDD 128 bit atomic */ 1633918d9a2cSRichard Henderson case ASI_NUCLEUS_QUAD_LDD_L: /* Nucleus quad LDD 128 bit atomic LE */ 1634918d9a2cSRichard Henderson case ASI_TWINX_AIUP: /* As if user primary, twinx */ 1635918d9a2cSRichard Henderson case ASI_TWINX_AIUS: /* As if user secondary, twinx */ 1636918d9a2cSRichard Henderson case ASI_TWINX_REAL: /* Real address, twinx */ 1637918d9a2cSRichard Henderson case ASI_TWINX_AIUP_L: /* As if user primary, twinx, LE */ 1638918d9a2cSRichard Henderson case ASI_TWINX_AIUS_L: /* As if user secondary, twinx, LE */ 1639918d9a2cSRichard Henderson case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1640918d9a2cSRichard Henderson case ASI_TWINX_N: /* Nucleus, twinx */ 1641918d9a2cSRichard Henderson case ASI_TWINX_NL: /* Nucleus, twinx, LE */ 1642918d9a2cSRichard Henderson /* ??? From the UA2011 document; overlaps BLK_INIT_QUAD_LDD_* */ 1643918d9a2cSRichard Henderson case ASI_TWINX_P: /* Primary, twinx */ 1644918d9a2cSRichard Henderson case ASI_TWINX_PL: /* Primary, twinx, LE */ 1645918d9a2cSRichard Henderson case ASI_TWINX_S: /* Secondary, twinx */ 1646918d9a2cSRichard Henderson case ASI_TWINX_SL: /* Secondary, twinx, LE */ 1647918d9a2cSRichard Henderson /* These are always handled inline. */ 1648918d9a2cSRichard Henderson g_assert_not_reached(); 164915f746ceSArtyom Tarasenko /* these ASIs have different functions on UltraSPARC-IIIi 165015f746ceSArtyom Tarasenko * and UA2005 CPUs. Use the explicit numbers to avoid confusion 165115f746ceSArtyom Tarasenko */ 165215f746ceSArtyom Tarasenko case 0x31: 165315f746ceSArtyom Tarasenko case 0x32: 165415f746ceSArtyom Tarasenko case 0x39: 165515f746ceSArtyom Tarasenko case 0x3a: 165615f746ceSArtyom Tarasenko if (cpu_has_hypervisor(env)) { 165715f746ceSArtyom Tarasenko /* UA2005 165815f746ceSArtyom Tarasenko * ASI_DMMU_CTX_ZERO_TSB_BASE_PS0 165915f746ceSArtyom Tarasenko * ASI_DMMU_CTX_ZERO_TSB_BASE_PS1 166015f746ceSArtyom Tarasenko * ASI_DMMU_CTX_NONZERO_TSB_BASE_PS0 166115f746ceSArtyom Tarasenko * ASI_DMMU_CTX_NONZERO_TSB_BASE_PS1 166215f746ceSArtyom Tarasenko */ 166315f746ceSArtyom Tarasenko int idx = ((asi & 2) >> 1) | ((asi & 8) >> 2); 166415f746ceSArtyom Tarasenko env->dmmu.sun4v_tsb_pointers[idx] = val; 166515f746ceSArtyom Tarasenko } else { 166615f746ceSArtyom Tarasenko helper_raise_exception(env, TT_ILL_INSN); 166715f746ceSArtyom Tarasenko } 166815f746ceSArtyom Tarasenko break; 166915f746ceSArtyom Tarasenko case 0x33: 167015f746ceSArtyom Tarasenko case 0x3b: 167115f746ceSArtyom Tarasenko if (cpu_has_hypervisor(env)) { 167215f746ceSArtyom Tarasenko /* UA2005 167315f746ceSArtyom Tarasenko * ASI_DMMU_CTX_ZERO_CONFIG 167415f746ceSArtyom Tarasenko * ASI_DMMU_CTX_NONZERO_CONFIG 167515f746ceSArtyom Tarasenko */ 167615f746ceSArtyom Tarasenko env->dmmu.sun4v_ctx_config[(asi & 8) >> 3] = val; 167715f746ceSArtyom Tarasenko } else { 167815f746ceSArtyom Tarasenko helper_raise_exception(env, TT_ILL_INSN); 167915f746ceSArtyom Tarasenko } 168015f746ceSArtyom Tarasenko break; 168115f746ceSArtyom Tarasenko case 0x35: 168215f746ceSArtyom Tarasenko case 0x36: 168315f746ceSArtyom Tarasenko case 0x3d: 168415f746ceSArtyom Tarasenko case 0x3e: 168515f746ceSArtyom Tarasenko if (cpu_has_hypervisor(env)) { 168615f746ceSArtyom Tarasenko /* UA2005 168715f746ceSArtyom Tarasenko * ASI_IMMU_CTX_ZERO_TSB_BASE_PS0 168815f746ceSArtyom Tarasenko * ASI_IMMU_CTX_ZERO_TSB_BASE_PS1 168915f746ceSArtyom Tarasenko * ASI_IMMU_CTX_NONZERO_TSB_BASE_PS0 169015f746ceSArtyom Tarasenko * ASI_IMMU_CTX_NONZERO_TSB_BASE_PS1 169115f746ceSArtyom Tarasenko */ 169215f746ceSArtyom Tarasenko int idx = ((asi & 2) >> 1) | ((asi & 8) >> 2); 169315f746ceSArtyom Tarasenko env->immu.sun4v_tsb_pointers[idx] = val; 169415f746ceSArtyom Tarasenko } else { 169515f746ceSArtyom Tarasenko helper_raise_exception(env, TT_ILL_INSN); 169615f746ceSArtyom Tarasenko } 169715f746ceSArtyom Tarasenko break; 169815f746ceSArtyom Tarasenko case 0x37: 169915f746ceSArtyom Tarasenko case 0x3f: 170015f746ceSArtyom Tarasenko if (cpu_has_hypervisor(env)) { 170115f746ceSArtyom Tarasenko /* UA2005 170215f746ceSArtyom Tarasenko * ASI_IMMU_CTX_ZERO_CONFIG 170315f746ceSArtyom Tarasenko * ASI_IMMU_CTX_NONZERO_CONFIG 170415f746ceSArtyom Tarasenko */ 170515f746ceSArtyom Tarasenko env->immu.sun4v_ctx_config[(asi & 8) >> 3] = val; 170615f746ceSArtyom Tarasenko } else { 170715f746ceSArtyom Tarasenko helper_raise_exception(env, TT_ILL_INSN); 170815f746ceSArtyom Tarasenko } 170915f746ceSArtyom Tarasenko break; 17100cc1f4bfSRichard Henderson case ASI_UPA_CONFIG: /* UPA config */ 1711fafd8bceSBlue Swirl /* XXX */ 1712fafd8bceSBlue Swirl return; 17130cc1f4bfSRichard Henderson case ASI_LSU_CONTROL: /* LSU */ 1714fafd8bceSBlue Swirl env->lsu = val & (DMMU_E | IMMU_E); 1715fafd8bceSBlue Swirl return; 17160cc1f4bfSRichard Henderson case ASI_IMMU: /* I-MMU regs */ 1717fafd8bceSBlue Swirl { 1718fafd8bceSBlue Swirl int reg = (addr >> 3) & 0xf; 1719fafd8bceSBlue Swirl uint64_t oldreg; 1720fafd8bceSBlue Swirl 172196df2bc9SArtyom Tarasenko oldreg = env->immu.mmuregs[reg]; 1722fafd8bceSBlue Swirl switch (reg) { 1723fafd8bceSBlue Swirl case 0: /* RO */ 1724fafd8bceSBlue Swirl return; 1725fafd8bceSBlue Swirl case 1: /* Not in I-MMU */ 1726fafd8bceSBlue Swirl case 2: 1727fafd8bceSBlue Swirl return; 1728fafd8bceSBlue Swirl case 3: /* SFSR */ 1729fafd8bceSBlue Swirl if ((val & 1) == 0) { 1730fafd8bceSBlue Swirl val = 0; /* Clear SFSR */ 1731fafd8bceSBlue Swirl } 1732fafd8bceSBlue Swirl env->immu.sfsr = val; 1733fafd8bceSBlue Swirl break; 1734fafd8bceSBlue Swirl case 4: /* RO */ 1735fafd8bceSBlue Swirl return; 1736fafd8bceSBlue Swirl case 5: /* TSB access */ 1737fafd8bceSBlue Swirl DPRINTF_MMU("immu TSB write: 0x%016" PRIx64 " -> 0x%016" 1738fafd8bceSBlue Swirl PRIx64 "\n", env->immu.tsb, val); 1739fafd8bceSBlue Swirl env->immu.tsb = val; 1740fafd8bceSBlue Swirl break; 1741fafd8bceSBlue Swirl case 6: /* Tag access */ 1742fafd8bceSBlue Swirl env->immu.tag_access = val; 1743fafd8bceSBlue Swirl break; 1744fafd8bceSBlue Swirl case 7: 1745fafd8bceSBlue Swirl case 8: 1746fafd8bceSBlue Swirl return; 1747fafd8bceSBlue Swirl default: 1748c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 1749fafd8bceSBlue Swirl break; 1750fafd8bceSBlue Swirl } 1751fafd8bceSBlue Swirl 175296df2bc9SArtyom Tarasenko if (oldreg != env->immu.mmuregs[reg]) { 1753fafd8bceSBlue Swirl DPRINTF_MMU("immu change reg[%d]: 0x%016" PRIx64 " -> 0x%016" 1754fafd8bceSBlue Swirl PRIx64 "\n", reg, oldreg, env->immuregs[reg]); 1755fafd8bceSBlue Swirl } 1756fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1757fad866daSMarkus Armbruster dump_mmu(env); 1758fafd8bceSBlue Swirl #endif 1759fafd8bceSBlue Swirl return; 1760fafd8bceSBlue Swirl } 17610cc1f4bfSRichard Henderson case ASI_ITLB_DATA_IN: /* I-MMU data in */ 17627285fba0SArtyom Tarasenko /* ignore real translation entries */ 17637285fba0SArtyom Tarasenko if (!(addr & TLB_UST1_IS_REAL_BIT)) { 17647285fba0SArtyom Tarasenko replace_tlb_1bit_lru(env->itlb, env->immu.tag_access, 17657285fba0SArtyom Tarasenko val, "immu", env, addr); 17667285fba0SArtyom Tarasenko } 1767fafd8bceSBlue Swirl return; 17680cc1f4bfSRichard Henderson case ASI_ITLB_DATA_ACCESS: /* I-MMU data access */ 1769fafd8bceSBlue Swirl { 1770fafd8bceSBlue Swirl /* TODO: auto demap */ 1771fafd8bceSBlue Swirl 1772fafd8bceSBlue Swirl unsigned int i = (addr >> 3) & 0x3f; 1773fafd8bceSBlue Swirl 17747285fba0SArtyom Tarasenko /* ignore real translation entries */ 17757285fba0SArtyom Tarasenko if (!(addr & TLB_UST1_IS_REAL_BIT)) { 17767285fba0SArtyom Tarasenko replace_tlb_entry(&env->itlb[i], env->immu.tag_access, 17777285fba0SArtyom Tarasenko sun4v_tte_to_sun4u(env, addr, val), env); 17787285fba0SArtyom Tarasenko } 1779fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1780fafd8bceSBlue Swirl DPRINTF_MMU("immu data access replaced entry [%i]\n", i); 1781fad866daSMarkus Armbruster dump_mmu(env); 1782fafd8bceSBlue Swirl #endif 1783fafd8bceSBlue Swirl return; 1784fafd8bceSBlue Swirl } 17850cc1f4bfSRichard Henderson case ASI_IMMU_DEMAP: /* I-MMU demap */ 1786fafd8bceSBlue Swirl demap_tlb(env->itlb, addr, "immu", env); 1787fafd8bceSBlue Swirl return; 17880cc1f4bfSRichard Henderson case ASI_DMMU: /* D-MMU regs */ 1789fafd8bceSBlue Swirl { 1790fafd8bceSBlue Swirl int reg = (addr >> 3) & 0xf; 1791fafd8bceSBlue Swirl uint64_t oldreg; 1792fafd8bceSBlue Swirl 179396df2bc9SArtyom Tarasenko oldreg = env->dmmu.mmuregs[reg]; 1794fafd8bceSBlue Swirl switch (reg) { 1795fafd8bceSBlue Swirl case 0: /* RO */ 1796fafd8bceSBlue Swirl case 4: 1797fafd8bceSBlue Swirl return; 1798fafd8bceSBlue Swirl case 3: /* SFSR */ 1799fafd8bceSBlue Swirl if ((val & 1) == 0) { 1800fafd8bceSBlue Swirl val = 0; /* Clear SFSR, Fault address */ 1801fafd8bceSBlue Swirl env->dmmu.sfar = 0; 1802fafd8bceSBlue Swirl } 1803fafd8bceSBlue Swirl env->dmmu.sfsr = val; 1804fafd8bceSBlue Swirl break; 1805fafd8bceSBlue Swirl case 1: /* Primary context */ 1806fafd8bceSBlue Swirl env->dmmu.mmu_primary_context = val; 1807fafd8bceSBlue Swirl /* can be optimized to only flush MMU_USER_IDX 1808fafd8bceSBlue Swirl and MMU_KERNEL_IDX entries */ 18095a59fbceSRichard Henderson tlb_flush(cs); 1810fafd8bceSBlue Swirl break; 1811fafd8bceSBlue Swirl case 2: /* Secondary context */ 1812fafd8bceSBlue Swirl env->dmmu.mmu_secondary_context = val; 1813fafd8bceSBlue Swirl /* can be optimized to only flush MMU_USER_SECONDARY_IDX 1814fafd8bceSBlue Swirl and MMU_KERNEL_SECONDARY_IDX entries */ 18155a59fbceSRichard Henderson tlb_flush(cs); 1816fafd8bceSBlue Swirl break; 1817fafd8bceSBlue Swirl case 5: /* TSB access */ 1818fafd8bceSBlue Swirl DPRINTF_MMU("dmmu TSB write: 0x%016" PRIx64 " -> 0x%016" 1819fafd8bceSBlue Swirl PRIx64 "\n", env->dmmu.tsb, val); 1820fafd8bceSBlue Swirl env->dmmu.tsb = val; 1821fafd8bceSBlue Swirl break; 1822fafd8bceSBlue Swirl case 6: /* Tag access */ 1823fafd8bceSBlue Swirl env->dmmu.tag_access = val; 1824fafd8bceSBlue Swirl break; 1825fafd8bceSBlue Swirl case 7: /* Virtual Watchpoint */ 182620395e63SArtyom Tarasenko env->dmmu.virtual_watchpoint = val; 182720395e63SArtyom Tarasenko break; 1828fafd8bceSBlue Swirl case 8: /* Physical Watchpoint */ 182920395e63SArtyom Tarasenko env->dmmu.physical_watchpoint = val; 183020395e63SArtyom Tarasenko break; 1831fafd8bceSBlue Swirl default: 1832c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 1833fafd8bceSBlue Swirl break; 1834fafd8bceSBlue Swirl } 1835fafd8bceSBlue Swirl 183696df2bc9SArtyom Tarasenko if (oldreg != env->dmmu.mmuregs[reg]) { 1837fafd8bceSBlue Swirl DPRINTF_MMU("dmmu change reg[%d]: 0x%016" PRIx64 " -> 0x%016" 1838fafd8bceSBlue Swirl PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]); 1839fafd8bceSBlue Swirl } 1840fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1841fad866daSMarkus Armbruster dump_mmu(env); 1842fafd8bceSBlue Swirl #endif 1843fafd8bceSBlue Swirl return; 1844fafd8bceSBlue Swirl } 18450cc1f4bfSRichard Henderson case ASI_DTLB_DATA_IN: /* D-MMU data in */ 18467285fba0SArtyom Tarasenko /* ignore real translation entries */ 18477285fba0SArtyom Tarasenko if (!(addr & TLB_UST1_IS_REAL_BIT)) { 18487285fba0SArtyom Tarasenko replace_tlb_1bit_lru(env->dtlb, env->dmmu.tag_access, 18497285fba0SArtyom Tarasenko val, "dmmu", env, addr); 18507285fba0SArtyom Tarasenko } 1851fafd8bceSBlue Swirl return; 18520cc1f4bfSRichard Henderson case ASI_DTLB_DATA_ACCESS: /* D-MMU data access */ 1853fafd8bceSBlue Swirl { 1854fafd8bceSBlue Swirl unsigned int i = (addr >> 3) & 0x3f; 1855fafd8bceSBlue Swirl 18567285fba0SArtyom Tarasenko /* ignore real translation entries */ 18577285fba0SArtyom Tarasenko if (!(addr & TLB_UST1_IS_REAL_BIT)) { 18587285fba0SArtyom Tarasenko replace_tlb_entry(&env->dtlb[i], env->dmmu.tag_access, 18597285fba0SArtyom Tarasenko sun4v_tte_to_sun4u(env, addr, val), env); 18607285fba0SArtyom Tarasenko } 1861fafd8bceSBlue Swirl #ifdef DEBUG_MMU 1862fafd8bceSBlue Swirl DPRINTF_MMU("dmmu data access replaced entry [%i]\n", i); 1863fad866daSMarkus Armbruster dump_mmu(env); 1864fafd8bceSBlue Swirl #endif 1865fafd8bceSBlue Swirl return; 1866fafd8bceSBlue Swirl } 18670cc1f4bfSRichard Henderson case ASI_DMMU_DEMAP: /* D-MMU demap */ 1868fafd8bceSBlue Swirl demap_tlb(env->dtlb, addr, "dmmu", env); 1869fafd8bceSBlue Swirl return; 18700cc1f4bfSRichard Henderson case ASI_INTR_RECEIVE: /* Interrupt data receive */ 1871361dea40SBlue Swirl env->ivec_status = val & 0x20; 1872fafd8bceSBlue Swirl return; 18734ec3e346SArtyom Tarasenko case ASI_SCRATCHPAD: /* UA2005 privileged scratchpad */ 18744ec3e346SArtyom Tarasenko if (unlikely((addr >= 0x20) && (addr < 0x30))) { 18754ec3e346SArtyom Tarasenko /* Hyperprivileged access only */ 1876c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 18774ec3e346SArtyom Tarasenko } 18784ec3e346SArtyom Tarasenko /* fall through */ 18794ec3e346SArtyom Tarasenko case ASI_HYP_SCRATCHPAD: /* UA2005 hyperprivileged scratchpad */ 18804ec3e346SArtyom Tarasenko { 18814ec3e346SArtyom Tarasenko unsigned int i = (addr >> 3) & 0x7; 18824ec3e346SArtyom Tarasenko env->scratch[i] = val; 18834ec3e346SArtyom Tarasenko return; 18844ec3e346SArtyom Tarasenko } 18857dd8c076SArtyom Tarasenko case ASI_MMU: /* UA2005 Context ID registers */ 18867dd8c076SArtyom Tarasenko { 18877dd8c076SArtyom Tarasenko switch ((addr >> 3) & 0x3) { 18887dd8c076SArtyom Tarasenko case 1: 18897dd8c076SArtyom Tarasenko env->dmmu.mmu_primary_context = val; 18907dd8c076SArtyom Tarasenko env->immu.mmu_primary_context = val; 18915a59fbceSRichard Henderson tlb_flush_by_mmuidx(cs, 18920336cbf8SAlex Bennée (1 << MMU_USER_IDX) | (1 << MMU_KERNEL_IDX)); 18937dd8c076SArtyom Tarasenko break; 18947dd8c076SArtyom Tarasenko case 2: 18957dd8c076SArtyom Tarasenko env->dmmu.mmu_secondary_context = val; 18967dd8c076SArtyom Tarasenko env->immu.mmu_secondary_context = val; 18975a59fbceSRichard Henderson tlb_flush_by_mmuidx(cs, 18980336cbf8SAlex Bennée (1 << MMU_USER_SECONDARY_IDX) | 18990336cbf8SAlex Bennée (1 << MMU_KERNEL_SECONDARY_IDX)); 19007dd8c076SArtyom Tarasenko break; 19017dd8c076SArtyom Tarasenko default: 1902c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 19037dd8c076SArtyom Tarasenko } 19047dd8c076SArtyom Tarasenko } 19057dd8c076SArtyom Tarasenko return; 19062f1b5292SArtyom Tarasenko case ASI_QUEUE: /* UA2005 CPU mondo queue */ 19070cc1f4bfSRichard Henderson case ASI_DCACHE_DATA: /* D-cache data */ 19080cc1f4bfSRichard Henderson case ASI_DCACHE_TAG: /* D-cache tag access */ 19090cc1f4bfSRichard Henderson case ASI_ESTATE_ERROR_EN: /* E-cache error enable */ 19100cc1f4bfSRichard Henderson case ASI_AFSR: /* E-cache asynchronous fault status */ 19110cc1f4bfSRichard Henderson case ASI_AFAR: /* E-cache asynchronous fault address */ 19120cc1f4bfSRichard Henderson case ASI_EC_TAG_DATA: /* E-cache tag data */ 19130cc1f4bfSRichard Henderson case ASI_IC_INSTR: /* I-cache instruction access */ 19140cc1f4bfSRichard Henderson case ASI_IC_TAG: /* I-cache tag access */ 19150cc1f4bfSRichard Henderson case ASI_IC_PRE_DECODE: /* I-cache predecode */ 19160cc1f4bfSRichard Henderson case ASI_IC_NEXT_FIELD: /* I-cache LRU etc. */ 19170cc1f4bfSRichard Henderson case ASI_EC_W: /* E-cache tag */ 19180cc1f4bfSRichard Henderson case ASI_EC_R: /* E-cache tag */ 1919fafd8bceSBlue Swirl return; 19200cc1f4bfSRichard Henderson case ASI_IMMU_TSB_8KB_PTR: /* I-MMU 8k TSB pointer, RO */ 19210cc1f4bfSRichard Henderson case ASI_IMMU_TSB_64KB_PTR: /* I-MMU 64k TSB pointer, RO */ 19220cc1f4bfSRichard Henderson case ASI_ITLB_TAG_READ: /* I-MMU tag read, RO */ 19230cc1f4bfSRichard Henderson case ASI_DMMU_TSB_8KB_PTR: /* D-MMU 8k TSB pointer, RO */ 19240cc1f4bfSRichard Henderson case ASI_DMMU_TSB_64KB_PTR: /* D-MMU 64k TSB pointer, RO */ 19250cc1f4bfSRichard Henderson case ASI_DMMU_TSB_DIRECT_PTR: /* D-MMU data pointer, RO */ 19260cc1f4bfSRichard Henderson case ASI_DTLB_TAG_READ: /* D-MMU tag read, RO */ 19270cc1f4bfSRichard Henderson case ASI_INTR_DISPATCH_STAT: /* Interrupt dispatch, RO */ 19280cc1f4bfSRichard Henderson case ASI_INTR_R: /* Incoming interrupt vector, RO */ 19290cc1f4bfSRichard Henderson case ASI_PNF: /* Primary no-fault, RO */ 19300cc1f4bfSRichard Henderson case ASI_SNF: /* Secondary no-fault, RO */ 19310cc1f4bfSRichard Henderson case ASI_PNFL: /* Primary no-fault LE, RO */ 19320cc1f4bfSRichard Henderson case ASI_SNFL: /* Secondary no-fault LE, RO */ 1933fafd8bceSBlue Swirl default: 1934c9d793f4SPeter Maydell sparc_raise_mmu_fault(cs, addr, true, false, 1, size, GETPC()); 1935fafd8bceSBlue Swirl return; 1936fafd8bceSBlue Swirl } 1937fafd8bceSBlue Swirl } 1938fafd8bceSBlue Swirl #endif /* CONFIG_USER_ONLY */ 1939fafd8bceSBlue Swirl #endif /* TARGET_SPARC64 */ 1940fafd8bceSBlue Swirl 1941fafd8bceSBlue Swirl #if !defined(CONFIG_USER_ONLY) 1942f8c3db33SPeter Maydell 1943f8c3db33SPeter Maydell void sparc_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 1944f8c3db33SPeter Maydell vaddr addr, unsigned size, 1945f8c3db33SPeter Maydell MMUAccessType access_type, 1946f8c3db33SPeter Maydell int mmu_idx, MemTxAttrs attrs, 1947f8c3db33SPeter Maydell MemTxResult response, uintptr_t retaddr) 1948fafd8bceSBlue Swirl { 1949f8c3db33SPeter Maydell bool is_write = access_type == MMU_DATA_STORE; 1950f8c3db33SPeter Maydell bool is_exec = access_type == MMU_INST_FETCH; 1951f8c3db33SPeter Maydell bool is_asi = false; 1952f8c3db33SPeter Maydell 1953f8c3db33SPeter Maydell sparc_raise_mmu_fault(cs, physaddr, is_write, is_exec, 1954f8c3db33SPeter Maydell is_asi, size, retaddr); 1955fafd8bceSBlue Swirl } 1956fafd8bceSBlue Swirl #endif 1957