xref: /qemu/target/sparc/helper.c (revision e8807b14cc8c12c0e14c08fa396d9da043b48209)
1e8af50a3Sbellard /*
2e8af50a3Sbellard  *  sparc helpers
3e8af50a3Sbellard  *
483469015Sbellard  *  Copyright (c) 2003-2005 Fabrice Bellard
5e8af50a3Sbellard  *
6e8af50a3Sbellard  * This library is free software; you can redistribute it and/or
7e8af50a3Sbellard  * modify it under the terms of the GNU Lesser General Public
8e8af50a3Sbellard  * License as published by the Free Software Foundation; either
9e8af50a3Sbellard  * version 2 of the License, or (at your option) any later version.
10e8af50a3Sbellard  *
11e8af50a3Sbellard  * This library is distributed in the hope that it will be useful,
12e8af50a3Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e8af50a3Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e8af50a3Sbellard  * Lesser General Public License for more details.
15e8af50a3Sbellard  *
16e8af50a3Sbellard  * You should have received a copy of the GNU Lesser General Public
17e8af50a3Sbellard  * License along with this library; if not, write to the Free Software
18fad6cb1aSaurel32  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19e8af50a3Sbellard  */
20ee5bbe38Sbellard #include <stdarg.h>
21ee5bbe38Sbellard #include <stdlib.h>
22ee5bbe38Sbellard #include <stdio.h>
23ee5bbe38Sbellard #include <string.h>
24ee5bbe38Sbellard #include <inttypes.h>
25ee5bbe38Sbellard #include <signal.h>
26ee5bbe38Sbellard 
27ee5bbe38Sbellard #include "cpu.h"
28ee5bbe38Sbellard #include "exec-all.h"
29ca10f867Saurel32 #include "qemu-common.h"
30e8af50a3Sbellard 
31e80cfcfcSbellard //#define DEBUG_MMU
3264a88d5dSblueswir1 //#define DEBUG_FEATURES
33e8af50a3Sbellard 
3422548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model);
35c48fcb47Sblueswir1 
36e8af50a3Sbellard /* Sparc MMU emulation */
37e8af50a3Sbellard 
38e8af50a3Sbellard /* thread support */
39e8af50a3Sbellard 
40797d5db0Sblueswir1 static spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;
41e8af50a3Sbellard 
42e8af50a3Sbellard void cpu_lock(void)
43e8af50a3Sbellard {
44e8af50a3Sbellard     spin_lock(&global_cpu_lock);
45e8af50a3Sbellard }
46e8af50a3Sbellard 
47e8af50a3Sbellard void cpu_unlock(void)
48e8af50a3Sbellard {
49e8af50a3Sbellard     spin_unlock(&global_cpu_lock);
50e8af50a3Sbellard }
51e8af50a3Sbellard 
529d893301Sbellard #if defined(CONFIG_USER_ONLY)
539d893301Sbellard 
5422548760Sblueswir1 int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw,
556ebbf390Sj_mayer                                int mmu_idx, int is_softmmu)
569d893301Sbellard {
57878d3096Sbellard     if (rw & 2)
5822548760Sblueswir1         env1->exception_index = TT_TFAULT;
59878d3096Sbellard     else
6022548760Sblueswir1         env1->exception_index = TT_DFAULT;
619d893301Sbellard     return 1;
629d893301Sbellard }
639d893301Sbellard 
649d893301Sbellard #else
65e8af50a3Sbellard 
663475187dSbellard #ifndef TARGET_SPARC64
6783469015Sbellard /*
6883469015Sbellard  * Sparc V8 Reference MMU (SRMMU)
6983469015Sbellard  */
70e8af50a3Sbellard static const int access_table[8][8] = {
71a764a566Sblueswir1     { 0, 0, 0, 0, 8, 0, 12, 12 },
72a764a566Sblueswir1     { 0, 0, 0, 0, 8, 0, 0, 0 },
73a764a566Sblueswir1     { 8, 8, 0, 0, 0, 8, 12, 12 },
74a764a566Sblueswir1     { 8, 8, 0, 0, 0, 8, 0, 0 },
75a764a566Sblueswir1     { 8, 0, 8, 0, 8, 8, 12, 12 },
76a764a566Sblueswir1     { 8, 0, 8, 0, 8, 0, 8, 0 },
77a764a566Sblueswir1     { 8, 8, 8, 0, 8, 8, 12, 12 },
78a764a566Sblueswir1     { 8, 8, 8, 0, 8, 8, 8, 0 }
79e8af50a3Sbellard };
80e8af50a3Sbellard 
81227671c9Sbellard static const int perm_table[2][8] = {
82227671c9Sbellard     {
83227671c9Sbellard         PAGE_READ,
84227671c9Sbellard         PAGE_READ | PAGE_WRITE,
85227671c9Sbellard         PAGE_READ | PAGE_EXEC,
86227671c9Sbellard         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
87227671c9Sbellard         PAGE_EXEC,
88227671c9Sbellard         PAGE_READ | PAGE_WRITE,
89227671c9Sbellard         PAGE_READ | PAGE_EXEC,
90227671c9Sbellard         PAGE_READ | PAGE_WRITE | PAGE_EXEC
91227671c9Sbellard     },
92227671c9Sbellard     {
93227671c9Sbellard         PAGE_READ,
94227671c9Sbellard         PAGE_READ | PAGE_WRITE,
95227671c9Sbellard         PAGE_READ | PAGE_EXEC,
96227671c9Sbellard         PAGE_READ | PAGE_WRITE | PAGE_EXEC,
97227671c9Sbellard         PAGE_EXEC,
98227671c9Sbellard         PAGE_READ,
99227671c9Sbellard         0,
100227671c9Sbellard         0,
101227671c9Sbellard     }
102e8af50a3Sbellard };
103e8af50a3Sbellard 
104c48fcb47Sblueswir1 static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
105c48fcb47Sblueswir1                                 int *prot, int *access_index,
106c48fcb47Sblueswir1                                 target_ulong address, int rw, int mmu_idx)
107e8af50a3Sbellard {
108e80cfcfcSbellard     int access_perms = 0;
109e80cfcfcSbellard     target_phys_addr_t pde_ptr;
110af7bf89bSbellard     uint32_t pde;
111af7bf89bSbellard     target_ulong virt_addr;
1126ebbf390Sj_mayer     int error_code = 0, is_dirty, is_user;
113e80cfcfcSbellard     unsigned long page_offset;
114e8af50a3Sbellard 
1156ebbf390Sj_mayer     is_user = mmu_idx == MMU_USER_IDX;
116e8af50a3Sbellard     virt_addr = address & TARGET_PAGE_MASK;
11740ce0a9aSblueswir1 
118e8af50a3Sbellard     if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
11940ce0a9aSblueswir1         // Boot mode: instruction fetches are taken from PROM
1205578ceabSblueswir1         if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) {
12158a770f3Sblueswir1             *physical = env->prom_addr | (address & 0x7ffffULL);
12240ce0a9aSblueswir1             *prot = PAGE_READ | PAGE_EXEC;
12340ce0a9aSblueswir1             return 0;
12440ce0a9aSblueswir1         }
125e80cfcfcSbellard         *physical = address;
126227671c9Sbellard         *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
127e80cfcfcSbellard         return 0;
128e8af50a3Sbellard     }
129e8af50a3Sbellard 
1307483750dSbellard     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1);
1315dcb6b91Sblueswir1     *physical = 0xffffffffffff0000ULL;
1327483750dSbellard 
133e8af50a3Sbellard     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
134e8af50a3Sbellard     /* Context base + context number */
1353deaeab7Sblueswir1     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
13649be8030Sbellard     pde = ldl_phys(pde_ptr);
137e8af50a3Sbellard 
138e8af50a3Sbellard     /* Ctx pde */
139e8af50a3Sbellard     switch (pde & PTE_ENTRYTYPE_MASK) {
140e80cfcfcSbellard     default:
141e8af50a3Sbellard     case 0: /* Invalid */
1427483750dSbellard         return 1 << 2;
143e80cfcfcSbellard     case 2: /* L0 PTE, maybe should not happen? */
144e8af50a3Sbellard     case 3: /* Reserved */
1457483750dSbellard         return 4 << 2;
146e80cfcfcSbellard     case 1: /* L0 PDE */
147e80cfcfcSbellard         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
14849be8030Sbellard         pde = ldl_phys(pde_ptr);
149e80cfcfcSbellard 
150e80cfcfcSbellard         switch (pde & PTE_ENTRYTYPE_MASK) {
151e80cfcfcSbellard         default:
152e80cfcfcSbellard         case 0: /* Invalid */
1537483750dSbellard             return (1 << 8) | (1 << 2);
154e80cfcfcSbellard         case 3: /* Reserved */
1557483750dSbellard             return (1 << 8) | (4 << 2);
156e8af50a3Sbellard         case 1: /* L1 PDE */
157e80cfcfcSbellard             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
15849be8030Sbellard             pde = ldl_phys(pde_ptr);
159e8af50a3Sbellard 
160e8af50a3Sbellard             switch (pde & PTE_ENTRYTYPE_MASK) {
161e80cfcfcSbellard             default:
162e8af50a3Sbellard             case 0: /* Invalid */
1637483750dSbellard                 return (2 << 8) | (1 << 2);
164e8af50a3Sbellard             case 3: /* Reserved */
1657483750dSbellard                 return (2 << 8) | (4 << 2);
166e8af50a3Sbellard             case 1: /* L2 PDE */
167e80cfcfcSbellard                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
16849be8030Sbellard                 pde = ldl_phys(pde_ptr);
169e8af50a3Sbellard 
170e8af50a3Sbellard                 switch (pde & PTE_ENTRYTYPE_MASK) {
171e80cfcfcSbellard                 default:
172e8af50a3Sbellard                 case 0: /* Invalid */
1737483750dSbellard                     return (3 << 8) | (1 << 2);
174e8af50a3Sbellard                 case 1: /* PDE, should not happen */
175e8af50a3Sbellard                 case 3: /* Reserved */
1767483750dSbellard                     return (3 << 8) | (4 << 2);
177e8af50a3Sbellard                 case 2: /* L3 PTE */
178e8af50a3Sbellard                     virt_addr = address & TARGET_PAGE_MASK;
17977f193daSblueswir1                     page_offset = (address & TARGET_PAGE_MASK) &
18077f193daSblueswir1                         (TARGET_PAGE_SIZE - 1);
181e8af50a3Sbellard                 }
182e8af50a3Sbellard                 break;
183e8af50a3Sbellard             case 2: /* L2 PTE */
184e8af50a3Sbellard                 virt_addr = address & ~0x3ffff;
185e8af50a3Sbellard                 page_offset = address & 0x3ffff;
186e8af50a3Sbellard             }
187e8af50a3Sbellard             break;
188e8af50a3Sbellard         case 2: /* L1 PTE */
189e8af50a3Sbellard             virt_addr = address & ~0xffffff;
190e8af50a3Sbellard             page_offset = address & 0xffffff;
191e8af50a3Sbellard         }
192e8af50a3Sbellard     }
193e8af50a3Sbellard 
194e8af50a3Sbellard     /* update page modified and dirty bits */
195b769d8feSbellard     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
196e8af50a3Sbellard     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
197e8af50a3Sbellard         pde |= PG_ACCESSED_MASK;
198e8af50a3Sbellard         if (is_dirty)
199e8af50a3Sbellard             pde |= PG_MODIFIED_MASK;
20049be8030Sbellard         stl_phys_notdirty(pde_ptr, pde);
201e8af50a3Sbellard     }
202e8af50a3Sbellard     /* check access */
203e8af50a3Sbellard     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
204e80cfcfcSbellard     error_code = access_table[*access_index][access_perms];
205d8e3326cSbellard     if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user))
206e80cfcfcSbellard         return error_code;
207e8af50a3Sbellard 
208e8af50a3Sbellard     /* the page can be put in the TLB */
209227671c9Sbellard     *prot = perm_table[is_user][access_perms];
210227671c9Sbellard     if (!(pde & PG_MODIFIED_MASK)) {
211e8af50a3Sbellard         /* only set write access if already dirty... otherwise wait
212e8af50a3Sbellard            for dirty access */
213227671c9Sbellard         *prot &= ~PAGE_WRITE;
214e8af50a3Sbellard     }
215e8af50a3Sbellard 
216e8af50a3Sbellard     /* Even if large ptes, we map only one 4KB page in the cache to
217e8af50a3Sbellard        avoid filling it too fast */
2185dcb6b91Sblueswir1     *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset;
2196f7e9aecSbellard     return error_code;
220e80cfcfcSbellard }
221e80cfcfcSbellard 
222e80cfcfcSbellard /* Perform address translation */
223af7bf89bSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
2246ebbf390Sj_mayer                               int mmu_idx, int is_softmmu)
225e80cfcfcSbellard {
226af7bf89bSbellard     target_phys_addr_t paddr;
2275dcb6b91Sblueswir1     target_ulong vaddr;
228e80cfcfcSbellard     int error_code = 0, prot, ret = 0, access_index;
229e80cfcfcSbellard 
23077f193daSblueswir1     error_code = get_physical_address(env, &paddr, &prot, &access_index,
23177f193daSblueswir1                                       address, rw, mmu_idx);
232e80cfcfcSbellard     if (error_code == 0) {
2339e61bde5Sbellard         vaddr = address & TARGET_PAGE_MASK;
2349e61bde5Sbellard         paddr &= TARGET_PAGE_MASK;
2359e61bde5Sbellard #ifdef DEBUG_MMU
2365dcb6b91Sblueswir1         printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr "
2375dcb6b91Sblueswir1                TARGET_FMT_lx "\n", address, paddr, vaddr);
2389e61bde5Sbellard #endif
2396ebbf390Sj_mayer         ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
240e8af50a3Sbellard         return ret;
241e80cfcfcSbellard     }
242e8af50a3Sbellard 
243e8af50a3Sbellard     if (env->mmuregs[3]) /* Fault status register */
244e8af50a3Sbellard         env->mmuregs[3] = 1; /* overflow (not read before another fault) */
2457483750dSbellard     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
246e8af50a3Sbellard     env->mmuregs[4] = address; /* Fault address register */
247e8af50a3Sbellard 
248878d3096Sbellard     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
2496f7e9aecSbellard         // No fault mode: if a mapping is available, just override
2506f7e9aecSbellard         // permissions. If no mapping is available, redirect accesses to
2516f7e9aecSbellard         // neverland. Fake/overridden mappings will be flushed when
2526f7e9aecSbellard         // switching to normal mode.
2537483750dSbellard         vaddr = address & TARGET_PAGE_MASK;
254227671c9Sbellard         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
2556ebbf390Sj_mayer         ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
2567483750dSbellard         return ret;
2577483750dSbellard     } else {
258878d3096Sbellard         if (rw & 2)
259878d3096Sbellard             env->exception_index = TT_TFAULT;
260878d3096Sbellard         else
261878d3096Sbellard             env->exception_index = TT_DFAULT;
262878d3096Sbellard         return 1;
263e8af50a3Sbellard     }
2647483750dSbellard }
26524741ef3Sbellard 
26624741ef3Sbellard target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev)
26724741ef3Sbellard {
26824741ef3Sbellard     target_phys_addr_t pde_ptr;
26924741ef3Sbellard     uint32_t pde;
27024741ef3Sbellard 
27124741ef3Sbellard     /* Context base + context number */
2725dcb6b91Sblueswir1     pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) +
2735dcb6b91Sblueswir1         (env->mmuregs[2] << 2);
27424741ef3Sbellard     pde = ldl_phys(pde_ptr);
27524741ef3Sbellard 
27624741ef3Sbellard     switch (pde & PTE_ENTRYTYPE_MASK) {
27724741ef3Sbellard     default:
27824741ef3Sbellard     case 0: /* Invalid */
27924741ef3Sbellard     case 2: /* PTE, maybe should not happen? */
28024741ef3Sbellard     case 3: /* Reserved */
28124741ef3Sbellard         return 0;
28224741ef3Sbellard     case 1: /* L1 PDE */
28324741ef3Sbellard         if (mmulev == 3)
28424741ef3Sbellard             return pde;
28524741ef3Sbellard         pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
28624741ef3Sbellard         pde = ldl_phys(pde_ptr);
28724741ef3Sbellard 
28824741ef3Sbellard         switch (pde & PTE_ENTRYTYPE_MASK) {
28924741ef3Sbellard         default:
29024741ef3Sbellard         case 0: /* Invalid */
29124741ef3Sbellard         case 3: /* Reserved */
29224741ef3Sbellard             return 0;
29324741ef3Sbellard         case 2: /* L1 PTE */
29424741ef3Sbellard             return pde;
29524741ef3Sbellard         case 1: /* L2 PDE */
29624741ef3Sbellard             if (mmulev == 2)
29724741ef3Sbellard                 return pde;
29824741ef3Sbellard             pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
29924741ef3Sbellard             pde = ldl_phys(pde_ptr);
30024741ef3Sbellard 
30124741ef3Sbellard             switch (pde & PTE_ENTRYTYPE_MASK) {
30224741ef3Sbellard             default:
30324741ef3Sbellard             case 0: /* Invalid */
30424741ef3Sbellard             case 3: /* Reserved */
30524741ef3Sbellard                 return 0;
30624741ef3Sbellard             case 2: /* L2 PTE */
30724741ef3Sbellard                 return pde;
30824741ef3Sbellard             case 1: /* L3 PDE */
30924741ef3Sbellard                 if (mmulev == 1)
31024741ef3Sbellard                     return pde;
31124741ef3Sbellard                 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
31224741ef3Sbellard                 pde = ldl_phys(pde_ptr);
31324741ef3Sbellard 
31424741ef3Sbellard                 switch (pde & PTE_ENTRYTYPE_MASK) {
31524741ef3Sbellard                 default:
31624741ef3Sbellard                 case 0: /* Invalid */
31724741ef3Sbellard                 case 1: /* PDE, should not happen */
31824741ef3Sbellard                 case 3: /* Reserved */
31924741ef3Sbellard                     return 0;
32024741ef3Sbellard                 case 2: /* L3 PTE */
32124741ef3Sbellard                     return pde;
32224741ef3Sbellard                 }
32324741ef3Sbellard             }
32424741ef3Sbellard         }
32524741ef3Sbellard     }
32624741ef3Sbellard     return 0;
32724741ef3Sbellard }
32824741ef3Sbellard 
32924741ef3Sbellard #ifdef DEBUG_MMU
33024741ef3Sbellard void dump_mmu(CPUState *env)
33124741ef3Sbellard {
33224741ef3Sbellard     target_ulong va, va1, va2;
33324741ef3Sbellard     unsigned int n, m, o;
33424741ef3Sbellard     target_phys_addr_t pde_ptr, pa;
33524741ef3Sbellard     uint32_t pde;
33624741ef3Sbellard 
33724741ef3Sbellard     printf("MMU dump:\n");
33824741ef3Sbellard     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
33924741ef3Sbellard     pde = ldl_phys(pde_ptr);
3405dcb6b91Sblueswir1     printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
3415dcb6b91Sblueswir1            (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]);
34224741ef3Sbellard     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
3435dcb6b91Sblueswir1         pde = mmu_probe(env, va, 2);
3445dcb6b91Sblueswir1         if (pde) {
34524741ef3Sbellard             pa = cpu_get_phys_page_debug(env, va);
3465dcb6b91Sblueswir1             printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
3475dcb6b91Sblueswir1                    " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
34824741ef3Sbellard             for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
3495dcb6b91Sblueswir1                 pde = mmu_probe(env, va1, 1);
3505dcb6b91Sblueswir1                 if (pde) {
35124741ef3Sbellard                     pa = cpu_get_phys_page_debug(env, va1);
3525dcb6b91Sblueswir1                     printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
3535dcb6b91Sblueswir1                            " PDE: " TARGET_FMT_lx "\n", va1, pa, pde);
35424741ef3Sbellard                     for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
3555dcb6b91Sblueswir1                         pde = mmu_probe(env, va2, 0);
3565dcb6b91Sblueswir1                         if (pde) {
35724741ef3Sbellard                             pa = cpu_get_phys_page_debug(env, va2);
3585dcb6b91Sblueswir1                             printf("  VA: " TARGET_FMT_lx ", PA: "
3595dcb6b91Sblueswir1                                    TARGET_FMT_plx " PTE: " TARGET_FMT_lx "\n",
3605dcb6b91Sblueswir1                                    va2, pa, pde);
36124741ef3Sbellard                         }
36224741ef3Sbellard                     }
36324741ef3Sbellard                 }
36424741ef3Sbellard             }
36524741ef3Sbellard         }
36624741ef3Sbellard     }
36724741ef3Sbellard     printf("MMU dump ends\n");
36824741ef3Sbellard }
36924741ef3Sbellard #endif /* DEBUG_MMU */
37024741ef3Sbellard 
37124741ef3Sbellard #else /* !TARGET_SPARC64 */
372e8807b14SIgor Kovalenko 
373e8807b14SIgor Kovalenko // 41 bit physical address space
374e8807b14SIgor Kovalenko static inline target_phys_addr_t ultrasparc_truncate_physical(uint64_t x)
375e8807b14SIgor Kovalenko {
376e8807b14SIgor Kovalenko     return x & 0x1ffffffffffULL;
377e8807b14SIgor Kovalenko }
378e8807b14SIgor Kovalenko 
37983469015Sbellard /*
38083469015Sbellard  * UltraSparc IIi I/DMMUs
38183469015Sbellard  */
38277f193daSblueswir1 static int get_physical_address_data(CPUState *env,
38377f193daSblueswir1                                      target_phys_addr_t *physical, int *prot,
38422548760Sblueswir1                                      target_ulong address, int rw, int is_user)
3853475187dSbellard {
3863475187dSbellard     target_ulong mask;
3873475187dSbellard     unsigned int i;
3883475187dSbellard 
3893475187dSbellard     if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */
390e8807b14SIgor Kovalenko         *physical = ultrasparc_truncate_physical(address);
3913475187dSbellard         *prot = PAGE_READ | PAGE_WRITE;
3923475187dSbellard         return 0;
3933475187dSbellard     }
3943475187dSbellard 
3953475187dSbellard     for (i = 0; i < 64; i++) {
39683469015Sbellard         switch ((env->dtlb_tte[i] >> 61) & 3) {
3973475187dSbellard         default:
39883469015Sbellard         case 0x0: // 8k
3993475187dSbellard             mask = 0xffffffffffffe000ULL;
4003475187dSbellard             break;
40183469015Sbellard         case 0x1: // 64k
4023475187dSbellard             mask = 0xffffffffffff0000ULL;
4033475187dSbellard             break;
40483469015Sbellard         case 0x2: // 512k
4053475187dSbellard             mask = 0xfffffffffff80000ULL;
4063475187dSbellard             break;
40783469015Sbellard         case 0x3: // 4M
4083475187dSbellard             mask = 0xffffffffffc00000ULL;
4093475187dSbellard             break;
4103475187dSbellard         }
411afdf8109Sblueswir1         // ctx match, vaddr match, valid?
4123475187dSbellard         if (env->dmmuregs[1] == (env->dtlb_tag[i] & 0x1fff) &&
41382f2cfc3SIgor Kovalenko             (address & mask) == (env->dtlb_tag[i] & mask) &&
414afdf8109Sblueswir1             (env->dtlb_tte[i] & 0x8000000000000000ULL)) {
415afdf8109Sblueswir1             // access ok?
416afdf8109Sblueswir1             if (((env->dtlb_tte[i] & 0x4) && is_user) ||
4173475187dSbellard                 (!(env->dtlb_tte[i] & 0x2) && (rw == 1))) {
41883469015Sbellard                 if (env->dmmuregs[3]) /* Fault status register */
41977f193daSblueswir1                     env->dmmuregs[3] = 2; /* overflow (not read before
42077f193daSblueswir1                                              another fault) */
42183469015Sbellard                 env->dmmuregs[3] |= (is_user << 3) | ((rw == 1) << 2) | 1;
42283469015Sbellard                 env->dmmuregs[4] = address; /* Fault address register */
4233475187dSbellard                 env->exception_index = TT_DFAULT;
42483469015Sbellard #ifdef DEBUG_MMU
42526a76461Sbellard                 printf("DFAULT at 0x%" PRIx64 "\n", address);
42683469015Sbellard #endif
4273475187dSbellard                 return 1;
4283475187dSbellard             }
42982f2cfc3SIgor Kovalenko             *physical = ((env->dtlb_tte[i] & mask) | (address & ~mask)) &
43082f2cfc3SIgor Kovalenko                         0x1ffffffe000ULL;
4313475187dSbellard             *prot = PAGE_READ;
4323475187dSbellard             if (env->dtlb_tte[i] & 0x2)
4333475187dSbellard                 *prot |= PAGE_WRITE;
4343475187dSbellard             return 0;
4353475187dSbellard         }
4363475187dSbellard     }
43783469015Sbellard #ifdef DEBUG_MMU
43826a76461Sbellard     printf("DMISS at 0x%" PRIx64 "\n", address);
43983469015Sbellard #endif
440f617a9a6Sblueswir1     env->dmmuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff);
44183469015Sbellard     env->exception_index = TT_DMISS;
4423475187dSbellard     return 1;
4433475187dSbellard }
4443475187dSbellard 
44577f193daSblueswir1 static int get_physical_address_code(CPUState *env,
44677f193daSblueswir1                                      target_phys_addr_t *physical, int *prot,
44722548760Sblueswir1                                      target_ulong address, int is_user)
4483475187dSbellard {
4493475187dSbellard     target_ulong mask;
4503475187dSbellard     unsigned int i;
4513475187dSbellard 
452e8807b14SIgor Kovalenko     if ((env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0) {
453e8807b14SIgor Kovalenko         /* IMMU disabled */
454e8807b14SIgor Kovalenko         *physical = ultrasparc_truncate_physical(address);
455227671c9Sbellard         *prot = PAGE_EXEC;
4563475187dSbellard         return 0;
4573475187dSbellard     }
45883469015Sbellard 
4593475187dSbellard     for (i = 0; i < 64; i++) {
46083469015Sbellard         switch ((env->itlb_tte[i] >> 61) & 3) {
4613475187dSbellard         default:
46283469015Sbellard         case 0x0: // 8k
4633475187dSbellard             mask = 0xffffffffffffe000ULL;
4643475187dSbellard             break;
46583469015Sbellard         case 0x1: // 64k
4663475187dSbellard             mask = 0xffffffffffff0000ULL;
4673475187dSbellard             break;
46883469015Sbellard         case 0x2: // 512k
4693475187dSbellard             mask = 0xfffffffffff80000ULL;
4703475187dSbellard             break;
47183469015Sbellard         case 0x3: // 4M
4723475187dSbellard             mask = 0xffffffffffc00000ULL;
4733475187dSbellard                 break;
4743475187dSbellard         }
475afdf8109Sblueswir1         // ctx match, vaddr match, valid?
47683469015Sbellard         if (env->dmmuregs[1] == (env->itlb_tag[i] & 0x1fff) &&
47782f2cfc3SIgor Kovalenko             (address & mask) == (env->itlb_tag[i] & mask) &&
478afdf8109Sblueswir1             (env->itlb_tte[i] & 0x8000000000000000ULL)) {
479afdf8109Sblueswir1             // access ok?
480afdf8109Sblueswir1             if ((env->itlb_tte[i] & 0x4) && is_user) {
48183469015Sbellard                 if (env->immuregs[3]) /* Fault status register */
48277f193daSblueswir1                     env->immuregs[3] = 2; /* overflow (not read before
48377f193daSblueswir1                                              another fault) */
48483469015Sbellard                 env->immuregs[3] |= (is_user << 3) | 1;
4853475187dSbellard                 env->exception_index = TT_TFAULT;
48683469015Sbellard #ifdef DEBUG_MMU
48726a76461Sbellard                 printf("TFAULT at 0x%" PRIx64 "\n", address);
48883469015Sbellard #endif
4893475187dSbellard                 return 1;
4903475187dSbellard             }
49182f2cfc3SIgor Kovalenko             *physical = ((env->itlb_tte[i] & mask) | (address & ~mask)) &
49282f2cfc3SIgor Kovalenko                         0x1ffffffe000ULL;
493227671c9Sbellard             *prot = PAGE_EXEC;
4943475187dSbellard             return 0;
4953475187dSbellard         }
4963475187dSbellard     }
49783469015Sbellard #ifdef DEBUG_MMU
49826a76461Sbellard     printf("TMISS at 0x%" PRIx64 "\n", address);
49983469015Sbellard #endif
5007ab463cbSBlue Swirl     /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
501417728d8SIgor Kovalenko     env->immuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff);
50283469015Sbellard     env->exception_index = TT_TMISS;
5033475187dSbellard     return 1;
5043475187dSbellard }
5053475187dSbellard 
506c48fcb47Sblueswir1 static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
507c48fcb47Sblueswir1                                 int *prot, int *access_index,
508c48fcb47Sblueswir1                                 target_ulong address, int rw, int mmu_idx)
5093475187dSbellard {
5106ebbf390Sj_mayer     int is_user = mmu_idx == MMU_USER_IDX;
5116ebbf390Sj_mayer 
5123475187dSbellard     if (rw == 2)
51322548760Sblueswir1         return get_physical_address_code(env, physical, prot, address,
51422548760Sblueswir1                                          is_user);
5153475187dSbellard     else
51622548760Sblueswir1         return get_physical_address_data(env, physical, prot, address, rw,
51722548760Sblueswir1                                          is_user);
5183475187dSbellard }
5193475187dSbellard 
5203475187dSbellard /* Perform address translation */
5213475187dSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
5226ebbf390Sj_mayer                               int mmu_idx, int is_softmmu)
5233475187dSbellard {
52483469015Sbellard     target_ulong virt_addr, vaddr;
5253475187dSbellard     target_phys_addr_t paddr;
5263475187dSbellard     int error_code = 0, prot, ret = 0, access_index;
5273475187dSbellard 
52877f193daSblueswir1     error_code = get_physical_address(env, &paddr, &prot, &access_index,
52977f193daSblueswir1                                       address, rw, mmu_idx);
5303475187dSbellard     if (error_code == 0) {
5313475187dSbellard         virt_addr = address & TARGET_PAGE_MASK;
53277f193daSblueswir1         vaddr = virt_addr + ((address & TARGET_PAGE_MASK) &
53377f193daSblueswir1                              (TARGET_PAGE_SIZE - 1));
53483469015Sbellard #ifdef DEBUG_MMU
53577f193daSblueswir1         printf("Translate at 0x%" PRIx64 " -> 0x%" PRIx64 ", vaddr 0x%" PRIx64
53677f193daSblueswir1                "\n", address, paddr, vaddr);
53783469015Sbellard #endif
5386ebbf390Sj_mayer         ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
5393475187dSbellard         return ret;
5403475187dSbellard     }
5413475187dSbellard     // XXX
5423475187dSbellard     return 1;
5433475187dSbellard }
5443475187dSbellard 
54583469015Sbellard #ifdef DEBUG_MMU
54683469015Sbellard void dump_mmu(CPUState *env)
54783469015Sbellard {
54883469015Sbellard     unsigned int i;
54983469015Sbellard     const char *mask;
55083469015Sbellard 
55177f193daSblueswir1     printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" PRId64 "\n",
55277f193daSblueswir1            env->dmmuregs[1], env->dmmuregs[2]);
55383469015Sbellard     if ((env->lsu & DMMU_E) == 0) {
55483469015Sbellard         printf("DMMU disabled\n");
55583469015Sbellard     } else {
55683469015Sbellard         printf("DMMU dump:\n");
55783469015Sbellard         for (i = 0; i < 64; i++) {
55883469015Sbellard             switch ((env->dtlb_tte[i] >> 61) & 3) {
55983469015Sbellard             default:
56083469015Sbellard             case 0x0:
56183469015Sbellard                 mask = "  8k";
56283469015Sbellard                 break;
56383469015Sbellard             case 0x1:
56483469015Sbellard                 mask = " 64k";
56583469015Sbellard                 break;
56683469015Sbellard             case 0x2:
56783469015Sbellard                 mask = "512k";
56883469015Sbellard                 break;
56983469015Sbellard             case 0x3:
57083469015Sbellard                 mask = "  4M";
57183469015Sbellard                 break;
57283469015Sbellard             }
57383469015Sbellard             if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
57477f193daSblueswir1                 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx
57577f193daSblueswir1                        ", %s, %s, %s, %s, ctx %" PRId64 "\n",
57683469015Sbellard                        env->dtlb_tag[i] & ~0x1fffULL,
57783469015Sbellard                        env->dtlb_tte[i] & 0x1ffffffe000ULL,
57883469015Sbellard                        mask,
57983469015Sbellard                        env->dtlb_tte[i] & 0x4? "priv": "user",
58083469015Sbellard                        env->dtlb_tte[i] & 0x2? "RW": "RO",
58183469015Sbellard                        env->dtlb_tte[i] & 0x40? "locked": "unlocked",
58283469015Sbellard                        env->dtlb_tag[i] & 0x1fffULL);
58383469015Sbellard             }
58483469015Sbellard         }
58583469015Sbellard     }
58683469015Sbellard     if ((env->lsu & IMMU_E) == 0) {
58783469015Sbellard         printf("IMMU disabled\n");
58883469015Sbellard     } else {
58983469015Sbellard         printf("IMMU dump:\n");
59083469015Sbellard         for (i = 0; i < 64; i++) {
59183469015Sbellard             switch ((env->itlb_tte[i] >> 61) & 3) {
59283469015Sbellard             default:
59383469015Sbellard             case 0x0:
59483469015Sbellard                 mask = "  8k";
59583469015Sbellard                 break;
59683469015Sbellard             case 0x1:
59783469015Sbellard                 mask = " 64k";
59883469015Sbellard                 break;
59983469015Sbellard             case 0x2:
60083469015Sbellard                 mask = "512k";
60183469015Sbellard                 break;
60283469015Sbellard             case 0x3:
60383469015Sbellard                 mask = "  4M";
60483469015Sbellard                 break;
60583469015Sbellard             }
60683469015Sbellard             if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
60777f193daSblueswir1                 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx
60877f193daSblueswir1                        ", %s, %s, %s, ctx %" PRId64 "\n",
60983469015Sbellard                        env->itlb_tag[i] & ~0x1fffULL,
61083469015Sbellard                        env->itlb_tte[i] & 0x1ffffffe000ULL,
61183469015Sbellard                        mask,
61283469015Sbellard                        env->itlb_tte[i] & 0x4? "priv": "user",
61383469015Sbellard                        env->itlb_tte[i] & 0x40? "locked": "unlocked",
61483469015Sbellard                        env->itlb_tag[i] & 0x1fffULL);
61583469015Sbellard             }
61683469015Sbellard         }
61783469015Sbellard     }
61883469015Sbellard }
61924741ef3Sbellard #endif /* DEBUG_MMU */
62024741ef3Sbellard 
62124741ef3Sbellard #endif /* TARGET_SPARC64 */
62224741ef3Sbellard #endif /* !CONFIG_USER_ONLY */
62324741ef3Sbellard 
624c48fcb47Sblueswir1 
625c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY)
626c48fcb47Sblueswir1 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
627c48fcb47Sblueswir1 {
628c48fcb47Sblueswir1     return addr;
629c48fcb47Sblueswir1 }
630c48fcb47Sblueswir1 
631c48fcb47Sblueswir1 #else
632c48fcb47Sblueswir1 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
633c48fcb47Sblueswir1 {
634c48fcb47Sblueswir1     target_phys_addr_t phys_addr;
635c48fcb47Sblueswir1     int prot, access_index;
636c48fcb47Sblueswir1 
637c48fcb47Sblueswir1     if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2,
638c48fcb47Sblueswir1                              MMU_KERNEL_IDX) != 0)
639c48fcb47Sblueswir1         if (get_physical_address(env, &phys_addr, &prot, &access_index, addr,
640c48fcb47Sblueswir1                                  0, MMU_KERNEL_IDX) != 0)
641c48fcb47Sblueswir1             return -1;
642c48fcb47Sblueswir1     if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED)
643c48fcb47Sblueswir1         return -1;
644c48fcb47Sblueswir1     return phys_addr;
645c48fcb47Sblueswir1 }
646c48fcb47Sblueswir1 #endif
647c48fcb47Sblueswir1 
648c48fcb47Sblueswir1 void cpu_reset(CPUSPARCState *env)
649c48fcb47Sblueswir1 {
650eca1bdf4Saliguori     if (qemu_loglevel_mask(CPU_LOG_RESET)) {
651eca1bdf4Saliguori         qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
652eca1bdf4Saliguori         log_cpu_state(env, 0);
653eca1bdf4Saliguori     }
654eca1bdf4Saliguori 
655c48fcb47Sblueswir1     tlb_flush(env, 1);
656c48fcb47Sblueswir1     env->cwp = 0;
657c48fcb47Sblueswir1     env->wim = 1;
658c48fcb47Sblueswir1     env->regwptr = env->regbase + (env->cwp * 16);
659c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY)
660c48fcb47Sblueswir1 #ifdef TARGET_SPARC64
6611a14026eSblueswir1     env->cleanwin = env->nwindows - 2;
6621a14026eSblueswir1     env->cansave = env->nwindows - 2;
663c48fcb47Sblueswir1     env->pstate = PS_RMO | PS_PEF | PS_IE;
664c48fcb47Sblueswir1     env->asi = 0x82; // Primary no-fault
665c48fcb47Sblueswir1 #endif
666c48fcb47Sblueswir1 #else
667c48fcb47Sblueswir1     env->psret = 0;
668c48fcb47Sblueswir1     env->psrs = 1;
669c48fcb47Sblueswir1     env->psrps = 1;
6708393617cSBlue Swirl     CC_OP = CC_OP_FLAGS;
671c48fcb47Sblueswir1 #ifdef TARGET_SPARC64
672c48fcb47Sblueswir1     env->pstate = PS_PRIV;
673c48fcb47Sblueswir1     env->hpstate = HS_PRIV;
674c19148bdSblueswir1     env->tsptr = &env->ts[env->tl & MAXTL_MASK];
675415fc906Sblueswir1     env->lsu = 0;
676c48fcb47Sblueswir1 #else
677c48fcb47Sblueswir1     env->mmuregs[0] &= ~(MMU_E | MMU_NF);
6785578ceabSblueswir1     env->mmuregs[0] |= env->def->mmu_bm;
679c48fcb47Sblueswir1 #endif
680e87231d4Sblueswir1     env->pc = 0;
681c48fcb47Sblueswir1     env->npc = env->pc + 4;
682c48fcb47Sblueswir1 #endif
683c48fcb47Sblueswir1 }
684c48fcb47Sblueswir1 
68564a88d5dSblueswir1 static int cpu_sparc_register(CPUSPARCState *env, const char *cpu_model)
686c48fcb47Sblueswir1 {
68764a88d5dSblueswir1     sparc_def_t def1, *def = &def1;
688c48fcb47Sblueswir1 
68964a88d5dSblueswir1     if (cpu_sparc_find_by_name(def, cpu_model) < 0)
69064a88d5dSblueswir1         return -1;
691c48fcb47Sblueswir1 
6925578ceabSblueswir1     env->def = qemu_mallocz(sizeof(*def));
6935578ceabSblueswir1     memcpy(env->def, def, sizeof(*def));
6945578ceabSblueswir1 #if defined(CONFIG_USER_ONLY)
6955578ceabSblueswir1     if ((env->def->features & CPU_FEATURE_FLOAT))
6965578ceabSblueswir1         env->def->features |= CPU_FEATURE_FLOAT128;
6975578ceabSblueswir1 #endif
698c48fcb47Sblueswir1     env->cpu_model_str = cpu_model;
699c48fcb47Sblueswir1     env->version = def->iu_version;
700c48fcb47Sblueswir1     env->fsr = def->fpu_version;
7011a14026eSblueswir1     env->nwindows = def->nwindows;
702c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64)
703c48fcb47Sblueswir1     env->mmuregs[0] |= def->mmu_version;
704c48fcb47Sblueswir1     cpu_sparc_set_id(env, 0);
705963262deSblueswir1     env->mxccregs[7] |= def->mxcc_version;
7061a14026eSblueswir1 #else
707fb79ceb9Sblueswir1     env->mmu_version = def->mmu_version;
708c19148bdSblueswir1     env->maxtl = def->maxtl;
709c19148bdSblueswir1     env->version |= def->maxtl << 8;
7101a14026eSblueswir1     env->version |= def->nwindows - 1;
711c48fcb47Sblueswir1 #endif
71264a88d5dSblueswir1     return 0;
71364a88d5dSblueswir1 }
71464a88d5dSblueswir1 
71564a88d5dSblueswir1 static void cpu_sparc_close(CPUSPARCState *env)
71664a88d5dSblueswir1 {
7175578ceabSblueswir1     free(env->def);
71864a88d5dSblueswir1     free(env);
71964a88d5dSblueswir1 }
72064a88d5dSblueswir1 
72164a88d5dSblueswir1 CPUSPARCState *cpu_sparc_init(const char *cpu_model)
72264a88d5dSblueswir1 {
72364a88d5dSblueswir1     CPUSPARCState *env;
72464a88d5dSblueswir1 
72564a88d5dSblueswir1     env = qemu_mallocz(sizeof(CPUSPARCState));
72664a88d5dSblueswir1     cpu_exec_init(env);
727c48fcb47Sblueswir1 
728c48fcb47Sblueswir1     gen_intermediate_code_init(env);
729c48fcb47Sblueswir1 
73064a88d5dSblueswir1     if (cpu_sparc_register(env, cpu_model) < 0) {
73164a88d5dSblueswir1         cpu_sparc_close(env);
73264a88d5dSblueswir1         return NULL;
73364a88d5dSblueswir1     }
734c48fcb47Sblueswir1     cpu_reset(env);
7350bf46a40Saliguori     qemu_init_vcpu(env);
736c48fcb47Sblueswir1 
737c48fcb47Sblueswir1     return env;
738c48fcb47Sblueswir1 }
739c48fcb47Sblueswir1 
740c48fcb47Sblueswir1 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu)
741c48fcb47Sblueswir1 {
742c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64)
743c48fcb47Sblueswir1     env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
744c48fcb47Sblueswir1 #endif
745c48fcb47Sblueswir1 }
746c48fcb47Sblueswir1 
747c48fcb47Sblueswir1 static const sparc_def_t sparc_defs[] = {
748c48fcb47Sblueswir1 #ifdef TARGET_SPARC64
749c48fcb47Sblueswir1     {
750c48fcb47Sblueswir1         .name = "Fujitsu Sparc64",
751c19148bdSblueswir1         .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)),
752c48fcb47Sblueswir1         .fpu_version = 0x00000000,
753fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7541a14026eSblueswir1         .nwindows = 4,
755c19148bdSblueswir1         .maxtl = 4,
75664a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
757c48fcb47Sblueswir1     },
758c48fcb47Sblueswir1     {
759c48fcb47Sblueswir1         .name = "Fujitsu Sparc64 III",
760c19148bdSblueswir1         .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)),
761c48fcb47Sblueswir1         .fpu_version = 0x00000000,
762fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7631a14026eSblueswir1         .nwindows = 5,
764c19148bdSblueswir1         .maxtl = 4,
76564a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
766c48fcb47Sblueswir1     },
767c48fcb47Sblueswir1     {
768c48fcb47Sblueswir1         .name = "Fujitsu Sparc64 IV",
769c19148bdSblueswir1         .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)),
770c48fcb47Sblueswir1         .fpu_version = 0x00000000,
771fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7721a14026eSblueswir1         .nwindows = 8,
773c19148bdSblueswir1         .maxtl = 5,
77464a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
775c48fcb47Sblueswir1     },
776c48fcb47Sblueswir1     {
777c48fcb47Sblueswir1         .name = "Fujitsu Sparc64 V",
778c19148bdSblueswir1         .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)),
779c48fcb47Sblueswir1         .fpu_version = 0x00000000,
780fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7811a14026eSblueswir1         .nwindows = 8,
782c19148bdSblueswir1         .maxtl = 5,
78364a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
784c48fcb47Sblueswir1     },
785c48fcb47Sblueswir1     {
786c48fcb47Sblueswir1         .name = "TI UltraSparc I",
787c19148bdSblueswir1         .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
788c48fcb47Sblueswir1         .fpu_version = 0x00000000,
789fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7901a14026eSblueswir1         .nwindows = 8,
791c19148bdSblueswir1         .maxtl = 5,
79264a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
793c48fcb47Sblueswir1     },
794c48fcb47Sblueswir1     {
795c48fcb47Sblueswir1         .name = "TI UltraSparc II",
796c19148bdSblueswir1         .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)),
797c48fcb47Sblueswir1         .fpu_version = 0x00000000,
798fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
7991a14026eSblueswir1         .nwindows = 8,
800c19148bdSblueswir1         .maxtl = 5,
80164a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
802c48fcb47Sblueswir1     },
803c48fcb47Sblueswir1     {
804c48fcb47Sblueswir1         .name = "TI UltraSparc IIi",
805c19148bdSblueswir1         .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)),
806c48fcb47Sblueswir1         .fpu_version = 0x00000000,
807fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
8081a14026eSblueswir1         .nwindows = 8,
809c19148bdSblueswir1         .maxtl = 5,
81064a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
811c48fcb47Sblueswir1     },
812c48fcb47Sblueswir1     {
813c48fcb47Sblueswir1         .name = "TI UltraSparc IIe",
814c19148bdSblueswir1         .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)),
815c48fcb47Sblueswir1         .fpu_version = 0x00000000,
816fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
8171a14026eSblueswir1         .nwindows = 8,
818c19148bdSblueswir1         .maxtl = 5,
81964a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
820c48fcb47Sblueswir1     },
821c48fcb47Sblueswir1     {
822c48fcb47Sblueswir1         .name = "Sun UltraSparc III",
823c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)),
824c48fcb47Sblueswir1         .fpu_version = 0x00000000,
825fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
8261a14026eSblueswir1         .nwindows = 8,
827c19148bdSblueswir1         .maxtl = 5,
82864a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
829c48fcb47Sblueswir1     },
830c48fcb47Sblueswir1     {
831c48fcb47Sblueswir1         .name = "Sun UltraSparc III Cu",
832c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)),
833c48fcb47Sblueswir1         .fpu_version = 0x00000000,
834fb79ceb9Sblueswir1         .mmu_version = mmu_us_3,
8351a14026eSblueswir1         .nwindows = 8,
836c19148bdSblueswir1         .maxtl = 5,
83764a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
838c48fcb47Sblueswir1     },
839c48fcb47Sblueswir1     {
840c48fcb47Sblueswir1         .name = "Sun UltraSparc IIIi",
841c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)),
842c48fcb47Sblueswir1         .fpu_version = 0x00000000,
843fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
8441a14026eSblueswir1         .nwindows = 8,
845c19148bdSblueswir1         .maxtl = 5,
84664a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
847c48fcb47Sblueswir1     },
848c48fcb47Sblueswir1     {
849c48fcb47Sblueswir1         .name = "Sun UltraSparc IV",
850c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)),
851c48fcb47Sblueswir1         .fpu_version = 0x00000000,
852fb79ceb9Sblueswir1         .mmu_version = mmu_us_4,
8531a14026eSblueswir1         .nwindows = 8,
854c19148bdSblueswir1         .maxtl = 5,
85564a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
856c48fcb47Sblueswir1     },
857c48fcb47Sblueswir1     {
858c48fcb47Sblueswir1         .name = "Sun UltraSparc IV+",
859c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)),
860c48fcb47Sblueswir1         .fpu_version = 0x00000000,
861fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
8621a14026eSblueswir1         .nwindows = 8,
863c19148bdSblueswir1         .maxtl = 5,
864fb79ceb9Sblueswir1         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT,
865c48fcb47Sblueswir1     },
866c48fcb47Sblueswir1     {
867c48fcb47Sblueswir1         .name = "Sun UltraSparc IIIi+",
868c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)),
869c48fcb47Sblueswir1         .fpu_version = 0x00000000,
870fb79ceb9Sblueswir1         .mmu_version = mmu_us_3,
8711a14026eSblueswir1         .nwindows = 8,
872c19148bdSblueswir1         .maxtl = 5,
87364a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
874c48fcb47Sblueswir1     },
875c48fcb47Sblueswir1     {
876c7ba218dSblueswir1         .name = "Sun UltraSparc T1",
877c7ba218dSblueswir1         // defined in sparc_ifu_fdp.v and ctu.h
878c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)),
879c7ba218dSblueswir1         .fpu_version = 0x00000000,
880c7ba218dSblueswir1         .mmu_version = mmu_sun4v,
881c7ba218dSblueswir1         .nwindows = 8,
882c19148bdSblueswir1         .maxtl = 6,
883c7ba218dSblueswir1         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
884c7ba218dSblueswir1         | CPU_FEATURE_GL,
885c7ba218dSblueswir1     },
886c7ba218dSblueswir1     {
887c7ba218dSblueswir1         .name = "Sun UltraSparc T2",
888c7ba218dSblueswir1         // defined in tlu_asi_ctl.v and n2_revid_cust.v
889c19148bdSblueswir1         .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)),
890c7ba218dSblueswir1         .fpu_version = 0x00000000,
891c7ba218dSblueswir1         .mmu_version = mmu_sun4v,
892c7ba218dSblueswir1         .nwindows = 8,
893c19148bdSblueswir1         .maxtl = 6,
894c7ba218dSblueswir1         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
895c7ba218dSblueswir1         | CPU_FEATURE_GL,
896c7ba218dSblueswir1     },
897c7ba218dSblueswir1     {
898c48fcb47Sblueswir1         .name = "NEC UltraSparc I",
899c19148bdSblueswir1         .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
900c48fcb47Sblueswir1         .fpu_version = 0x00000000,
901fb79ceb9Sblueswir1         .mmu_version = mmu_us_12,
9021a14026eSblueswir1         .nwindows = 8,
903c19148bdSblueswir1         .maxtl = 5,
90464a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
905c48fcb47Sblueswir1     },
906c48fcb47Sblueswir1 #else
907c48fcb47Sblueswir1     {
908c48fcb47Sblueswir1         .name = "Fujitsu MB86900",
909c48fcb47Sblueswir1         .iu_version = 0x00 << 24, /* Impl 0, ver 0 */
910c48fcb47Sblueswir1         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
911c48fcb47Sblueswir1         .mmu_version = 0x00 << 24, /* Impl 0, ver 0 */
912c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
913c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
914c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
915c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
916c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
9171a14026eSblueswir1         .nwindows = 7,
918e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_FSMULD,
919c48fcb47Sblueswir1     },
920c48fcb47Sblueswir1     {
921c48fcb47Sblueswir1         .name = "Fujitsu MB86904",
922c48fcb47Sblueswir1         .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
923c48fcb47Sblueswir1         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
924c48fcb47Sblueswir1         .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
925c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
926c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x00ffffc0,
927c48fcb47Sblueswir1         .mmu_cxr_mask = 0x000000ff,
928c48fcb47Sblueswir1         .mmu_sfsr_mask = 0x00016fff,
929c48fcb47Sblueswir1         .mmu_trcr_mask = 0x00ffffff,
9301a14026eSblueswir1         .nwindows = 8,
93164a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
932c48fcb47Sblueswir1     },
933c48fcb47Sblueswir1     {
934c48fcb47Sblueswir1         .name = "Fujitsu MB86907",
935c48fcb47Sblueswir1         .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
936c48fcb47Sblueswir1         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
937c48fcb47Sblueswir1         .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
938c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
939c48fcb47Sblueswir1         .mmu_ctpr_mask = 0xffffffc0,
940c48fcb47Sblueswir1         .mmu_cxr_mask = 0x000000ff,
941c48fcb47Sblueswir1         .mmu_sfsr_mask = 0x00016fff,
942c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
9431a14026eSblueswir1         .nwindows = 8,
94464a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
945c48fcb47Sblueswir1     },
946c48fcb47Sblueswir1     {
947c48fcb47Sblueswir1         .name = "LSI L64811",
948c48fcb47Sblueswir1         .iu_version = 0x10 << 24, /* Impl 1, ver 0 */
949c48fcb47Sblueswir1         .fpu_version = 1 << 17, /* FPU version 1 (LSI L64814) */
950c48fcb47Sblueswir1         .mmu_version = 0x10 << 24,
951c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
952c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
953c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
954c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
955c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
9561a14026eSblueswir1         .nwindows = 8,
957e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
958e30b4678Sblueswir1         CPU_FEATURE_FSMULD,
959c48fcb47Sblueswir1     },
960c48fcb47Sblueswir1     {
961c48fcb47Sblueswir1         .name = "Cypress CY7C601",
962c48fcb47Sblueswir1         .iu_version = 0x11 << 24, /* Impl 1, ver 1 */
963c48fcb47Sblueswir1         .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */
964c48fcb47Sblueswir1         .mmu_version = 0x10 << 24,
965c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
966c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
967c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
968c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
969c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
9701a14026eSblueswir1         .nwindows = 8,
971e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
972e30b4678Sblueswir1         CPU_FEATURE_FSMULD,
973c48fcb47Sblueswir1     },
974c48fcb47Sblueswir1     {
975c48fcb47Sblueswir1         .name = "Cypress CY7C611",
976c48fcb47Sblueswir1         .iu_version = 0x13 << 24, /* Impl 1, ver 3 */
977c48fcb47Sblueswir1         .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */
978c48fcb47Sblueswir1         .mmu_version = 0x10 << 24,
979c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
980c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
981c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
982c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
983c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
9841a14026eSblueswir1         .nwindows = 8,
985e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
986e30b4678Sblueswir1         CPU_FEATURE_FSMULD,
987c48fcb47Sblueswir1     },
988c48fcb47Sblueswir1     {
989c48fcb47Sblueswir1         .name = "TI MicroSparc I",
990c48fcb47Sblueswir1         .iu_version = 0x41000000,
991c48fcb47Sblueswir1         .fpu_version = 4 << 17,
992c48fcb47Sblueswir1         .mmu_version = 0x41000000,
993c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
994c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
995c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
996c48fcb47Sblueswir1         .mmu_sfsr_mask = 0x00016fff,
997c48fcb47Sblueswir1         .mmu_trcr_mask = 0x0000003f,
9981a14026eSblueswir1         .nwindows = 7,
999e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL |
1000e30b4678Sblueswir1         CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT |
1001e30b4678Sblueswir1         CPU_FEATURE_FMUL,
1002c48fcb47Sblueswir1     },
1003c48fcb47Sblueswir1     {
1004c48fcb47Sblueswir1         .name = "TI MicroSparc II",
1005c48fcb47Sblueswir1         .iu_version = 0x42000000,
1006c48fcb47Sblueswir1         .fpu_version = 4 << 17,
1007c48fcb47Sblueswir1         .mmu_version = 0x02000000,
1008c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1009c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x00ffffc0,
1010c48fcb47Sblueswir1         .mmu_cxr_mask = 0x000000ff,
1011c48fcb47Sblueswir1         .mmu_sfsr_mask = 0x00016fff,
1012c48fcb47Sblueswir1         .mmu_trcr_mask = 0x00ffffff,
10131a14026eSblueswir1         .nwindows = 8,
101464a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1015c48fcb47Sblueswir1     },
1016c48fcb47Sblueswir1     {
1017c48fcb47Sblueswir1         .name = "TI MicroSparc IIep",
1018c48fcb47Sblueswir1         .iu_version = 0x42000000,
1019c48fcb47Sblueswir1         .fpu_version = 4 << 17,
1020c48fcb47Sblueswir1         .mmu_version = 0x04000000,
1021c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1022c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x00ffffc0,
1023c48fcb47Sblueswir1         .mmu_cxr_mask = 0x000000ff,
1024c48fcb47Sblueswir1         .mmu_sfsr_mask = 0x00016bff,
1025c48fcb47Sblueswir1         .mmu_trcr_mask = 0x00ffffff,
10261a14026eSblueswir1         .nwindows = 8,
102764a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1028c48fcb47Sblueswir1     },
1029c48fcb47Sblueswir1     {
1030b5154bdeSblueswir1         .name = "TI SuperSparc 40", // STP1020NPGA
1031963262deSblueswir1         .iu_version = 0x41000000, // SuperSPARC 2.x
1032b5154bdeSblueswir1         .fpu_version = 0 << 17,
1033963262deSblueswir1         .mmu_version = 0x00000800, // SuperSPARC 2.x, no MXCC
1034b5154bdeSblueswir1         .mmu_bm = 0x00002000,
1035b5154bdeSblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1036b5154bdeSblueswir1         .mmu_cxr_mask = 0x0000ffff,
1037b5154bdeSblueswir1         .mmu_sfsr_mask = 0xffffffff,
1038b5154bdeSblueswir1         .mmu_trcr_mask = 0xffffffff,
10391a14026eSblueswir1         .nwindows = 8,
1040b5154bdeSblueswir1         .features = CPU_DEFAULT_FEATURES,
1041b5154bdeSblueswir1     },
1042b5154bdeSblueswir1     {
1043b5154bdeSblueswir1         .name = "TI SuperSparc 50", // STP1020PGA
1044963262deSblueswir1         .iu_version = 0x40000000, // SuperSPARC 3.x
1045b5154bdeSblueswir1         .fpu_version = 0 << 17,
1046963262deSblueswir1         .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC
1047b5154bdeSblueswir1         .mmu_bm = 0x00002000,
1048b5154bdeSblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1049b5154bdeSblueswir1         .mmu_cxr_mask = 0x0000ffff,
1050b5154bdeSblueswir1         .mmu_sfsr_mask = 0xffffffff,
1051b5154bdeSblueswir1         .mmu_trcr_mask = 0xffffffff,
10521a14026eSblueswir1         .nwindows = 8,
1053b5154bdeSblueswir1         .features = CPU_DEFAULT_FEATURES,
1054b5154bdeSblueswir1     },
1055b5154bdeSblueswir1     {
1056c48fcb47Sblueswir1         .name = "TI SuperSparc 51",
1057963262deSblueswir1         .iu_version = 0x40000000, // SuperSPARC 3.x
1058c48fcb47Sblueswir1         .fpu_version = 0 << 17,
1059963262deSblueswir1         .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC
1060c48fcb47Sblueswir1         .mmu_bm = 0x00002000,
1061c48fcb47Sblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1062c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000ffff,
1063c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1064c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
1065963262deSblueswir1         .mxcc_version = 0x00000104,
10661a14026eSblueswir1         .nwindows = 8,
106764a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1068c48fcb47Sblueswir1     },
1069c48fcb47Sblueswir1     {
1070b5154bdeSblueswir1         .name = "TI SuperSparc 60", // STP1020APGA
1071963262deSblueswir1         .iu_version = 0x40000000, // SuperSPARC 3.x
1072b5154bdeSblueswir1         .fpu_version = 0 << 17,
1073963262deSblueswir1         .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC
1074b5154bdeSblueswir1         .mmu_bm = 0x00002000,
1075b5154bdeSblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1076b5154bdeSblueswir1         .mmu_cxr_mask = 0x0000ffff,
1077b5154bdeSblueswir1         .mmu_sfsr_mask = 0xffffffff,
1078b5154bdeSblueswir1         .mmu_trcr_mask = 0xffffffff,
10791a14026eSblueswir1         .nwindows = 8,
1080b5154bdeSblueswir1         .features = CPU_DEFAULT_FEATURES,
1081b5154bdeSblueswir1     },
1082b5154bdeSblueswir1     {
1083c48fcb47Sblueswir1         .name = "TI SuperSparc 61",
1084963262deSblueswir1         .iu_version = 0x44000000, // SuperSPARC 3.x
1085c48fcb47Sblueswir1         .fpu_version = 0 << 17,
1086963262deSblueswir1         .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC
1087c48fcb47Sblueswir1         .mmu_bm = 0x00002000,
1088c48fcb47Sblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1089c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000ffff,
1090c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1091c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
1092963262deSblueswir1         .mxcc_version = 0x00000104,
1093963262deSblueswir1         .nwindows = 8,
1094963262deSblueswir1         .features = CPU_DEFAULT_FEATURES,
1095963262deSblueswir1     },
1096963262deSblueswir1     {
1097963262deSblueswir1         .name = "TI SuperSparc II",
1098963262deSblueswir1         .iu_version = 0x40000000, // SuperSPARC II 1.x
1099963262deSblueswir1         .fpu_version = 0 << 17,
1100963262deSblueswir1         .mmu_version = 0x08000000, // SuperSPARC II 1.x, MXCC
1101963262deSblueswir1         .mmu_bm = 0x00002000,
1102963262deSblueswir1         .mmu_ctpr_mask = 0xffffffc0,
1103963262deSblueswir1         .mmu_cxr_mask = 0x0000ffff,
1104963262deSblueswir1         .mmu_sfsr_mask = 0xffffffff,
1105963262deSblueswir1         .mmu_trcr_mask = 0xffffffff,
1106963262deSblueswir1         .mxcc_version = 0x00000104,
11071a14026eSblueswir1         .nwindows = 8,
110864a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1109c48fcb47Sblueswir1     },
1110c48fcb47Sblueswir1     {
1111c48fcb47Sblueswir1         .name = "Ross RT625",
1112c48fcb47Sblueswir1         .iu_version = 0x1e000000,
1113c48fcb47Sblueswir1         .fpu_version = 1 << 17,
1114c48fcb47Sblueswir1         .mmu_version = 0x1e000000,
1115c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1116c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1117c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1118c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1119c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11201a14026eSblueswir1         .nwindows = 8,
112164a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1122c48fcb47Sblueswir1     },
1123c48fcb47Sblueswir1     {
1124c48fcb47Sblueswir1         .name = "Ross RT620",
1125c48fcb47Sblueswir1         .iu_version = 0x1f000000,
1126c48fcb47Sblueswir1         .fpu_version = 1 << 17,
1127c48fcb47Sblueswir1         .mmu_version = 0x1f000000,
1128c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1129c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1130c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1131c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1132c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11331a14026eSblueswir1         .nwindows = 8,
113464a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1135c48fcb47Sblueswir1     },
1136c48fcb47Sblueswir1     {
1137c48fcb47Sblueswir1         .name = "BIT B5010",
1138c48fcb47Sblueswir1         .iu_version = 0x20000000,
1139c48fcb47Sblueswir1         .fpu_version = 0 << 17, /* B5010/B5110/B5120/B5210 */
1140c48fcb47Sblueswir1         .mmu_version = 0x20000000,
1141c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1142c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1143c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1144c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1145c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11461a14026eSblueswir1         .nwindows = 8,
1147e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
1148e30b4678Sblueswir1         CPU_FEATURE_FSMULD,
1149c48fcb47Sblueswir1     },
1150c48fcb47Sblueswir1     {
1151c48fcb47Sblueswir1         .name = "Matsushita MN10501",
1152c48fcb47Sblueswir1         .iu_version = 0x50000000,
1153c48fcb47Sblueswir1         .fpu_version = 0 << 17,
1154c48fcb47Sblueswir1         .mmu_version = 0x50000000,
1155c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1156c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1157c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1158c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1159c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11601a14026eSblueswir1         .nwindows = 8,
1161e30b4678Sblueswir1         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_MUL | CPU_FEATURE_FSQRT |
1162e30b4678Sblueswir1         CPU_FEATURE_FSMULD,
1163c48fcb47Sblueswir1     },
1164c48fcb47Sblueswir1     {
1165c48fcb47Sblueswir1         .name = "Weitek W8601",
1166c48fcb47Sblueswir1         .iu_version = 0x90 << 24, /* Impl 9, ver 0 */
1167c48fcb47Sblueswir1         .fpu_version = 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */
1168c48fcb47Sblueswir1         .mmu_version = 0x10 << 24,
1169c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1170c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1171c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1172c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1173c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11741a14026eSblueswir1         .nwindows = 8,
117564a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1176c48fcb47Sblueswir1     },
1177c48fcb47Sblueswir1     {
1178c48fcb47Sblueswir1         .name = "LEON2",
1179c48fcb47Sblueswir1         .iu_version = 0xf2000000,
1180c48fcb47Sblueswir1         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
1181c48fcb47Sblueswir1         .mmu_version = 0xf2000000,
1182c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1183c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1184c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1185c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1186c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
11871a14026eSblueswir1         .nwindows = 8,
118864a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1189c48fcb47Sblueswir1     },
1190c48fcb47Sblueswir1     {
1191c48fcb47Sblueswir1         .name = "LEON3",
1192c48fcb47Sblueswir1         .iu_version = 0xf3000000,
1193c48fcb47Sblueswir1         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
1194c48fcb47Sblueswir1         .mmu_version = 0xf3000000,
1195c48fcb47Sblueswir1         .mmu_bm = 0x00004000,
1196c48fcb47Sblueswir1         .mmu_ctpr_mask = 0x007ffff0,
1197c48fcb47Sblueswir1         .mmu_cxr_mask = 0x0000003f,
1198c48fcb47Sblueswir1         .mmu_sfsr_mask = 0xffffffff,
1199c48fcb47Sblueswir1         .mmu_trcr_mask = 0xffffffff,
12001a14026eSblueswir1         .nwindows = 8,
120164a88d5dSblueswir1         .features = CPU_DEFAULT_FEATURES,
1202c48fcb47Sblueswir1     },
1203c48fcb47Sblueswir1 #endif
1204c48fcb47Sblueswir1 };
1205c48fcb47Sblueswir1 
120664a88d5dSblueswir1 static const char * const feature_name[] = {
120764a88d5dSblueswir1     "float",
120864a88d5dSblueswir1     "float128",
120964a88d5dSblueswir1     "swap",
121064a88d5dSblueswir1     "mul",
121164a88d5dSblueswir1     "div",
121264a88d5dSblueswir1     "flush",
121364a88d5dSblueswir1     "fsqrt",
121464a88d5dSblueswir1     "fmul",
121564a88d5dSblueswir1     "vis1",
121664a88d5dSblueswir1     "vis2",
1217e30b4678Sblueswir1     "fsmuld",
1218fb79ceb9Sblueswir1     "hypv",
1219fb79ceb9Sblueswir1     "cmt",
1220fb79ceb9Sblueswir1     "gl",
122164a88d5dSblueswir1 };
122264a88d5dSblueswir1 
122364a88d5dSblueswir1 static void print_features(FILE *f,
122464a88d5dSblueswir1                            int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
122564a88d5dSblueswir1                            uint32_t features, const char *prefix)
1226c48fcb47Sblueswir1 {
1227c48fcb47Sblueswir1     unsigned int i;
1228c48fcb47Sblueswir1 
122964a88d5dSblueswir1     for (i = 0; i < ARRAY_SIZE(feature_name); i++)
123064a88d5dSblueswir1         if (feature_name[i] && (features & (1 << i))) {
123164a88d5dSblueswir1             if (prefix)
123264a88d5dSblueswir1                 (*cpu_fprintf)(f, "%s", prefix);
123364a88d5dSblueswir1             (*cpu_fprintf)(f, "%s ", feature_name[i]);
123464a88d5dSblueswir1         }
123564a88d5dSblueswir1 }
123664a88d5dSblueswir1 
123764a88d5dSblueswir1 static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features)
123864a88d5dSblueswir1 {
123964a88d5dSblueswir1     unsigned int i;
124064a88d5dSblueswir1 
124164a88d5dSblueswir1     for (i = 0; i < ARRAY_SIZE(feature_name); i++)
124264a88d5dSblueswir1         if (feature_name[i] && !strcmp(flagname, feature_name[i])) {
124364a88d5dSblueswir1             *features |= 1 << i;
124464a88d5dSblueswir1             return;
124564a88d5dSblueswir1         }
124664a88d5dSblueswir1     fprintf(stderr, "CPU feature %s not found\n", flagname);
124764a88d5dSblueswir1 }
124864a88d5dSblueswir1 
124922548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model)
125064a88d5dSblueswir1 {
125164a88d5dSblueswir1     unsigned int i;
125264a88d5dSblueswir1     const sparc_def_t *def = NULL;
125364a88d5dSblueswir1     char *s = strdup(cpu_model);
125464a88d5dSblueswir1     char *featurestr, *name = strtok(s, ",");
125564a88d5dSblueswir1     uint32_t plus_features = 0;
125664a88d5dSblueswir1     uint32_t minus_features = 0;
125764a88d5dSblueswir1     long long iu_version;
12581a14026eSblueswir1     uint32_t fpu_version, mmu_version, nwindows;
125964a88d5dSblueswir1 
1260b1503cdaSmalc     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
1261c48fcb47Sblueswir1         if (strcasecmp(name, sparc_defs[i].name) == 0) {
126264a88d5dSblueswir1             def = &sparc_defs[i];
1263c48fcb47Sblueswir1         }
1264c48fcb47Sblueswir1     }
126564a88d5dSblueswir1     if (!def)
126664a88d5dSblueswir1         goto error;
126764a88d5dSblueswir1     memcpy(cpu_def, def, sizeof(*def));
126864a88d5dSblueswir1 
126964a88d5dSblueswir1     featurestr = strtok(NULL, ",");
127064a88d5dSblueswir1     while (featurestr) {
127164a88d5dSblueswir1         char *val;
127264a88d5dSblueswir1 
127364a88d5dSblueswir1         if (featurestr[0] == '+') {
127464a88d5dSblueswir1             add_flagname_to_bitmaps(featurestr + 1, &plus_features);
127564a88d5dSblueswir1         } else if (featurestr[0] == '-') {
127664a88d5dSblueswir1             add_flagname_to_bitmaps(featurestr + 1, &minus_features);
127764a88d5dSblueswir1         } else if ((val = strchr(featurestr, '='))) {
127864a88d5dSblueswir1             *val = 0; val++;
127964a88d5dSblueswir1             if (!strcmp(featurestr, "iu_version")) {
128064a88d5dSblueswir1                 char *err;
128164a88d5dSblueswir1 
128264a88d5dSblueswir1                 iu_version = strtoll(val, &err, 0);
128364a88d5dSblueswir1                 if (!*val || *err) {
128464a88d5dSblueswir1                     fprintf(stderr, "bad numerical value %s\n", val);
128564a88d5dSblueswir1                     goto error;
128664a88d5dSblueswir1                 }
128764a88d5dSblueswir1                 cpu_def->iu_version = iu_version;
128864a88d5dSblueswir1 #ifdef DEBUG_FEATURES
128964a88d5dSblueswir1                 fprintf(stderr, "iu_version %llx\n", iu_version);
129064a88d5dSblueswir1 #endif
129164a88d5dSblueswir1             } else if (!strcmp(featurestr, "fpu_version")) {
129264a88d5dSblueswir1                 char *err;
129364a88d5dSblueswir1 
129464a88d5dSblueswir1                 fpu_version = strtol(val, &err, 0);
129564a88d5dSblueswir1                 if (!*val || *err) {
129664a88d5dSblueswir1                     fprintf(stderr, "bad numerical value %s\n", val);
129764a88d5dSblueswir1                     goto error;
129864a88d5dSblueswir1                 }
129964a88d5dSblueswir1                 cpu_def->fpu_version = fpu_version;
130064a88d5dSblueswir1 #ifdef DEBUG_FEATURES
130164a88d5dSblueswir1                 fprintf(stderr, "fpu_version %llx\n", fpu_version);
130264a88d5dSblueswir1 #endif
130364a88d5dSblueswir1             } else if (!strcmp(featurestr, "mmu_version")) {
130464a88d5dSblueswir1                 char *err;
130564a88d5dSblueswir1 
130664a88d5dSblueswir1                 mmu_version = strtol(val, &err, 0);
130764a88d5dSblueswir1                 if (!*val || *err) {
130864a88d5dSblueswir1                     fprintf(stderr, "bad numerical value %s\n", val);
130964a88d5dSblueswir1                     goto error;
131064a88d5dSblueswir1                 }
131164a88d5dSblueswir1                 cpu_def->mmu_version = mmu_version;
131264a88d5dSblueswir1 #ifdef DEBUG_FEATURES
131364a88d5dSblueswir1                 fprintf(stderr, "mmu_version %llx\n", mmu_version);
131464a88d5dSblueswir1 #endif
13151a14026eSblueswir1             } else if (!strcmp(featurestr, "nwindows")) {
13161a14026eSblueswir1                 char *err;
13171a14026eSblueswir1 
13181a14026eSblueswir1                 nwindows = strtol(val, &err, 0);
13191a14026eSblueswir1                 if (!*val || *err || nwindows > MAX_NWINDOWS ||
13201a14026eSblueswir1                     nwindows < MIN_NWINDOWS) {
13211a14026eSblueswir1                     fprintf(stderr, "bad numerical value %s\n", val);
13221a14026eSblueswir1                     goto error;
13231a14026eSblueswir1                 }
13241a14026eSblueswir1                 cpu_def->nwindows = nwindows;
13251a14026eSblueswir1 #ifdef DEBUG_FEATURES
13261a14026eSblueswir1                 fprintf(stderr, "nwindows %d\n", nwindows);
13271a14026eSblueswir1 #endif
132864a88d5dSblueswir1             } else {
132964a88d5dSblueswir1                 fprintf(stderr, "unrecognized feature %s\n", featurestr);
133064a88d5dSblueswir1                 goto error;
133164a88d5dSblueswir1             }
133264a88d5dSblueswir1         } else {
133377f193daSblueswir1             fprintf(stderr, "feature string `%s' not in format "
133477f193daSblueswir1                     "(+feature|-feature|feature=xyz)\n", featurestr);
133564a88d5dSblueswir1             goto error;
133664a88d5dSblueswir1         }
133764a88d5dSblueswir1         featurestr = strtok(NULL, ",");
133864a88d5dSblueswir1     }
133964a88d5dSblueswir1     cpu_def->features |= plus_features;
134064a88d5dSblueswir1     cpu_def->features &= ~minus_features;
134164a88d5dSblueswir1 #ifdef DEBUG_FEATURES
134264a88d5dSblueswir1     print_features(stderr, fprintf, cpu_def->features, NULL);
134364a88d5dSblueswir1 #endif
134464a88d5dSblueswir1     free(s);
134564a88d5dSblueswir1     return 0;
134664a88d5dSblueswir1 
134764a88d5dSblueswir1  error:
134864a88d5dSblueswir1     free(s);
134964a88d5dSblueswir1     return -1;
1350c48fcb47Sblueswir1 }
1351c48fcb47Sblueswir1 
1352c48fcb47Sblueswir1 void sparc_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
1353c48fcb47Sblueswir1 {
1354c48fcb47Sblueswir1     unsigned int i;
1355c48fcb47Sblueswir1 
1356b1503cdaSmalc     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
13571a14026eSblueswir1         (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x NWINS %d ",
1358c48fcb47Sblueswir1                        sparc_defs[i].name,
1359c48fcb47Sblueswir1                        sparc_defs[i].iu_version,
1360c48fcb47Sblueswir1                        sparc_defs[i].fpu_version,
13611a14026eSblueswir1                        sparc_defs[i].mmu_version,
13621a14026eSblueswir1                        sparc_defs[i].nwindows);
136377f193daSblueswir1         print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES &
136477f193daSblueswir1                        ~sparc_defs[i].features, "-");
136577f193daSblueswir1         print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES &
136677f193daSblueswir1                        sparc_defs[i].features, "+");
136764a88d5dSblueswir1         (*cpu_fprintf)(f, "\n");
1368c48fcb47Sblueswir1     }
1369f76981b1Sblueswir1     (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): ");
1370f76981b1Sblueswir1     print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL);
137164a88d5dSblueswir1     (*cpu_fprintf)(f, "\n");
1372f76981b1Sblueswir1     (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): ");
1373f76981b1Sblueswir1     print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL);
1374f76981b1Sblueswir1     (*cpu_fprintf)(f, "\n");
1375f76981b1Sblueswir1     (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version "
1376f76981b1Sblueswir1                    "fpu_version mmu_version nwindows\n");
1377c48fcb47Sblueswir1 }
1378c48fcb47Sblueswir1 
1379c48fcb47Sblueswir1 void cpu_dump_state(CPUState *env, FILE *f,
1380c48fcb47Sblueswir1                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
1381c48fcb47Sblueswir1                     int flags)
1382c48fcb47Sblueswir1 {
1383c48fcb47Sblueswir1     int i, x;
1384c48fcb47Sblueswir1 
138577f193daSblueswir1     cpu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc,
138677f193daSblueswir1                 env->npc);
1387c48fcb47Sblueswir1     cpu_fprintf(f, "General Registers:\n");
1388c48fcb47Sblueswir1     for (i = 0; i < 4; i++)
1389c48fcb47Sblueswir1         cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
1390c48fcb47Sblueswir1     cpu_fprintf(f, "\n");
1391c48fcb47Sblueswir1     for (; i < 8; i++)
1392c48fcb47Sblueswir1         cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
1393c48fcb47Sblueswir1     cpu_fprintf(f, "\nCurrent Register Window:\n");
1394c48fcb47Sblueswir1     for (x = 0; x < 3; x++) {
1395c48fcb47Sblueswir1         for (i = 0; i < 4; i++)
1396c48fcb47Sblueswir1             cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
1397c48fcb47Sblueswir1                     (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i,
1398c48fcb47Sblueswir1                     env->regwptr[i + x * 8]);
1399c48fcb47Sblueswir1         cpu_fprintf(f, "\n");
1400c48fcb47Sblueswir1         for (; i < 8; i++)
1401c48fcb47Sblueswir1             cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
1402c48fcb47Sblueswir1                     (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i,
1403c48fcb47Sblueswir1                     env->regwptr[i + x * 8]);
1404c48fcb47Sblueswir1         cpu_fprintf(f, "\n");
1405c48fcb47Sblueswir1     }
1406c48fcb47Sblueswir1     cpu_fprintf(f, "\nFloating Point Registers:\n");
1407c48fcb47Sblueswir1     for (i = 0; i < 32; i++) {
1408c48fcb47Sblueswir1         if ((i & 3) == 0)
1409c48fcb47Sblueswir1             cpu_fprintf(f, "%%f%02d:", i);
1410a37ee56cSblueswir1         cpu_fprintf(f, " %016f", *(float *)&env->fpr[i]);
1411c48fcb47Sblueswir1         if ((i & 3) == 3)
1412c48fcb47Sblueswir1             cpu_fprintf(f, "\n");
1413c48fcb47Sblueswir1     }
1414c48fcb47Sblueswir1 #ifdef TARGET_SPARC64
1415c48fcb47Sblueswir1     cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n",
1416c48fcb47Sblueswir1                 env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs);
141777f193daSblueswir1     cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d "
141877f193daSblueswir1                 "cleanwin %d cwp %d\n",
1419c48fcb47Sblueswir1                 env->cansave, env->canrestore, env->otherwin, env->wstate,
14201a14026eSblueswir1                 env->cleanwin, env->nwindows - 1 - env->cwp);
1421c48fcb47Sblueswir1 #else
1422d78f3995Sblueswir1 
1423d78f3995Sblueswir1 #define GET_FLAG(a,b) ((env->psr & a)?b:'-')
1424d78f3995Sblueswir1 
142577f193daSblueswir1     cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n",
142677f193daSblueswir1                 GET_PSR(env), GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'),
1427c48fcb47Sblueswir1                 GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'),
1428c48fcb47Sblueswir1                 env->psrs?'S':'-', env->psrps?'P':'-',
1429c48fcb47Sblueswir1                 env->psret?'E':'-', env->wim);
1430c48fcb47Sblueswir1 #endif
14313a3b925dSblueswir1     cpu_fprintf(f, "fsr: 0x%08x\n", env->fsr);
1432c48fcb47Sblueswir1 }
1433