1e8af50a3Sbellard /* 2e8af50a3Sbellard * sparc helpers 3e8af50a3Sbellard * 483469015Sbellard * Copyright (c) 2003-2005 Fabrice Bellard 5e8af50a3Sbellard * 6e8af50a3Sbellard * This library is free software; you can redistribute it and/or 7e8af50a3Sbellard * modify it under the terms of the GNU Lesser General Public 8e8af50a3Sbellard * License as published by the Free Software Foundation; either 9e8af50a3Sbellard * version 2 of the License, or (at your option) any later version. 10e8af50a3Sbellard * 11e8af50a3Sbellard * This library is distributed in the hope that it will be useful, 12e8af50a3Sbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e8af50a3Sbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e8af50a3Sbellard * Lesser General Public License for more details. 15e8af50a3Sbellard * 16e8af50a3Sbellard * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e8af50a3Sbellard */ 19ee5bbe38Sbellard #include <stdarg.h> 20ee5bbe38Sbellard #include <stdlib.h> 21ee5bbe38Sbellard #include <stdio.h> 22ee5bbe38Sbellard #include <string.h> 23ee5bbe38Sbellard #include <inttypes.h> 24ee5bbe38Sbellard #include <signal.h> 25ee5bbe38Sbellard 26ee5bbe38Sbellard #include "cpu.h" 27ee5bbe38Sbellard #include "exec-all.h" 28ca10f867Saurel32 #include "qemu-common.h" 29e8af50a3Sbellard 30e80cfcfcSbellard //#define DEBUG_MMU 3164a88d5dSblueswir1 //#define DEBUG_FEATURES 32e8af50a3Sbellard 3322548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model); 34c48fcb47Sblueswir1 35e8af50a3Sbellard /* Sparc MMU emulation */ 36e8af50a3Sbellard 37e8af50a3Sbellard /* thread support */ 38e8af50a3Sbellard 39c227f099SAnthony Liguori static spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED; 40e8af50a3Sbellard 41e8af50a3Sbellard void cpu_lock(void) 42e8af50a3Sbellard { 43e8af50a3Sbellard spin_lock(&global_cpu_lock); 44e8af50a3Sbellard } 45e8af50a3Sbellard 46e8af50a3Sbellard void cpu_unlock(void) 47e8af50a3Sbellard { 48e8af50a3Sbellard spin_unlock(&global_cpu_lock); 49e8af50a3Sbellard } 50e8af50a3Sbellard 519d893301Sbellard #if defined(CONFIG_USER_ONLY) 529d893301Sbellard 5322548760Sblueswir1 int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw, 546ebbf390Sj_mayer int mmu_idx, int is_softmmu) 559d893301Sbellard { 56878d3096Sbellard if (rw & 2) 5722548760Sblueswir1 env1->exception_index = TT_TFAULT; 58878d3096Sbellard else 5922548760Sblueswir1 env1->exception_index = TT_DFAULT; 609d893301Sbellard return 1; 619d893301Sbellard } 629d893301Sbellard 639d893301Sbellard #else 64e8af50a3Sbellard 653475187dSbellard #ifndef TARGET_SPARC64 6683469015Sbellard /* 6783469015Sbellard * Sparc V8 Reference MMU (SRMMU) 6883469015Sbellard */ 69e8af50a3Sbellard static const int access_table[8][8] = { 70a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 12, 12 }, 71a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 0, 0 }, 72a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 12, 12 }, 73a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 0, 0 }, 74a764a566Sblueswir1 { 8, 0, 8, 0, 8, 8, 12, 12 }, 75a764a566Sblueswir1 { 8, 0, 8, 0, 8, 0, 8, 0 }, 76a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 12, 12 }, 77a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 8, 0 } 78e8af50a3Sbellard }; 79e8af50a3Sbellard 80227671c9Sbellard static const int perm_table[2][8] = { 81227671c9Sbellard { 82227671c9Sbellard PAGE_READ, 83227671c9Sbellard PAGE_READ | PAGE_WRITE, 84227671c9Sbellard PAGE_READ | PAGE_EXEC, 85227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 86227671c9Sbellard PAGE_EXEC, 87227671c9Sbellard PAGE_READ | PAGE_WRITE, 88227671c9Sbellard PAGE_READ | PAGE_EXEC, 89227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC 90227671c9Sbellard }, 91227671c9Sbellard { 92227671c9Sbellard PAGE_READ, 93227671c9Sbellard PAGE_READ | PAGE_WRITE, 94227671c9Sbellard PAGE_READ | PAGE_EXEC, 95227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 96227671c9Sbellard PAGE_EXEC, 97227671c9Sbellard PAGE_READ, 98227671c9Sbellard 0, 99227671c9Sbellard 0, 100227671c9Sbellard } 101e8af50a3Sbellard }; 102e8af50a3Sbellard 103c227f099SAnthony Liguori static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 104c48fcb47Sblueswir1 int *prot, int *access_index, 105c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 106e8af50a3Sbellard { 107e80cfcfcSbellard int access_perms = 0; 108c227f099SAnthony Liguori target_phys_addr_t pde_ptr; 109af7bf89bSbellard uint32_t pde; 110af7bf89bSbellard target_ulong virt_addr; 1116ebbf390Sj_mayer int error_code = 0, is_dirty, is_user; 112e80cfcfcSbellard unsigned long page_offset; 113e8af50a3Sbellard 1146ebbf390Sj_mayer is_user = mmu_idx == MMU_USER_IDX; 115e8af50a3Sbellard virt_addr = address & TARGET_PAGE_MASK; 11640ce0a9aSblueswir1 117e8af50a3Sbellard if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */ 11840ce0a9aSblueswir1 // Boot mode: instruction fetches are taken from PROM 1195578ceabSblueswir1 if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) { 12058a770f3Sblueswir1 *physical = env->prom_addr | (address & 0x7ffffULL); 12140ce0a9aSblueswir1 *prot = PAGE_READ | PAGE_EXEC; 12240ce0a9aSblueswir1 return 0; 12340ce0a9aSblueswir1 } 124e80cfcfcSbellard *physical = address; 125227671c9Sbellard *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 126e80cfcfcSbellard return 0; 127e8af50a3Sbellard } 128e8af50a3Sbellard 1297483750dSbellard *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1); 1305dcb6b91Sblueswir1 *physical = 0xffffffffffff0000ULL; 1317483750dSbellard 132e8af50a3Sbellard /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 133e8af50a3Sbellard /* Context base + context number */ 1343deaeab7Sblueswir1 pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 13549be8030Sbellard pde = ldl_phys(pde_ptr); 136e8af50a3Sbellard 137e8af50a3Sbellard /* Ctx pde */ 138e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 139e80cfcfcSbellard default: 140e8af50a3Sbellard case 0: /* Invalid */ 1417483750dSbellard return 1 << 2; 142e80cfcfcSbellard case 2: /* L0 PTE, maybe should not happen? */ 143e8af50a3Sbellard case 3: /* Reserved */ 1447483750dSbellard return 4 << 2; 145e80cfcfcSbellard case 1: /* L0 PDE */ 146e80cfcfcSbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 14749be8030Sbellard pde = ldl_phys(pde_ptr); 148e80cfcfcSbellard 149e80cfcfcSbellard switch (pde & PTE_ENTRYTYPE_MASK) { 150e80cfcfcSbellard default: 151e80cfcfcSbellard case 0: /* Invalid */ 1527483750dSbellard return (1 << 8) | (1 << 2); 153e80cfcfcSbellard case 3: /* Reserved */ 1547483750dSbellard return (1 << 8) | (4 << 2); 155e8af50a3Sbellard case 1: /* L1 PDE */ 156e80cfcfcSbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 15749be8030Sbellard pde = ldl_phys(pde_ptr); 158e8af50a3Sbellard 159e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 160e80cfcfcSbellard default: 161e8af50a3Sbellard case 0: /* Invalid */ 1627483750dSbellard return (2 << 8) | (1 << 2); 163e8af50a3Sbellard case 3: /* Reserved */ 1647483750dSbellard return (2 << 8) | (4 << 2); 165e8af50a3Sbellard case 1: /* L2 PDE */ 166e80cfcfcSbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 16749be8030Sbellard pde = ldl_phys(pde_ptr); 168e8af50a3Sbellard 169e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 170e80cfcfcSbellard default: 171e8af50a3Sbellard case 0: /* Invalid */ 1727483750dSbellard return (3 << 8) | (1 << 2); 173e8af50a3Sbellard case 1: /* PDE, should not happen */ 174e8af50a3Sbellard case 3: /* Reserved */ 1757483750dSbellard return (3 << 8) | (4 << 2); 176e8af50a3Sbellard case 2: /* L3 PTE */ 177e8af50a3Sbellard virt_addr = address & TARGET_PAGE_MASK; 17877f193daSblueswir1 page_offset = (address & TARGET_PAGE_MASK) & 17977f193daSblueswir1 (TARGET_PAGE_SIZE - 1); 180e8af50a3Sbellard } 181e8af50a3Sbellard break; 182e8af50a3Sbellard case 2: /* L2 PTE */ 183e8af50a3Sbellard virt_addr = address & ~0x3ffff; 184e8af50a3Sbellard page_offset = address & 0x3ffff; 185e8af50a3Sbellard } 186e8af50a3Sbellard break; 187e8af50a3Sbellard case 2: /* L1 PTE */ 188e8af50a3Sbellard virt_addr = address & ~0xffffff; 189e8af50a3Sbellard page_offset = address & 0xffffff; 190e8af50a3Sbellard } 191e8af50a3Sbellard } 192e8af50a3Sbellard 193e8af50a3Sbellard /* update page modified and dirty bits */ 194b769d8feSbellard is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 195e8af50a3Sbellard if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 196e8af50a3Sbellard pde |= PG_ACCESSED_MASK; 197e8af50a3Sbellard if (is_dirty) 198e8af50a3Sbellard pde |= PG_MODIFIED_MASK; 19949be8030Sbellard stl_phys_notdirty(pde_ptr, pde); 200e8af50a3Sbellard } 201e8af50a3Sbellard /* check access */ 202e8af50a3Sbellard access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 203e80cfcfcSbellard error_code = access_table[*access_index][access_perms]; 204d8e3326cSbellard if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) 205e80cfcfcSbellard return error_code; 206e8af50a3Sbellard 207e8af50a3Sbellard /* the page can be put in the TLB */ 208227671c9Sbellard *prot = perm_table[is_user][access_perms]; 209227671c9Sbellard if (!(pde & PG_MODIFIED_MASK)) { 210e8af50a3Sbellard /* only set write access if already dirty... otherwise wait 211e8af50a3Sbellard for dirty access */ 212227671c9Sbellard *prot &= ~PAGE_WRITE; 213e8af50a3Sbellard } 214e8af50a3Sbellard 215e8af50a3Sbellard /* Even if large ptes, we map only one 4KB page in the cache to 216e8af50a3Sbellard avoid filling it too fast */ 217c227f099SAnthony Liguori *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset; 2186f7e9aecSbellard return error_code; 219e80cfcfcSbellard } 220e80cfcfcSbellard 221e80cfcfcSbellard /* Perform address translation */ 222af7bf89bSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 2236ebbf390Sj_mayer int mmu_idx, int is_softmmu) 224e80cfcfcSbellard { 225c227f099SAnthony Liguori target_phys_addr_t paddr; 2265dcb6b91Sblueswir1 target_ulong vaddr; 227e80cfcfcSbellard int error_code = 0, prot, ret = 0, access_index; 228e80cfcfcSbellard 22977f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 23077f193daSblueswir1 address, rw, mmu_idx); 231e80cfcfcSbellard if (error_code == 0) { 2329e61bde5Sbellard vaddr = address & TARGET_PAGE_MASK; 2339e61bde5Sbellard paddr &= TARGET_PAGE_MASK; 2349e61bde5Sbellard #ifdef DEBUG_MMU 2355dcb6b91Sblueswir1 printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr " 2365dcb6b91Sblueswir1 TARGET_FMT_lx "\n", address, paddr, vaddr); 2379e61bde5Sbellard #endif 2386ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 239e8af50a3Sbellard return ret; 240e80cfcfcSbellard } 241e8af50a3Sbellard 242e8af50a3Sbellard if (env->mmuregs[3]) /* Fault status register */ 243e8af50a3Sbellard env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 2447483750dSbellard env->mmuregs[3] |= (access_index << 5) | error_code | 2; 245e8af50a3Sbellard env->mmuregs[4] = address; /* Fault address register */ 246e8af50a3Sbellard 247878d3096Sbellard if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 2486f7e9aecSbellard // No fault mode: if a mapping is available, just override 2496f7e9aecSbellard // permissions. If no mapping is available, redirect accesses to 2506f7e9aecSbellard // neverland. Fake/overridden mappings will be flushed when 2516f7e9aecSbellard // switching to normal mode. 2527483750dSbellard vaddr = address & TARGET_PAGE_MASK; 253227671c9Sbellard prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 2546ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 2557483750dSbellard return ret; 2567483750dSbellard } else { 257878d3096Sbellard if (rw & 2) 258878d3096Sbellard env->exception_index = TT_TFAULT; 259878d3096Sbellard else 260878d3096Sbellard env->exception_index = TT_DFAULT; 261878d3096Sbellard return 1; 262e8af50a3Sbellard } 2637483750dSbellard } 26424741ef3Sbellard 26524741ef3Sbellard target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev) 26624741ef3Sbellard { 267c227f099SAnthony Liguori target_phys_addr_t pde_ptr; 26824741ef3Sbellard uint32_t pde; 26924741ef3Sbellard 27024741ef3Sbellard /* Context base + context number */ 271c227f099SAnthony Liguori pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) + 2725dcb6b91Sblueswir1 (env->mmuregs[2] << 2); 27324741ef3Sbellard pde = ldl_phys(pde_ptr); 27424741ef3Sbellard 27524741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 27624741ef3Sbellard default: 27724741ef3Sbellard case 0: /* Invalid */ 27824741ef3Sbellard case 2: /* PTE, maybe should not happen? */ 27924741ef3Sbellard case 3: /* Reserved */ 28024741ef3Sbellard return 0; 28124741ef3Sbellard case 1: /* L1 PDE */ 28224741ef3Sbellard if (mmulev == 3) 28324741ef3Sbellard return pde; 28424741ef3Sbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 28524741ef3Sbellard pde = ldl_phys(pde_ptr); 28624741ef3Sbellard 28724741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 28824741ef3Sbellard default: 28924741ef3Sbellard case 0: /* Invalid */ 29024741ef3Sbellard case 3: /* Reserved */ 29124741ef3Sbellard return 0; 29224741ef3Sbellard case 2: /* L1 PTE */ 29324741ef3Sbellard return pde; 29424741ef3Sbellard case 1: /* L2 PDE */ 29524741ef3Sbellard if (mmulev == 2) 29624741ef3Sbellard return pde; 29724741ef3Sbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 29824741ef3Sbellard pde = ldl_phys(pde_ptr); 29924741ef3Sbellard 30024741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 30124741ef3Sbellard default: 30224741ef3Sbellard case 0: /* Invalid */ 30324741ef3Sbellard case 3: /* Reserved */ 30424741ef3Sbellard return 0; 30524741ef3Sbellard case 2: /* L2 PTE */ 30624741ef3Sbellard return pde; 30724741ef3Sbellard case 1: /* L3 PDE */ 30824741ef3Sbellard if (mmulev == 1) 30924741ef3Sbellard return pde; 31024741ef3Sbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 31124741ef3Sbellard pde = ldl_phys(pde_ptr); 31224741ef3Sbellard 31324741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 31424741ef3Sbellard default: 31524741ef3Sbellard case 0: /* Invalid */ 31624741ef3Sbellard case 1: /* PDE, should not happen */ 31724741ef3Sbellard case 3: /* Reserved */ 31824741ef3Sbellard return 0; 31924741ef3Sbellard case 2: /* L3 PTE */ 32024741ef3Sbellard return pde; 32124741ef3Sbellard } 32224741ef3Sbellard } 32324741ef3Sbellard } 32424741ef3Sbellard } 32524741ef3Sbellard return 0; 32624741ef3Sbellard } 32724741ef3Sbellard 32824741ef3Sbellard #ifdef DEBUG_MMU 32924741ef3Sbellard void dump_mmu(CPUState *env) 33024741ef3Sbellard { 33124741ef3Sbellard target_ulong va, va1, va2; 33224741ef3Sbellard unsigned int n, m, o; 333c227f099SAnthony Liguori target_phys_addr_t pde_ptr, pa; 33424741ef3Sbellard uint32_t pde; 33524741ef3Sbellard 33624741ef3Sbellard printf("MMU dump:\n"); 33724741ef3Sbellard pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 33824741ef3Sbellard pde = ldl_phys(pde_ptr); 3395dcb6b91Sblueswir1 printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n", 340c227f099SAnthony Liguori (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]); 34124741ef3Sbellard for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 3425dcb6b91Sblueswir1 pde = mmu_probe(env, va, 2); 3435dcb6b91Sblueswir1 if (pde) { 34424741ef3Sbellard pa = cpu_get_phys_page_debug(env, va); 3455dcb6b91Sblueswir1 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3465dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 34724741ef3Sbellard for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 3485dcb6b91Sblueswir1 pde = mmu_probe(env, va1, 1); 3495dcb6b91Sblueswir1 if (pde) { 35024741ef3Sbellard pa = cpu_get_phys_page_debug(env, va1); 3515dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3525dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va1, pa, pde); 35324741ef3Sbellard for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 3545dcb6b91Sblueswir1 pde = mmu_probe(env, va2, 0); 3555dcb6b91Sblueswir1 if (pde) { 35624741ef3Sbellard pa = cpu_get_phys_page_debug(env, va2); 3575dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " 3585dcb6b91Sblueswir1 TARGET_FMT_plx " PTE: " TARGET_FMT_lx "\n", 3595dcb6b91Sblueswir1 va2, pa, pde); 36024741ef3Sbellard } 36124741ef3Sbellard } 36224741ef3Sbellard } 36324741ef3Sbellard } 36424741ef3Sbellard } 36524741ef3Sbellard } 36624741ef3Sbellard printf("MMU dump ends\n"); 36724741ef3Sbellard } 36824741ef3Sbellard #endif /* DEBUG_MMU */ 36924741ef3Sbellard 37024741ef3Sbellard #else /* !TARGET_SPARC64 */ 371e8807b14SIgor Kovalenko 372e8807b14SIgor Kovalenko // 41 bit physical address space 373c227f099SAnthony Liguori static inline target_phys_addr_t ultrasparc_truncate_physical(uint64_t x) 374e8807b14SIgor Kovalenko { 375e8807b14SIgor Kovalenko return x & 0x1ffffffffffULL; 376e8807b14SIgor Kovalenko } 377e8807b14SIgor Kovalenko 37883469015Sbellard /* 37983469015Sbellard * UltraSparc IIi I/DMMUs 38083469015Sbellard */ 3813475187dSbellard 382536ba015SIgor Kovalenko static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask) 383536ba015SIgor Kovalenko { 384536ba015SIgor Kovalenko return (x & mask) == (y & mask); 3853475187dSbellard } 3863475187dSbellard 387536ba015SIgor Kovalenko // Returns true if TTE tag is valid and matches virtual address value in context 388536ba015SIgor Kovalenko // requires virtual address mask value calculated from TTE entry size 3896e8e7d4cSIgor Kovalenko static inline int ultrasparc_tag_match(SparcTLBEntry *tlb, 390536ba015SIgor Kovalenko uint64_t address, uint64_t context, 391c227f099SAnthony Liguori target_phys_addr_t *physical) 392536ba015SIgor Kovalenko { 393536ba015SIgor Kovalenko uint64_t mask; 394536ba015SIgor Kovalenko 3956e8e7d4cSIgor Kovalenko switch ((tlb->tte >> 61) & 3) { 3963475187dSbellard default: 39783469015Sbellard case 0x0: // 8k 3983475187dSbellard mask = 0xffffffffffffe000ULL; 3993475187dSbellard break; 40083469015Sbellard case 0x1: // 64k 4013475187dSbellard mask = 0xffffffffffff0000ULL; 4023475187dSbellard break; 40383469015Sbellard case 0x2: // 512k 4043475187dSbellard mask = 0xfffffffffff80000ULL; 4053475187dSbellard break; 40683469015Sbellard case 0x3: // 4M 4073475187dSbellard mask = 0xffffffffffc00000ULL; 4083475187dSbellard break; 4093475187dSbellard } 410536ba015SIgor Kovalenko 411536ba015SIgor Kovalenko // valid, context match, virtual address match? 412f707726eSIgor Kovalenko if (TTE_IS_VALID(tlb->tte) && 4136e8e7d4cSIgor Kovalenko compare_masked(context, tlb->tag, 0x1fff) && 4146e8e7d4cSIgor Kovalenko compare_masked(address, tlb->tag, mask)) 415536ba015SIgor Kovalenko { 416536ba015SIgor Kovalenko // decode physical address 4176e8e7d4cSIgor Kovalenko *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL; 418536ba015SIgor Kovalenko return 1; 419536ba015SIgor Kovalenko } 420536ba015SIgor Kovalenko 421536ba015SIgor Kovalenko return 0; 422536ba015SIgor Kovalenko } 423536ba015SIgor Kovalenko 424536ba015SIgor Kovalenko static int get_physical_address_data(CPUState *env, 425c227f099SAnthony Liguori target_phys_addr_t *physical, int *prot, 426536ba015SIgor Kovalenko target_ulong address, int rw, int is_user) 427536ba015SIgor Kovalenko { 428536ba015SIgor Kovalenko unsigned int i; 429536ba015SIgor Kovalenko uint64_t context; 430536ba015SIgor Kovalenko 431536ba015SIgor Kovalenko if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */ 432536ba015SIgor Kovalenko *physical = ultrasparc_truncate_physical(address); 433536ba015SIgor Kovalenko *prot = PAGE_READ | PAGE_WRITE; 434536ba015SIgor Kovalenko return 0; 435536ba015SIgor Kovalenko } 436536ba015SIgor Kovalenko 4376e8e7d4cSIgor Kovalenko context = env->dmmu.mmu_primary_context & 0x1fff; 438536ba015SIgor Kovalenko 439536ba015SIgor Kovalenko for (i = 0; i < 64; i++) { 440afdf8109Sblueswir1 // ctx match, vaddr match, valid? 4416e8e7d4cSIgor Kovalenko if (ultrasparc_tag_match(&env->dtlb[i], 442536ba015SIgor Kovalenko address, context, physical) 443536ba015SIgor Kovalenko ) { 444afdf8109Sblueswir1 // access ok? 4456e8e7d4cSIgor Kovalenko if (((env->dtlb[i].tte & 0x4) && is_user) || 4466e8e7d4cSIgor Kovalenko (!(env->dtlb[i].tte & 0x2) && (rw == 1))) { 4476e8e7d4cSIgor Kovalenko uint8_t fault_type = 0; 4486e8e7d4cSIgor Kovalenko 4496e8e7d4cSIgor Kovalenko if ((env->dtlb[i].tte & 0x4) && is_user) { 4506e8e7d4cSIgor Kovalenko fault_type |= 1; /* privilege violation */ 4516e8e7d4cSIgor Kovalenko } 4526e8e7d4cSIgor Kovalenko 4536e8e7d4cSIgor Kovalenko if (env->dmmu.sfsr & 1) /* Fault status register */ 4546e8e7d4cSIgor Kovalenko env->dmmu.sfsr = 2; /* overflow (not read before 45577f193daSblueswir1 another fault) */ 4566e8e7d4cSIgor Kovalenko 4576e8e7d4cSIgor Kovalenko env->dmmu.sfsr |= (is_user << 3) | ((rw == 1) << 2) | 1; 4586e8e7d4cSIgor Kovalenko 4596e8e7d4cSIgor Kovalenko env->dmmu.sfsr |= (fault_type << 7); 4606e8e7d4cSIgor Kovalenko 4616e8e7d4cSIgor Kovalenko env->dmmu.sfar = address; /* Fault address register */ 4623475187dSbellard env->exception_index = TT_DFAULT; 46383469015Sbellard #ifdef DEBUG_MMU 46426a76461Sbellard printf("DFAULT at 0x%" PRIx64 "\n", address); 46583469015Sbellard #endif 4663475187dSbellard return 1; 4673475187dSbellard } 4683475187dSbellard *prot = PAGE_READ; 4696e8e7d4cSIgor Kovalenko if (env->dtlb[i].tte & 0x2) 4703475187dSbellard *prot |= PAGE_WRITE; 471f707726eSIgor Kovalenko TTE_SET_USED(env->dtlb[i].tte); 4723475187dSbellard return 0; 4733475187dSbellard } 4743475187dSbellard } 47583469015Sbellard #ifdef DEBUG_MMU 47626a76461Sbellard printf("DMISS at 0x%" PRIx64 "\n", address); 47783469015Sbellard #endif 4786e8e7d4cSIgor Kovalenko env->dmmu.tag_access = (address & ~0x1fffULL) | context; 47983469015Sbellard env->exception_index = TT_DMISS; 4803475187dSbellard return 1; 4813475187dSbellard } 4823475187dSbellard 48377f193daSblueswir1 static int get_physical_address_code(CPUState *env, 484c227f099SAnthony Liguori target_phys_addr_t *physical, int *prot, 48522548760Sblueswir1 target_ulong address, int is_user) 4863475187dSbellard { 4873475187dSbellard unsigned int i; 488536ba015SIgor Kovalenko uint64_t context; 4893475187dSbellard 490e8807b14SIgor Kovalenko if ((env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0) { 491e8807b14SIgor Kovalenko /* IMMU disabled */ 492e8807b14SIgor Kovalenko *physical = ultrasparc_truncate_physical(address); 493227671c9Sbellard *prot = PAGE_EXEC; 4943475187dSbellard return 0; 4953475187dSbellard } 49683469015Sbellard 4976e8e7d4cSIgor Kovalenko context = env->dmmu.mmu_primary_context & 0x1fff; 498536ba015SIgor Kovalenko 4993475187dSbellard for (i = 0; i < 64; i++) { 500afdf8109Sblueswir1 // ctx match, vaddr match, valid? 5016e8e7d4cSIgor Kovalenko if (ultrasparc_tag_match(&env->itlb[i], 502536ba015SIgor Kovalenko address, context, physical) 503536ba015SIgor Kovalenko ) { 504afdf8109Sblueswir1 // access ok? 5056e8e7d4cSIgor Kovalenko if ((env->itlb[i].tte & 0x4) && is_user) { 5066e8e7d4cSIgor Kovalenko if (env->immu.sfsr) /* Fault status register */ 5076e8e7d4cSIgor Kovalenko env->immu.sfsr = 2; /* overflow (not read before 50877f193daSblueswir1 another fault) */ 5096e8e7d4cSIgor Kovalenko env->immu.sfsr |= (is_user << 3) | 1; 5103475187dSbellard env->exception_index = TT_TFAULT; 51183469015Sbellard #ifdef DEBUG_MMU 51226a76461Sbellard printf("TFAULT at 0x%" PRIx64 "\n", address); 51383469015Sbellard #endif 5143475187dSbellard return 1; 5153475187dSbellard } 516227671c9Sbellard *prot = PAGE_EXEC; 517f707726eSIgor Kovalenko TTE_SET_USED(env->itlb[i].tte); 5183475187dSbellard return 0; 5193475187dSbellard } 5203475187dSbellard } 52183469015Sbellard #ifdef DEBUG_MMU 52226a76461Sbellard printf("TMISS at 0x%" PRIx64 "\n", address); 52383469015Sbellard #endif 5247ab463cbSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 5256e8e7d4cSIgor Kovalenko env->immu.tag_access = (address & ~0x1fffULL) | context; 52683469015Sbellard env->exception_index = TT_TMISS; 5273475187dSbellard return 1; 5283475187dSbellard } 5293475187dSbellard 530c227f099SAnthony Liguori static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 531c48fcb47Sblueswir1 int *prot, int *access_index, 532c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 5333475187dSbellard { 5346ebbf390Sj_mayer int is_user = mmu_idx == MMU_USER_IDX; 5356ebbf390Sj_mayer 5363475187dSbellard if (rw == 2) 53722548760Sblueswir1 return get_physical_address_code(env, physical, prot, address, 53822548760Sblueswir1 is_user); 5393475187dSbellard else 54022548760Sblueswir1 return get_physical_address_data(env, physical, prot, address, rw, 54122548760Sblueswir1 is_user); 5423475187dSbellard } 5433475187dSbellard 5443475187dSbellard /* Perform address translation */ 5453475187dSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 5466ebbf390Sj_mayer int mmu_idx, int is_softmmu) 5473475187dSbellard { 54883469015Sbellard target_ulong virt_addr, vaddr; 549c227f099SAnthony Liguori target_phys_addr_t paddr; 5503475187dSbellard int error_code = 0, prot, ret = 0, access_index; 5513475187dSbellard 55277f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 55377f193daSblueswir1 address, rw, mmu_idx); 5543475187dSbellard if (error_code == 0) { 5553475187dSbellard virt_addr = address & TARGET_PAGE_MASK; 55677f193daSblueswir1 vaddr = virt_addr + ((address & TARGET_PAGE_MASK) & 55777f193daSblueswir1 (TARGET_PAGE_SIZE - 1)); 55883469015Sbellard #ifdef DEBUG_MMU 55977f193daSblueswir1 printf("Translate at 0x%" PRIx64 " -> 0x%" PRIx64 ", vaddr 0x%" PRIx64 56077f193daSblueswir1 "\n", address, paddr, vaddr); 56183469015Sbellard #endif 5626ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 5633475187dSbellard return ret; 5643475187dSbellard } 5653475187dSbellard // XXX 5663475187dSbellard return 1; 5673475187dSbellard } 5683475187dSbellard 56983469015Sbellard #ifdef DEBUG_MMU 57083469015Sbellard void dump_mmu(CPUState *env) 57183469015Sbellard { 57283469015Sbellard unsigned int i; 57383469015Sbellard const char *mask; 57483469015Sbellard 57577f193daSblueswir1 printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" PRId64 "\n", 5766e8e7d4cSIgor Kovalenko env->dmmu.mmu_primary_context, env->dmmu.mmu_secondary_context); 57783469015Sbellard if ((env->lsu & DMMU_E) == 0) { 57883469015Sbellard printf("DMMU disabled\n"); 57983469015Sbellard } else { 58083469015Sbellard printf("DMMU dump:\n"); 58183469015Sbellard for (i = 0; i < 64; i++) { 58283469015Sbellard switch ((env->dtlb_tte[i] >> 61) & 3) { 58383469015Sbellard default: 58483469015Sbellard case 0x0: 58583469015Sbellard mask = " 8k"; 58683469015Sbellard break; 58783469015Sbellard case 0x1: 58883469015Sbellard mask = " 64k"; 58983469015Sbellard break; 59083469015Sbellard case 0x2: 59183469015Sbellard mask = "512k"; 59283469015Sbellard break; 59383469015Sbellard case 0x3: 59483469015Sbellard mask = " 4M"; 59583469015Sbellard break; 59683469015Sbellard } 59783469015Sbellard if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) { 5986e8e7d4cSIgor Kovalenko printf("[%02u] VA: " PRIx64 ", PA: " PRIx64 59977f193daSblueswir1 ", %s, %s, %s, %s, ctx %" PRId64 "\n", 6006e8e7d4cSIgor Kovalenko i, 6010bf9e31aSBlue Swirl env->dtlb_tag[i] & (uint64_t)~0x1fffULL, 6020bf9e31aSBlue Swirl env->dtlb_tte[i] & (uint64_t)0x1ffffffe000ULL, 60383469015Sbellard mask, 60483469015Sbellard env->dtlb_tte[i] & 0x4? "priv": "user", 60583469015Sbellard env->dtlb_tte[i] & 0x2? "RW": "RO", 60683469015Sbellard env->dtlb_tte[i] & 0x40? "locked": "unlocked", 6070bf9e31aSBlue Swirl env->dtlb_tag[i] & (uint64_t)0x1fffULL); 60883469015Sbellard } 60983469015Sbellard } 61083469015Sbellard } 61183469015Sbellard if ((env->lsu & IMMU_E) == 0) { 61283469015Sbellard printf("IMMU disabled\n"); 61383469015Sbellard } else { 61483469015Sbellard printf("IMMU dump:\n"); 61583469015Sbellard for (i = 0; i < 64; i++) { 61683469015Sbellard switch ((env->itlb_tte[i] >> 61) & 3) { 61783469015Sbellard default: 61883469015Sbellard case 0x0: 61983469015Sbellard mask = " 8k"; 62083469015Sbellard break; 62183469015Sbellard case 0x1: 62283469015Sbellard mask = " 64k"; 62383469015Sbellard break; 62483469015Sbellard case 0x2: 62583469015Sbellard mask = "512k"; 62683469015Sbellard break; 62783469015Sbellard case 0x3: 62883469015Sbellard mask = " 4M"; 62983469015Sbellard break; 63083469015Sbellard } 63183469015Sbellard if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) { 6326e8e7d4cSIgor Kovalenko printf("[%02u] VA: " PRIx64 ", PA: " PRIx64 63377f193daSblueswir1 ", %s, %s, %s, ctx %" PRId64 "\n", 6346e8e7d4cSIgor Kovalenko i, 6356e8e7d4cSIgor Kovalenko env->itlb[i].tag & (uint64_t)~0x1fffULL, 6360bf9e31aSBlue Swirl env->itlb_tte[i] & (uint64_t)0x1ffffffe000ULL, 63783469015Sbellard mask, 63883469015Sbellard env->itlb_tte[i] & 0x4? "priv": "user", 63983469015Sbellard env->itlb_tte[i] & 0x40? "locked": "unlocked", 6406e8e7d4cSIgor Kovalenko env->itlb[i].tag & (uint64_t)0x1fffULL); 64183469015Sbellard } 64283469015Sbellard } 64383469015Sbellard } 64483469015Sbellard } 64524741ef3Sbellard #endif /* DEBUG_MMU */ 64624741ef3Sbellard 64724741ef3Sbellard #endif /* TARGET_SPARC64 */ 64824741ef3Sbellard #endif /* !CONFIG_USER_ONLY */ 64924741ef3Sbellard 650c48fcb47Sblueswir1 651c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY) 652c227f099SAnthony Liguori target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) 653c48fcb47Sblueswir1 { 654c48fcb47Sblueswir1 return addr; 655c48fcb47Sblueswir1 } 656c48fcb47Sblueswir1 657c48fcb47Sblueswir1 #else 658c227f099SAnthony Liguori target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) 659c48fcb47Sblueswir1 { 660c227f099SAnthony Liguori target_phys_addr_t phys_addr; 661c48fcb47Sblueswir1 int prot, access_index; 662c48fcb47Sblueswir1 663c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 664c48fcb47Sblueswir1 MMU_KERNEL_IDX) != 0) 665c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 666c48fcb47Sblueswir1 0, MMU_KERNEL_IDX) != 0) 667c48fcb47Sblueswir1 return -1; 668c48fcb47Sblueswir1 if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED) 669c48fcb47Sblueswir1 return -1; 670c48fcb47Sblueswir1 return phys_addr; 671c48fcb47Sblueswir1 } 672c48fcb47Sblueswir1 #endif 673c48fcb47Sblueswir1 674c48fcb47Sblueswir1 void cpu_reset(CPUSPARCState *env) 675c48fcb47Sblueswir1 { 676eca1bdf4Saliguori if (qemu_loglevel_mask(CPU_LOG_RESET)) { 677eca1bdf4Saliguori qemu_log("CPU Reset (CPU %d)\n", env->cpu_index); 678eca1bdf4Saliguori log_cpu_state(env, 0); 679eca1bdf4Saliguori } 680eca1bdf4Saliguori 681c48fcb47Sblueswir1 tlb_flush(env, 1); 682c48fcb47Sblueswir1 env->cwp = 0; 6835210977aSIgor Kovalenko #ifndef TARGET_SPARC64 684c48fcb47Sblueswir1 env->wim = 1; 6855210977aSIgor Kovalenko #endif 686c48fcb47Sblueswir1 env->regwptr = env->regbase + (env->cwp * 16); 6876b743278SBlue Swirl CC_OP = CC_OP_FLAGS; 688c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY) 689c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 6901a14026eSblueswir1 env->cleanwin = env->nwindows - 2; 6911a14026eSblueswir1 env->cansave = env->nwindows - 2; 692c48fcb47Sblueswir1 env->pstate = PS_RMO | PS_PEF | PS_IE; 693c48fcb47Sblueswir1 env->asi = 0x82; // Primary no-fault 694c48fcb47Sblueswir1 #endif 695c48fcb47Sblueswir1 #else 6965210977aSIgor Kovalenko #if !defined(TARGET_SPARC64) 697c48fcb47Sblueswir1 env->psret = 0; 6985210977aSIgor Kovalenko #endif 699c48fcb47Sblueswir1 env->psrs = 1; 700c48fcb47Sblueswir1 env->psrps = 1; 701c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 7028194f35aSIgor Kovalenko env->pstate = PS_PRIV|PS_RED|PS_PEF|PS_AG; 703c48fcb47Sblueswir1 env->hpstate = HS_PRIV; 7048194f35aSIgor Kovalenko env->tl = env->maxtl; 7058194f35aSIgor Kovalenko cpu_tsptr(env)->tt = TT_POWER_ON_RESET; 706415fc906Sblueswir1 env->lsu = 0; 707c48fcb47Sblueswir1 #else 708c48fcb47Sblueswir1 env->mmuregs[0] &= ~(MMU_E | MMU_NF); 7095578ceabSblueswir1 env->mmuregs[0] |= env->def->mmu_bm; 710c48fcb47Sblueswir1 #endif 711e87231d4Sblueswir1 env->pc = 0; 712c48fcb47Sblueswir1 env->npc = env->pc + 4; 713c48fcb47Sblueswir1 #endif 714c48fcb47Sblueswir1 } 715c48fcb47Sblueswir1 71664a88d5dSblueswir1 static int cpu_sparc_register(CPUSPARCState *env, const char *cpu_model) 717c48fcb47Sblueswir1 { 71864a88d5dSblueswir1 sparc_def_t def1, *def = &def1; 719c48fcb47Sblueswir1 72064a88d5dSblueswir1 if (cpu_sparc_find_by_name(def, cpu_model) < 0) 72164a88d5dSblueswir1 return -1; 722c48fcb47Sblueswir1 7235578ceabSblueswir1 env->def = qemu_mallocz(sizeof(*def)); 7245578ceabSblueswir1 memcpy(env->def, def, sizeof(*def)); 7255578ceabSblueswir1 #if defined(CONFIG_USER_ONLY) 7265578ceabSblueswir1 if ((env->def->features & CPU_FEATURE_FLOAT)) 7275578ceabSblueswir1 env->def->features |= CPU_FEATURE_FLOAT128; 7285578ceabSblueswir1 #endif 729c48fcb47Sblueswir1 env->cpu_model_str = cpu_model; 730c48fcb47Sblueswir1 env->version = def->iu_version; 731c48fcb47Sblueswir1 env->fsr = def->fpu_version; 7321a14026eSblueswir1 env->nwindows = def->nwindows; 733c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 734c48fcb47Sblueswir1 env->mmuregs[0] |= def->mmu_version; 735c48fcb47Sblueswir1 cpu_sparc_set_id(env, 0); 736963262deSblueswir1 env->mxccregs[7] |= def->mxcc_version; 7371a14026eSblueswir1 #else 738fb79ceb9Sblueswir1 env->mmu_version = def->mmu_version; 739c19148bdSblueswir1 env->maxtl = def->maxtl; 740c19148bdSblueswir1 env->version |= def->maxtl << 8; 7411a14026eSblueswir1 env->version |= def->nwindows - 1; 742c48fcb47Sblueswir1 #endif 74364a88d5dSblueswir1 return 0; 74464a88d5dSblueswir1 } 74564a88d5dSblueswir1 74664a88d5dSblueswir1 static void cpu_sparc_close(CPUSPARCState *env) 74764a88d5dSblueswir1 { 7485578ceabSblueswir1 free(env->def); 74964a88d5dSblueswir1 free(env); 75064a88d5dSblueswir1 } 75164a88d5dSblueswir1 75264a88d5dSblueswir1 CPUSPARCState *cpu_sparc_init(const char *cpu_model) 75364a88d5dSblueswir1 { 75464a88d5dSblueswir1 CPUSPARCState *env; 75564a88d5dSblueswir1 75664a88d5dSblueswir1 env = qemu_mallocz(sizeof(CPUSPARCState)); 75764a88d5dSblueswir1 cpu_exec_init(env); 758c48fcb47Sblueswir1 759c48fcb47Sblueswir1 gen_intermediate_code_init(env); 760c48fcb47Sblueswir1 76164a88d5dSblueswir1 if (cpu_sparc_register(env, cpu_model) < 0) { 76264a88d5dSblueswir1 cpu_sparc_close(env); 76364a88d5dSblueswir1 return NULL; 76464a88d5dSblueswir1 } 765c48fcb47Sblueswir1 cpu_reset(env); 7660bf46a40Saliguori qemu_init_vcpu(env); 767c48fcb47Sblueswir1 768c48fcb47Sblueswir1 return env; 769c48fcb47Sblueswir1 } 770c48fcb47Sblueswir1 771c48fcb47Sblueswir1 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu) 772c48fcb47Sblueswir1 { 773c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 774c48fcb47Sblueswir1 env->mxccregs[7] = ((cpu + 8) & 0xf) << 24; 775c48fcb47Sblueswir1 #endif 776c48fcb47Sblueswir1 } 777c48fcb47Sblueswir1 778c48fcb47Sblueswir1 static const sparc_def_t sparc_defs[] = { 779c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 780c48fcb47Sblueswir1 { 781c48fcb47Sblueswir1 .name = "Fujitsu Sparc64", 782c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)), 783c48fcb47Sblueswir1 .fpu_version = 0x00000000, 784fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7851a14026eSblueswir1 .nwindows = 4, 786c19148bdSblueswir1 .maxtl = 4, 78764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 788c48fcb47Sblueswir1 }, 789c48fcb47Sblueswir1 { 790c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 III", 791c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)), 792c48fcb47Sblueswir1 .fpu_version = 0x00000000, 793fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7941a14026eSblueswir1 .nwindows = 5, 795c19148bdSblueswir1 .maxtl = 4, 79664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 797c48fcb47Sblueswir1 }, 798c48fcb47Sblueswir1 { 799c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 IV", 800c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)), 801c48fcb47Sblueswir1 .fpu_version = 0x00000000, 802fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8031a14026eSblueswir1 .nwindows = 8, 804c19148bdSblueswir1 .maxtl = 5, 80564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 806c48fcb47Sblueswir1 }, 807c48fcb47Sblueswir1 { 808c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 V", 809c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)), 810c48fcb47Sblueswir1 .fpu_version = 0x00000000, 811fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8121a14026eSblueswir1 .nwindows = 8, 813c19148bdSblueswir1 .maxtl = 5, 81464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 815c48fcb47Sblueswir1 }, 816c48fcb47Sblueswir1 { 817c48fcb47Sblueswir1 .name = "TI UltraSparc I", 818c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 819c48fcb47Sblueswir1 .fpu_version = 0x00000000, 820fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8211a14026eSblueswir1 .nwindows = 8, 822c19148bdSblueswir1 .maxtl = 5, 82364a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 824c48fcb47Sblueswir1 }, 825c48fcb47Sblueswir1 { 826c48fcb47Sblueswir1 .name = "TI UltraSparc II", 827c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)), 828c48fcb47Sblueswir1 .fpu_version = 0x00000000, 829fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8301a14026eSblueswir1 .nwindows = 8, 831c19148bdSblueswir1 .maxtl = 5, 83264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 833c48fcb47Sblueswir1 }, 834c48fcb47Sblueswir1 { 835c48fcb47Sblueswir1 .name = "TI UltraSparc IIi", 836c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)), 837c48fcb47Sblueswir1 .fpu_version = 0x00000000, 838fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8391a14026eSblueswir1 .nwindows = 8, 840c19148bdSblueswir1 .maxtl = 5, 84164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 842c48fcb47Sblueswir1 }, 843c48fcb47Sblueswir1 { 844c48fcb47Sblueswir1 .name = "TI UltraSparc IIe", 845c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)), 846c48fcb47Sblueswir1 .fpu_version = 0x00000000, 847fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8481a14026eSblueswir1 .nwindows = 8, 849c19148bdSblueswir1 .maxtl = 5, 85064a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 851c48fcb47Sblueswir1 }, 852c48fcb47Sblueswir1 { 853c48fcb47Sblueswir1 .name = "Sun UltraSparc III", 854c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)), 855c48fcb47Sblueswir1 .fpu_version = 0x00000000, 856fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8571a14026eSblueswir1 .nwindows = 8, 858c19148bdSblueswir1 .maxtl = 5, 85964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 860c48fcb47Sblueswir1 }, 861c48fcb47Sblueswir1 { 862c48fcb47Sblueswir1 .name = "Sun UltraSparc III Cu", 863c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)), 864c48fcb47Sblueswir1 .fpu_version = 0x00000000, 865fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 8661a14026eSblueswir1 .nwindows = 8, 867c19148bdSblueswir1 .maxtl = 5, 86864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 869c48fcb47Sblueswir1 }, 870c48fcb47Sblueswir1 { 871c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi", 872c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)), 873c48fcb47Sblueswir1 .fpu_version = 0x00000000, 874fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8751a14026eSblueswir1 .nwindows = 8, 876c19148bdSblueswir1 .maxtl = 5, 87764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 878c48fcb47Sblueswir1 }, 879c48fcb47Sblueswir1 { 880c48fcb47Sblueswir1 .name = "Sun UltraSparc IV", 881c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)), 882c48fcb47Sblueswir1 .fpu_version = 0x00000000, 883fb79ceb9Sblueswir1 .mmu_version = mmu_us_4, 8841a14026eSblueswir1 .nwindows = 8, 885c19148bdSblueswir1 .maxtl = 5, 88664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 887c48fcb47Sblueswir1 }, 888c48fcb47Sblueswir1 { 889c48fcb47Sblueswir1 .name = "Sun UltraSparc IV+", 890c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)), 891c48fcb47Sblueswir1 .fpu_version = 0x00000000, 892fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8931a14026eSblueswir1 .nwindows = 8, 894c19148bdSblueswir1 .maxtl = 5, 895fb79ceb9Sblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT, 896c48fcb47Sblueswir1 }, 897c48fcb47Sblueswir1 { 898c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi+", 899c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)), 900c48fcb47Sblueswir1 .fpu_version = 0x00000000, 901fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 9021a14026eSblueswir1 .nwindows = 8, 903c19148bdSblueswir1 .maxtl = 5, 90464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 905c48fcb47Sblueswir1 }, 906c48fcb47Sblueswir1 { 907c7ba218dSblueswir1 .name = "Sun UltraSparc T1", 908c7ba218dSblueswir1 // defined in sparc_ifu_fdp.v and ctu.h 909c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)), 910c7ba218dSblueswir1 .fpu_version = 0x00000000, 911c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 912c7ba218dSblueswir1 .nwindows = 8, 913c19148bdSblueswir1 .maxtl = 6, 914c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 915c7ba218dSblueswir1 | CPU_FEATURE_GL, 916c7ba218dSblueswir1 }, 917c7ba218dSblueswir1 { 918c7ba218dSblueswir1 .name = "Sun UltraSparc T2", 919c7ba218dSblueswir1 // defined in tlu_asi_ctl.v and n2_revid_cust.v 920c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)), 921c7ba218dSblueswir1 .fpu_version = 0x00000000, 922c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 923c7ba218dSblueswir1 .nwindows = 8, 924c19148bdSblueswir1 .maxtl = 6, 925c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 926c7ba218dSblueswir1 | CPU_FEATURE_GL, 927c7ba218dSblueswir1 }, 928c7ba218dSblueswir1 { 929c48fcb47Sblueswir1 .name = "NEC UltraSparc I", 930c19148bdSblueswir1 .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 931c48fcb47Sblueswir1 .fpu_version = 0x00000000, 932fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 9331a14026eSblueswir1 .nwindows = 8, 934c19148bdSblueswir1 .maxtl = 5, 93564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 936c48fcb47Sblueswir1 }, 937c48fcb47Sblueswir1 #else 938c48fcb47Sblueswir1 { 939c48fcb47Sblueswir1 .name = "Fujitsu MB86900", 940c48fcb47Sblueswir1 .iu_version = 0x00 << 24, /* Impl 0, ver 0 */ 941c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 942c48fcb47Sblueswir1 .mmu_version = 0x00 << 24, /* Impl 0, ver 0 */ 943c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 944c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 945c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 946c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 947c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9481a14026eSblueswir1 .nwindows = 7, 949e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_FSMULD, 950c48fcb47Sblueswir1 }, 951c48fcb47Sblueswir1 { 952c48fcb47Sblueswir1 .name = "Fujitsu MB86904", 953c48fcb47Sblueswir1 .iu_version = 0x04 << 24, /* Impl 0, ver 4 */ 954c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 955c48fcb47Sblueswir1 .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */ 956c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 957c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 958c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 959c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 960c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 9611a14026eSblueswir1 .nwindows = 8, 96264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 963c48fcb47Sblueswir1 }, 964c48fcb47Sblueswir1 { 965c48fcb47Sblueswir1 .name = "Fujitsu MB86907", 966c48fcb47Sblueswir1 .iu_version = 0x05 << 24, /* Impl 0, ver 5 */ 967c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 968c48fcb47Sblueswir1 .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */ 969c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 970c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 971c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 972c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 973c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9741a14026eSblueswir1 .nwindows = 8, 97564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 976c48fcb47Sblueswir1 }, 977c48fcb47Sblueswir1 { 978c48fcb47Sblueswir1 .name = "LSI L64811", 979c48fcb47Sblueswir1 .iu_version = 0x10 << 24, /* Impl 1, ver 0 */ 980c48fcb47Sblueswir1 .fpu_version = 1 << 17, /* FPU version 1 (LSI L64814) */ 981c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 982c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 983c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 984c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 985c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 986c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9871a14026eSblueswir1 .nwindows = 8, 988e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 989e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 990c48fcb47Sblueswir1 }, 991c48fcb47Sblueswir1 { 992c48fcb47Sblueswir1 .name = "Cypress CY7C601", 993c48fcb47Sblueswir1 .iu_version = 0x11 << 24, /* Impl 1, ver 1 */ 994c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 995c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 996c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 997c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 998c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 999c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1000c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 10011a14026eSblueswir1 .nwindows = 8, 1002e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1003e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1004c48fcb47Sblueswir1 }, 1005c48fcb47Sblueswir1 { 1006c48fcb47Sblueswir1 .name = "Cypress CY7C611", 1007c48fcb47Sblueswir1 .iu_version = 0x13 << 24, /* Impl 1, ver 3 */ 1008c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 1009c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 1010c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1011c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1012c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1013c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1014c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 10151a14026eSblueswir1 .nwindows = 8, 1016e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1017e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1018c48fcb47Sblueswir1 }, 1019c48fcb47Sblueswir1 { 1020c48fcb47Sblueswir1 .name = "TI MicroSparc I", 1021c48fcb47Sblueswir1 .iu_version = 0x41000000, 1022c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1023c48fcb47Sblueswir1 .mmu_version = 0x41000000, 1024c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1025c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1026c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1027c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 1028c48fcb47Sblueswir1 .mmu_trcr_mask = 0x0000003f, 10291a14026eSblueswir1 .nwindows = 7, 1030e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL | 1031e30b4678Sblueswir1 CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | 1032e30b4678Sblueswir1 CPU_FEATURE_FMUL, 1033c48fcb47Sblueswir1 }, 1034c48fcb47Sblueswir1 { 1035c48fcb47Sblueswir1 .name = "TI MicroSparc II", 1036c48fcb47Sblueswir1 .iu_version = 0x42000000, 1037c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1038c48fcb47Sblueswir1 .mmu_version = 0x02000000, 1039c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1040c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1041c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1042c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 1043c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10441a14026eSblueswir1 .nwindows = 8, 104564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1046c48fcb47Sblueswir1 }, 1047c48fcb47Sblueswir1 { 1048c48fcb47Sblueswir1 .name = "TI MicroSparc IIep", 1049c48fcb47Sblueswir1 .iu_version = 0x42000000, 1050c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1051c48fcb47Sblueswir1 .mmu_version = 0x04000000, 1052c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1053c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1054c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1055c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016bff, 1056c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10571a14026eSblueswir1 .nwindows = 8, 105864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1059c48fcb47Sblueswir1 }, 1060c48fcb47Sblueswir1 { 1061b5154bdeSblueswir1 .name = "TI SuperSparc 40", // STP1020NPGA 1062963262deSblueswir1 .iu_version = 0x41000000, // SuperSPARC 2.x 1063b5154bdeSblueswir1 .fpu_version = 0 << 17, 1064963262deSblueswir1 .mmu_version = 0x00000800, // SuperSPARC 2.x, no MXCC 1065b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1066b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1067b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1068b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1069b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10701a14026eSblueswir1 .nwindows = 8, 1071b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1072b5154bdeSblueswir1 }, 1073b5154bdeSblueswir1 { 1074b5154bdeSblueswir1 .name = "TI SuperSparc 50", // STP1020PGA 1075963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1076b5154bdeSblueswir1 .fpu_version = 0 << 17, 1077963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1078b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1079b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1080b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1081b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1082b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10831a14026eSblueswir1 .nwindows = 8, 1084b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1085b5154bdeSblueswir1 }, 1086b5154bdeSblueswir1 { 1087c48fcb47Sblueswir1 .name = "TI SuperSparc 51", 1088963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1089c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1090963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1091c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1092c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1093c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1094c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1095c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1096963262deSblueswir1 .mxcc_version = 0x00000104, 10971a14026eSblueswir1 .nwindows = 8, 109864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1099c48fcb47Sblueswir1 }, 1100c48fcb47Sblueswir1 { 1101b5154bdeSblueswir1 .name = "TI SuperSparc 60", // STP1020APGA 1102963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1103b5154bdeSblueswir1 .fpu_version = 0 << 17, 1104963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1105b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1106b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1107b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1108b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1109b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 11101a14026eSblueswir1 .nwindows = 8, 1111b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1112b5154bdeSblueswir1 }, 1113b5154bdeSblueswir1 { 1114c48fcb47Sblueswir1 .name = "TI SuperSparc 61", 1115963262deSblueswir1 .iu_version = 0x44000000, // SuperSPARC 3.x 1116c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1117963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1118c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1119c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1120c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1121c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1122c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1123963262deSblueswir1 .mxcc_version = 0x00000104, 1124963262deSblueswir1 .nwindows = 8, 1125963262deSblueswir1 .features = CPU_DEFAULT_FEATURES, 1126963262deSblueswir1 }, 1127963262deSblueswir1 { 1128963262deSblueswir1 .name = "TI SuperSparc II", 1129963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC II 1.x 1130963262deSblueswir1 .fpu_version = 0 << 17, 1131963262deSblueswir1 .mmu_version = 0x08000000, // SuperSPARC II 1.x, MXCC 1132963262deSblueswir1 .mmu_bm = 0x00002000, 1133963262deSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1134963262deSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1135963262deSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1136963262deSblueswir1 .mmu_trcr_mask = 0xffffffff, 1137963262deSblueswir1 .mxcc_version = 0x00000104, 11381a14026eSblueswir1 .nwindows = 8, 113964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1140c48fcb47Sblueswir1 }, 1141c48fcb47Sblueswir1 { 1142c48fcb47Sblueswir1 .name = "Ross RT625", 1143c48fcb47Sblueswir1 .iu_version = 0x1e000000, 1144c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1145c48fcb47Sblueswir1 .mmu_version = 0x1e000000, 1146c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1147c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1148c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1149c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1150c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11511a14026eSblueswir1 .nwindows = 8, 115264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1153c48fcb47Sblueswir1 }, 1154c48fcb47Sblueswir1 { 1155c48fcb47Sblueswir1 .name = "Ross RT620", 1156c48fcb47Sblueswir1 .iu_version = 0x1f000000, 1157c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1158c48fcb47Sblueswir1 .mmu_version = 0x1f000000, 1159c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1160c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1161c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1162c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1163c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11641a14026eSblueswir1 .nwindows = 8, 116564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1166c48fcb47Sblueswir1 }, 1167c48fcb47Sblueswir1 { 1168c48fcb47Sblueswir1 .name = "BIT B5010", 1169c48fcb47Sblueswir1 .iu_version = 0x20000000, 1170c48fcb47Sblueswir1 .fpu_version = 0 << 17, /* B5010/B5110/B5120/B5210 */ 1171c48fcb47Sblueswir1 .mmu_version = 0x20000000, 1172c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1173c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1174c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1175c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1176c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11771a14026eSblueswir1 .nwindows = 8, 1178e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1179e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1180c48fcb47Sblueswir1 }, 1181c48fcb47Sblueswir1 { 1182c48fcb47Sblueswir1 .name = "Matsushita MN10501", 1183c48fcb47Sblueswir1 .iu_version = 0x50000000, 1184c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1185c48fcb47Sblueswir1 .mmu_version = 0x50000000, 1186c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1187c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1188c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1189c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1190c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11911a14026eSblueswir1 .nwindows = 8, 1192e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_MUL | CPU_FEATURE_FSQRT | 1193e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1194c48fcb47Sblueswir1 }, 1195c48fcb47Sblueswir1 { 1196c48fcb47Sblueswir1 .name = "Weitek W8601", 1197c48fcb47Sblueswir1 .iu_version = 0x90 << 24, /* Impl 9, ver 0 */ 1198c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */ 1199c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 1200c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1201c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1202c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1203c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1204c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12051a14026eSblueswir1 .nwindows = 8, 120664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1207c48fcb47Sblueswir1 }, 1208c48fcb47Sblueswir1 { 1209c48fcb47Sblueswir1 .name = "LEON2", 1210c48fcb47Sblueswir1 .iu_version = 0xf2000000, 1211c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1212c48fcb47Sblueswir1 .mmu_version = 0xf2000000, 1213c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1214c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1215c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1216c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1217c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12181a14026eSblueswir1 .nwindows = 8, 121964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1220c48fcb47Sblueswir1 }, 1221c48fcb47Sblueswir1 { 1222c48fcb47Sblueswir1 .name = "LEON3", 1223c48fcb47Sblueswir1 .iu_version = 0xf3000000, 1224c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1225c48fcb47Sblueswir1 .mmu_version = 0xf3000000, 1226c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1227c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1228c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1229c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1230c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12311a14026eSblueswir1 .nwindows = 8, 123264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1233c48fcb47Sblueswir1 }, 1234c48fcb47Sblueswir1 #endif 1235c48fcb47Sblueswir1 }; 1236c48fcb47Sblueswir1 123764a88d5dSblueswir1 static const char * const feature_name[] = { 123864a88d5dSblueswir1 "float", 123964a88d5dSblueswir1 "float128", 124064a88d5dSblueswir1 "swap", 124164a88d5dSblueswir1 "mul", 124264a88d5dSblueswir1 "div", 124364a88d5dSblueswir1 "flush", 124464a88d5dSblueswir1 "fsqrt", 124564a88d5dSblueswir1 "fmul", 124664a88d5dSblueswir1 "vis1", 124764a88d5dSblueswir1 "vis2", 1248e30b4678Sblueswir1 "fsmuld", 1249fb79ceb9Sblueswir1 "hypv", 1250fb79ceb9Sblueswir1 "cmt", 1251fb79ceb9Sblueswir1 "gl", 125264a88d5dSblueswir1 }; 125364a88d5dSblueswir1 125464a88d5dSblueswir1 static void print_features(FILE *f, 125564a88d5dSblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 125664a88d5dSblueswir1 uint32_t features, const char *prefix) 1257c48fcb47Sblueswir1 { 1258c48fcb47Sblueswir1 unsigned int i; 1259c48fcb47Sblueswir1 126064a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 126164a88d5dSblueswir1 if (feature_name[i] && (features & (1 << i))) { 126264a88d5dSblueswir1 if (prefix) 126364a88d5dSblueswir1 (*cpu_fprintf)(f, "%s", prefix); 126464a88d5dSblueswir1 (*cpu_fprintf)(f, "%s ", feature_name[i]); 126564a88d5dSblueswir1 } 126664a88d5dSblueswir1 } 126764a88d5dSblueswir1 126864a88d5dSblueswir1 static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features) 126964a88d5dSblueswir1 { 127064a88d5dSblueswir1 unsigned int i; 127164a88d5dSblueswir1 127264a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 127364a88d5dSblueswir1 if (feature_name[i] && !strcmp(flagname, feature_name[i])) { 127464a88d5dSblueswir1 *features |= 1 << i; 127564a88d5dSblueswir1 return; 127664a88d5dSblueswir1 } 127764a88d5dSblueswir1 fprintf(stderr, "CPU feature %s not found\n", flagname); 127864a88d5dSblueswir1 } 127964a88d5dSblueswir1 128022548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model) 128164a88d5dSblueswir1 { 128264a88d5dSblueswir1 unsigned int i; 128364a88d5dSblueswir1 const sparc_def_t *def = NULL; 128464a88d5dSblueswir1 char *s = strdup(cpu_model); 128564a88d5dSblueswir1 char *featurestr, *name = strtok(s, ","); 128664a88d5dSblueswir1 uint32_t plus_features = 0; 128764a88d5dSblueswir1 uint32_t minus_features = 0; 128864a88d5dSblueswir1 long long iu_version; 12891a14026eSblueswir1 uint32_t fpu_version, mmu_version, nwindows; 129064a88d5dSblueswir1 1291b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 1292c48fcb47Sblueswir1 if (strcasecmp(name, sparc_defs[i].name) == 0) { 129364a88d5dSblueswir1 def = &sparc_defs[i]; 1294c48fcb47Sblueswir1 } 1295c48fcb47Sblueswir1 } 129664a88d5dSblueswir1 if (!def) 129764a88d5dSblueswir1 goto error; 129864a88d5dSblueswir1 memcpy(cpu_def, def, sizeof(*def)); 129964a88d5dSblueswir1 130064a88d5dSblueswir1 featurestr = strtok(NULL, ","); 130164a88d5dSblueswir1 while (featurestr) { 130264a88d5dSblueswir1 char *val; 130364a88d5dSblueswir1 130464a88d5dSblueswir1 if (featurestr[0] == '+') { 130564a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &plus_features); 130664a88d5dSblueswir1 } else if (featurestr[0] == '-') { 130764a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &minus_features); 130864a88d5dSblueswir1 } else if ((val = strchr(featurestr, '='))) { 130964a88d5dSblueswir1 *val = 0; val++; 131064a88d5dSblueswir1 if (!strcmp(featurestr, "iu_version")) { 131164a88d5dSblueswir1 char *err; 131264a88d5dSblueswir1 131364a88d5dSblueswir1 iu_version = strtoll(val, &err, 0); 131464a88d5dSblueswir1 if (!*val || *err) { 131564a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 131664a88d5dSblueswir1 goto error; 131764a88d5dSblueswir1 } 131864a88d5dSblueswir1 cpu_def->iu_version = iu_version; 131964a88d5dSblueswir1 #ifdef DEBUG_FEATURES 132064a88d5dSblueswir1 fprintf(stderr, "iu_version %llx\n", iu_version); 132164a88d5dSblueswir1 #endif 132264a88d5dSblueswir1 } else if (!strcmp(featurestr, "fpu_version")) { 132364a88d5dSblueswir1 char *err; 132464a88d5dSblueswir1 132564a88d5dSblueswir1 fpu_version = strtol(val, &err, 0); 132664a88d5dSblueswir1 if (!*val || *err) { 132764a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 132864a88d5dSblueswir1 goto error; 132964a88d5dSblueswir1 } 133064a88d5dSblueswir1 cpu_def->fpu_version = fpu_version; 133164a88d5dSblueswir1 #ifdef DEBUG_FEATURES 13320bf9e31aSBlue Swirl fprintf(stderr, "fpu_version %x\n", fpu_version); 133364a88d5dSblueswir1 #endif 133464a88d5dSblueswir1 } else if (!strcmp(featurestr, "mmu_version")) { 133564a88d5dSblueswir1 char *err; 133664a88d5dSblueswir1 133764a88d5dSblueswir1 mmu_version = strtol(val, &err, 0); 133864a88d5dSblueswir1 if (!*val || *err) { 133964a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 134064a88d5dSblueswir1 goto error; 134164a88d5dSblueswir1 } 134264a88d5dSblueswir1 cpu_def->mmu_version = mmu_version; 134364a88d5dSblueswir1 #ifdef DEBUG_FEATURES 13440bf9e31aSBlue Swirl fprintf(stderr, "mmu_version %x\n", mmu_version); 134564a88d5dSblueswir1 #endif 13461a14026eSblueswir1 } else if (!strcmp(featurestr, "nwindows")) { 13471a14026eSblueswir1 char *err; 13481a14026eSblueswir1 13491a14026eSblueswir1 nwindows = strtol(val, &err, 0); 13501a14026eSblueswir1 if (!*val || *err || nwindows > MAX_NWINDOWS || 13511a14026eSblueswir1 nwindows < MIN_NWINDOWS) { 13521a14026eSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 13531a14026eSblueswir1 goto error; 13541a14026eSblueswir1 } 13551a14026eSblueswir1 cpu_def->nwindows = nwindows; 13561a14026eSblueswir1 #ifdef DEBUG_FEATURES 13571a14026eSblueswir1 fprintf(stderr, "nwindows %d\n", nwindows); 13581a14026eSblueswir1 #endif 135964a88d5dSblueswir1 } else { 136064a88d5dSblueswir1 fprintf(stderr, "unrecognized feature %s\n", featurestr); 136164a88d5dSblueswir1 goto error; 136264a88d5dSblueswir1 } 136364a88d5dSblueswir1 } else { 136477f193daSblueswir1 fprintf(stderr, "feature string `%s' not in format " 136577f193daSblueswir1 "(+feature|-feature|feature=xyz)\n", featurestr); 136664a88d5dSblueswir1 goto error; 136764a88d5dSblueswir1 } 136864a88d5dSblueswir1 featurestr = strtok(NULL, ","); 136964a88d5dSblueswir1 } 137064a88d5dSblueswir1 cpu_def->features |= plus_features; 137164a88d5dSblueswir1 cpu_def->features &= ~minus_features; 137264a88d5dSblueswir1 #ifdef DEBUG_FEATURES 137364a88d5dSblueswir1 print_features(stderr, fprintf, cpu_def->features, NULL); 137464a88d5dSblueswir1 #endif 137564a88d5dSblueswir1 free(s); 137664a88d5dSblueswir1 return 0; 137764a88d5dSblueswir1 137864a88d5dSblueswir1 error: 137964a88d5dSblueswir1 free(s); 138064a88d5dSblueswir1 return -1; 1381c48fcb47Sblueswir1 } 1382c48fcb47Sblueswir1 1383c48fcb47Sblueswir1 void sparc_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...)) 1384c48fcb47Sblueswir1 { 1385c48fcb47Sblueswir1 unsigned int i; 1386c48fcb47Sblueswir1 1387b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 13881a14026eSblueswir1 (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x NWINS %d ", 1389c48fcb47Sblueswir1 sparc_defs[i].name, 1390c48fcb47Sblueswir1 sparc_defs[i].iu_version, 1391c48fcb47Sblueswir1 sparc_defs[i].fpu_version, 13921a14026eSblueswir1 sparc_defs[i].mmu_version, 13931a14026eSblueswir1 sparc_defs[i].nwindows); 139477f193daSblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES & 139577f193daSblueswir1 ~sparc_defs[i].features, "-"); 139677f193daSblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES & 139777f193daSblueswir1 sparc_defs[i].features, "+"); 139864a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1399c48fcb47Sblueswir1 } 1400f76981b1Sblueswir1 (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): "); 1401f76981b1Sblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL); 140264a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1403f76981b1Sblueswir1 (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): "); 1404f76981b1Sblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL); 1405f76981b1Sblueswir1 (*cpu_fprintf)(f, "\n"); 1406f76981b1Sblueswir1 (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version " 1407f76981b1Sblueswir1 "fpu_version mmu_version nwindows\n"); 1408c48fcb47Sblueswir1 } 1409c48fcb47Sblueswir1 1410c48fcb47Sblueswir1 void cpu_dump_state(CPUState *env, FILE *f, 1411c48fcb47Sblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 1412c48fcb47Sblueswir1 int flags) 1413c48fcb47Sblueswir1 { 1414c48fcb47Sblueswir1 int i, x; 1415c48fcb47Sblueswir1 141677f193daSblueswir1 cpu_fprintf(f, "pc: " TARGET_FMT_lx " npc: " TARGET_FMT_lx "\n", env->pc, 141777f193daSblueswir1 env->npc); 1418c48fcb47Sblueswir1 cpu_fprintf(f, "General Registers:\n"); 1419c48fcb47Sblueswir1 for (i = 0; i < 4; i++) 1420c48fcb47Sblueswir1 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]); 1421c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1422c48fcb47Sblueswir1 for (; i < 8; i++) 1423c48fcb47Sblueswir1 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]); 1424c48fcb47Sblueswir1 cpu_fprintf(f, "\nCurrent Register Window:\n"); 1425c48fcb47Sblueswir1 for (x = 0; x < 3; x++) { 1426c48fcb47Sblueswir1 for (i = 0; i < 4; i++) 1427c48fcb47Sblueswir1 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t", 1428c48fcb47Sblueswir1 (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i, 1429c48fcb47Sblueswir1 env->regwptr[i + x * 8]); 1430c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1431c48fcb47Sblueswir1 for (; i < 8; i++) 1432c48fcb47Sblueswir1 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t", 1433c48fcb47Sblueswir1 (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i, 1434c48fcb47Sblueswir1 env->regwptr[i + x * 8]); 1435c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1436c48fcb47Sblueswir1 } 1437c48fcb47Sblueswir1 cpu_fprintf(f, "\nFloating Point Registers:\n"); 1438c48fcb47Sblueswir1 for (i = 0; i < 32; i++) { 1439c48fcb47Sblueswir1 if ((i & 3) == 0) 1440c48fcb47Sblueswir1 cpu_fprintf(f, "%%f%02d:", i); 1441a37ee56cSblueswir1 cpu_fprintf(f, " %016f", *(float *)&env->fpr[i]); 1442c48fcb47Sblueswir1 if ((i & 3) == 3) 1443c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1444c48fcb47Sblueswir1 } 1445c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 1446c48fcb47Sblueswir1 cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n", 1447c48fcb47Sblueswir1 env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs); 144877f193daSblueswir1 cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d " 144977f193daSblueswir1 "cleanwin %d cwp %d\n", 1450c48fcb47Sblueswir1 env->cansave, env->canrestore, env->otherwin, env->wstate, 14511a14026eSblueswir1 env->cleanwin, env->nwindows - 1 - env->cwp); 1452c48fcb47Sblueswir1 #else 1453d78f3995Sblueswir1 1454d78f3995Sblueswir1 #define GET_FLAG(a,b) ((env->psr & a)?b:'-') 1455d78f3995Sblueswir1 145677f193daSblueswir1 cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n", 145777f193daSblueswir1 GET_PSR(env), GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'), 1458c48fcb47Sblueswir1 GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'), 1459c48fcb47Sblueswir1 env->psrs?'S':'-', env->psrps?'P':'-', 1460c48fcb47Sblueswir1 env->psret?'E':'-', env->wim); 1461c48fcb47Sblueswir1 #endif 14623a3b925dSblueswir1 cpu_fprintf(f, "fsr: 0x%08x\n", env->fsr); 1463c48fcb47Sblueswir1 } 1464