1e8af50a3Sbellard /* 2e8af50a3Sbellard * sparc helpers 3e8af50a3Sbellard * 483469015Sbellard * Copyright (c) 2003-2005 Fabrice Bellard 5e8af50a3Sbellard * 6e8af50a3Sbellard * This library is free software; you can redistribute it and/or 7e8af50a3Sbellard * modify it under the terms of the GNU Lesser General Public 8e8af50a3Sbellard * License as published by the Free Software Foundation; either 9e8af50a3Sbellard * version 2 of the License, or (at your option) any later version. 10e8af50a3Sbellard * 11e8af50a3Sbellard * This library is distributed in the hope that it will be useful, 12e8af50a3Sbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e8af50a3Sbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e8af50a3Sbellard * Lesser General Public License for more details. 15e8af50a3Sbellard * 16e8af50a3Sbellard * You should have received a copy of the GNU Lesser General Public 17e8af50a3Sbellard * License along with this library; if not, write to the Free Software 18fad6cb1aSaurel32 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA 19e8af50a3Sbellard */ 20ee5bbe38Sbellard #include <stdarg.h> 21ee5bbe38Sbellard #include <stdlib.h> 22ee5bbe38Sbellard #include <stdio.h> 23ee5bbe38Sbellard #include <string.h> 24ee5bbe38Sbellard #include <inttypes.h> 25ee5bbe38Sbellard #include <signal.h> 26ee5bbe38Sbellard #include <assert.h> 27ee5bbe38Sbellard 28ee5bbe38Sbellard #include "cpu.h" 29ee5bbe38Sbellard #include "exec-all.h" 30ca10f867Saurel32 #include "qemu-common.h" 31e8af50a3Sbellard 32e80cfcfcSbellard //#define DEBUG_MMU 3364a88d5dSblueswir1 //#define DEBUG_FEATURES 34e8af50a3Sbellard 3522548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model); 36c48fcb47Sblueswir1 37e8af50a3Sbellard /* Sparc MMU emulation */ 38e8af50a3Sbellard 39e8af50a3Sbellard /* thread support */ 40e8af50a3Sbellard 41797d5db0Sblueswir1 static spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED; 42e8af50a3Sbellard 43e8af50a3Sbellard void cpu_lock(void) 44e8af50a3Sbellard { 45e8af50a3Sbellard spin_lock(&global_cpu_lock); 46e8af50a3Sbellard } 47e8af50a3Sbellard 48e8af50a3Sbellard void cpu_unlock(void) 49e8af50a3Sbellard { 50e8af50a3Sbellard spin_unlock(&global_cpu_lock); 51e8af50a3Sbellard } 52e8af50a3Sbellard 539d893301Sbellard #if defined(CONFIG_USER_ONLY) 549d893301Sbellard 5522548760Sblueswir1 int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw, 566ebbf390Sj_mayer int mmu_idx, int is_softmmu) 579d893301Sbellard { 58878d3096Sbellard if (rw & 2) 5922548760Sblueswir1 env1->exception_index = TT_TFAULT; 60878d3096Sbellard else 6122548760Sblueswir1 env1->exception_index = TT_DFAULT; 629d893301Sbellard return 1; 639d893301Sbellard } 649d893301Sbellard 659d893301Sbellard #else 66e8af50a3Sbellard 673475187dSbellard #ifndef TARGET_SPARC64 6883469015Sbellard /* 6983469015Sbellard * Sparc V8 Reference MMU (SRMMU) 7083469015Sbellard */ 71e8af50a3Sbellard static const int access_table[8][8] = { 72a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 12, 12 }, 73a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 0, 0 }, 74a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 12, 12 }, 75a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 0, 0 }, 76a764a566Sblueswir1 { 8, 0, 8, 0, 8, 8, 12, 12 }, 77a764a566Sblueswir1 { 8, 0, 8, 0, 8, 0, 8, 0 }, 78a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 12, 12 }, 79a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 8, 0 } 80e8af50a3Sbellard }; 81e8af50a3Sbellard 82227671c9Sbellard static const int perm_table[2][8] = { 83227671c9Sbellard { 84227671c9Sbellard PAGE_READ, 85227671c9Sbellard PAGE_READ | PAGE_WRITE, 86227671c9Sbellard PAGE_READ | PAGE_EXEC, 87227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 88227671c9Sbellard PAGE_EXEC, 89227671c9Sbellard PAGE_READ | PAGE_WRITE, 90227671c9Sbellard PAGE_READ | PAGE_EXEC, 91227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC 92227671c9Sbellard }, 93227671c9Sbellard { 94227671c9Sbellard PAGE_READ, 95227671c9Sbellard PAGE_READ | PAGE_WRITE, 96227671c9Sbellard PAGE_READ | PAGE_EXEC, 97227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 98227671c9Sbellard PAGE_EXEC, 99227671c9Sbellard PAGE_READ, 100227671c9Sbellard 0, 101227671c9Sbellard 0, 102227671c9Sbellard } 103e8af50a3Sbellard }; 104e8af50a3Sbellard 105c48fcb47Sblueswir1 static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 106c48fcb47Sblueswir1 int *prot, int *access_index, 107c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 108e8af50a3Sbellard { 109e80cfcfcSbellard int access_perms = 0; 110e80cfcfcSbellard target_phys_addr_t pde_ptr; 111af7bf89bSbellard uint32_t pde; 112af7bf89bSbellard target_ulong virt_addr; 1136ebbf390Sj_mayer int error_code = 0, is_dirty, is_user; 114e80cfcfcSbellard unsigned long page_offset; 115e8af50a3Sbellard 1166ebbf390Sj_mayer is_user = mmu_idx == MMU_USER_IDX; 117e8af50a3Sbellard virt_addr = address & TARGET_PAGE_MASK; 11840ce0a9aSblueswir1 119e8af50a3Sbellard if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */ 12040ce0a9aSblueswir1 // Boot mode: instruction fetches are taken from PROM 1215578ceabSblueswir1 if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) { 12258a770f3Sblueswir1 *physical = env->prom_addr | (address & 0x7ffffULL); 12340ce0a9aSblueswir1 *prot = PAGE_READ | PAGE_EXEC; 12440ce0a9aSblueswir1 return 0; 12540ce0a9aSblueswir1 } 126e80cfcfcSbellard *physical = address; 127227671c9Sbellard *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 128e80cfcfcSbellard return 0; 129e8af50a3Sbellard } 130e8af50a3Sbellard 1317483750dSbellard *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1); 1325dcb6b91Sblueswir1 *physical = 0xffffffffffff0000ULL; 1337483750dSbellard 134e8af50a3Sbellard /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 135e8af50a3Sbellard /* Context base + context number */ 1363deaeab7Sblueswir1 pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 13749be8030Sbellard pde = ldl_phys(pde_ptr); 138e8af50a3Sbellard 139e8af50a3Sbellard /* Ctx pde */ 140e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 141e80cfcfcSbellard default: 142e8af50a3Sbellard case 0: /* Invalid */ 1437483750dSbellard return 1 << 2; 144e80cfcfcSbellard case 2: /* L0 PTE, maybe should not happen? */ 145e8af50a3Sbellard case 3: /* Reserved */ 1467483750dSbellard return 4 << 2; 147e80cfcfcSbellard case 1: /* L0 PDE */ 148e80cfcfcSbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 14949be8030Sbellard pde = ldl_phys(pde_ptr); 150e80cfcfcSbellard 151e80cfcfcSbellard switch (pde & PTE_ENTRYTYPE_MASK) { 152e80cfcfcSbellard default: 153e80cfcfcSbellard case 0: /* Invalid */ 1547483750dSbellard return (1 << 8) | (1 << 2); 155e80cfcfcSbellard case 3: /* Reserved */ 1567483750dSbellard return (1 << 8) | (4 << 2); 157e8af50a3Sbellard case 1: /* L1 PDE */ 158e80cfcfcSbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 15949be8030Sbellard pde = ldl_phys(pde_ptr); 160e8af50a3Sbellard 161e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 162e80cfcfcSbellard default: 163e8af50a3Sbellard case 0: /* Invalid */ 1647483750dSbellard return (2 << 8) | (1 << 2); 165e8af50a3Sbellard case 3: /* Reserved */ 1667483750dSbellard return (2 << 8) | (4 << 2); 167e8af50a3Sbellard case 1: /* L2 PDE */ 168e80cfcfcSbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 16949be8030Sbellard pde = ldl_phys(pde_ptr); 170e8af50a3Sbellard 171e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 172e80cfcfcSbellard default: 173e8af50a3Sbellard case 0: /* Invalid */ 1747483750dSbellard return (3 << 8) | (1 << 2); 175e8af50a3Sbellard case 1: /* PDE, should not happen */ 176e8af50a3Sbellard case 3: /* Reserved */ 1777483750dSbellard return (3 << 8) | (4 << 2); 178e8af50a3Sbellard case 2: /* L3 PTE */ 179e8af50a3Sbellard virt_addr = address & TARGET_PAGE_MASK; 18077f193daSblueswir1 page_offset = (address & TARGET_PAGE_MASK) & 18177f193daSblueswir1 (TARGET_PAGE_SIZE - 1); 182e8af50a3Sbellard } 183e8af50a3Sbellard break; 184e8af50a3Sbellard case 2: /* L2 PTE */ 185e8af50a3Sbellard virt_addr = address & ~0x3ffff; 186e8af50a3Sbellard page_offset = address & 0x3ffff; 187e8af50a3Sbellard } 188e8af50a3Sbellard break; 189e8af50a3Sbellard case 2: /* L1 PTE */ 190e8af50a3Sbellard virt_addr = address & ~0xffffff; 191e8af50a3Sbellard page_offset = address & 0xffffff; 192e8af50a3Sbellard } 193e8af50a3Sbellard } 194e8af50a3Sbellard 195e8af50a3Sbellard /* update page modified and dirty bits */ 196b769d8feSbellard is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 197e8af50a3Sbellard if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 198e8af50a3Sbellard pde |= PG_ACCESSED_MASK; 199e8af50a3Sbellard if (is_dirty) 200e8af50a3Sbellard pde |= PG_MODIFIED_MASK; 20149be8030Sbellard stl_phys_notdirty(pde_ptr, pde); 202e8af50a3Sbellard } 203e8af50a3Sbellard /* check access */ 204e8af50a3Sbellard access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 205e80cfcfcSbellard error_code = access_table[*access_index][access_perms]; 206d8e3326cSbellard if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) 207e80cfcfcSbellard return error_code; 208e8af50a3Sbellard 209e8af50a3Sbellard /* the page can be put in the TLB */ 210227671c9Sbellard *prot = perm_table[is_user][access_perms]; 211227671c9Sbellard if (!(pde & PG_MODIFIED_MASK)) { 212e8af50a3Sbellard /* only set write access if already dirty... otherwise wait 213e8af50a3Sbellard for dirty access */ 214227671c9Sbellard *prot &= ~PAGE_WRITE; 215e8af50a3Sbellard } 216e8af50a3Sbellard 217e8af50a3Sbellard /* Even if large ptes, we map only one 4KB page in the cache to 218e8af50a3Sbellard avoid filling it too fast */ 2195dcb6b91Sblueswir1 *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset; 2206f7e9aecSbellard return error_code; 221e80cfcfcSbellard } 222e80cfcfcSbellard 223e80cfcfcSbellard /* Perform address translation */ 224af7bf89bSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 2256ebbf390Sj_mayer int mmu_idx, int is_softmmu) 226e80cfcfcSbellard { 227af7bf89bSbellard target_phys_addr_t paddr; 2285dcb6b91Sblueswir1 target_ulong vaddr; 229e80cfcfcSbellard int error_code = 0, prot, ret = 0, access_index; 230e80cfcfcSbellard 23177f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 23277f193daSblueswir1 address, rw, mmu_idx); 233e80cfcfcSbellard if (error_code == 0) { 2349e61bde5Sbellard vaddr = address & TARGET_PAGE_MASK; 2359e61bde5Sbellard paddr &= TARGET_PAGE_MASK; 2369e61bde5Sbellard #ifdef DEBUG_MMU 2375dcb6b91Sblueswir1 printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr " 2385dcb6b91Sblueswir1 TARGET_FMT_lx "\n", address, paddr, vaddr); 2399e61bde5Sbellard #endif 2406ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 241e8af50a3Sbellard return ret; 242e80cfcfcSbellard } 243e8af50a3Sbellard 244e8af50a3Sbellard if (env->mmuregs[3]) /* Fault status register */ 245e8af50a3Sbellard env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 2467483750dSbellard env->mmuregs[3] |= (access_index << 5) | error_code | 2; 247e8af50a3Sbellard env->mmuregs[4] = address; /* Fault address register */ 248e8af50a3Sbellard 249878d3096Sbellard if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 2506f7e9aecSbellard // No fault mode: if a mapping is available, just override 2516f7e9aecSbellard // permissions. If no mapping is available, redirect accesses to 2526f7e9aecSbellard // neverland. Fake/overridden mappings will be flushed when 2536f7e9aecSbellard // switching to normal mode. 2547483750dSbellard vaddr = address & TARGET_PAGE_MASK; 255227671c9Sbellard prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 2566ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 2577483750dSbellard return ret; 2587483750dSbellard } else { 259878d3096Sbellard if (rw & 2) 260878d3096Sbellard env->exception_index = TT_TFAULT; 261878d3096Sbellard else 262878d3096Sbellard env->exception_index = TT_DFAULT; 263878d3096Sbellard return 1; 264e8af50a3Sbellard } 2657483750dSbellard } 26624741ef3Sbellard 26724741ef3Sbellard target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev) 26824741ef3Sbellard { 26924741ef3Sbellard target_phys_addr_t pde_ptr; 27024741ef3Sbellard uint32_t pde; 27124741ef3Sbellard 27224741ef3Sbellard /* Context base + context number */ 2735dcb6b91Sblueswir1 pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) + 2745dcb6b91Sblueswir1 (env->mmuregs[2] << 2); 27524741ef3Sbellard pde = ldl_phys(pde_ptr); 27624741ef3Sbellard 27724741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 27824741ef3Sbellard default: 27924741ef3Sbellard case 0: /* Invalid */ 28024741ef3Sbellard case 2: /* PTE, maybe should not happen? */ 28124741ef3Sbellard case 3: /* Reserved */ 28224741ef3Sbellard return 0; 28324741ef3Sbellard case 1: /* L1 PDE */ 28424741ef3Sbellard if (mmulev == 3) 28524741ef3Sbellard return pde; 28624741ef3Sbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 28724741ef3Sbellard pde = ldl_phys(pde_ptr); 28824741ef3Sbellard 28924741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 29024741ef3Sbellard default: 29124741ef3Sbellard case 0: /* Invalid */ 29224741ef3Sbellard case 3: /* Reserved */ 29324741ef3Sbellard return 0; 29424741ef3Sbellard case 2: /* L1 PTE */ 29524741ef3Sbellard return pde; 29624741ef3Sbellard case 1: /* L2 PDE */ 29724741ef3Sbellard if (mmulev == 2) 29824741ef3Sbellard return pde; 29924741ef3Sbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 30024741ef3Sbellard pde = ldl_phys(pde_ptr); 30124741ef3Sbellard 30224741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 30324741ef3Sbellard default: 30424741ef3Sbellard case 0: /* Invalid */ 30524741ef3Sbellard case 3: /* Reserved */ 30624741ef3Sbellard return 0; 30724741ef3Sbellard case 2: /* L2 PTE */ 30824741ef3Sbellard return pde; 30924741ef3Sbellard case 1: /* L3 PDE */ 31024741ef3Sbellard if (mmulev == 1) 31124741ef3Sbellard return pde; 31224741ef3Sbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 31324741ef3Sbellard pde = ldl_phys(pde_ptr); 31424741ef3Sbellard 31524741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 31624741ef3Sbellard default: 31724741ef3Sbellard case 0: /* Invalid */ 31824741ef3Sbellard case 1: /* PDE, should not happen */ 31924741ef3Sbellard case 3: /* Reserved */ 32024741ef3Sbellard return 0; 32124741ef3Sbellard case 2: /* L3 PTE */ 32224741ef3Sbellard return pde; 32324741ef3Sbellard } 32424741ef3Sbellard } 32524741ef3Sbellard } 32624741ef3Sbellard } 32724741ef3Sbellard return 0; 32824741ef3Sbellard } 32924741ef3Sbellard 33024741ef3Sbellard #ifdef DEBUG_MMU 33124741ef3Sbellard void dump_mmu(CPUState *env) 33224741ef3Sbellard { 33324741ef3Sbellard target_ulong va, va1, va2; 33424741ef3Sbellard unsigned int n, m, o; 33524741ef3Sbellard target_phys_addr_t pde_ptr, pa; 33624741ef3Sbellard uint32_t pde; 33724741ef3Sbellard 33824741ef3Sbellard printf("MMU dump:\n"); 33924741ef3Sbellard pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 34024741ef3Sbellard pde = ldl_phys(pde_ptr); 3415dcb6b91Sblueswir1 printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n", 3425dcb6b91Sblueswir1 (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]); 34324741ef3Sbellard for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 3445dcb6b91Sblueswir1 pde = mmu_probe(env, va, 2); 3455dcb6b91Sblueswir1 if (pde) { 34624741ef3Sbellard pa = cpu_get_phys_page_debug(env, va); 3475dcb6b91Sblueswir1 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3485dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 34924741ef3Sbellard for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 3505dcb6b91Sblueswir1 pde = mmu_probe(env, va1, 1); 3515dcb6b91Sblueswir1 if (pde) { 35224741ef3Sbellard pa = cpu_get_phys_page_debug(env, va1); 3535dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3545dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va1, pa, pde); 35524741ef3Sbellard for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 3565dcb6b91Sblueswir1 pde = mmu_probe(env, va2, 0); 3575dcb6b91Sblueswir1 if (pde) { 35824741ef3Sbellard pa = cpu_get_phys_page_debug(env, va2); 3595dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " 3605dcb6b91Sblueswir1 TARGET_FMT_plx " PTE: " TARGET_FMT_lx "\n", 3615dcb6b91Sblueswir1 va2, pa, pde); 36224741ef3Sbellard } 36324741ef3Sbellard } 36424741ef3Sbellard } 36524741ef3Sbellard } 36624741ef3Sbellard } 36724741ef3Sbellard } 36824741ef3Sbellard printf("MMU dump ends\n"); 36924741ef3Sbellard } 37024741ef3Sbellard #endif /* DEBUG_MMU */ 37124741ef3Sbellard 37224741ef3Sbellard #else /* !TARGET_SPARC64 */ 37383469015Sbellard /* 37483469015Sbellard * UltraSparc IIi I/DMMUs 37583469015Sbellard */ 37677f193daSblueswir1 static int get_physical_address_data(CPUState *env, 37777f193daSblueswir1 target_phys_addr_t *physical, int *prot, 37822548760Sblueswir1 target_ulong address, int rw, int is_user) 3793475187dSbellard { 3803475187dSbellard target_ulong mask; 3813475187dSbellard unsigned int i; 3823475187dSbellard 3833475187dSbellard if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */ 38483469015Sbellard *physical = address; 3853475187dSbellard *prot = PAGE_READ | PAGE_WRITE; 3863475187dSbellard return 0; 3873475187dSbellard } 3883475187dSbellard 3893475187dSbellard for (i = 0; i < 64; i++) { 39083469015Sbellard switch ((env->dtlb_tte[i] >> 61) & 3) { 3913475187dSbellard default: 39283469015Sbellard case 0x0: // 8k 3933475187dSbellard mask = 0xffffffffffffe000ULL; 3943475187dSbellard break; 39583469015Sbellard case 0x1: // 64k 3963475187dSbellard mask = 0xffffffffffff0000ULL; 3973475187dSbellard break; 39883469015Sbellard case 0x2: // 512k 3993475187dSbellard mask = 0xfffffffffff80000ULL; 4003475187dSbellard break; 40183469015Sbellard case 0x3: // 4M 4023475187dSbellard mask = 0xffffffffffc00000ULL; 4033475187dSbellard break; 4043475187dSbellard } 405afdf8109Sblueswir1 // ctx match, vaddr match, valid? 4063475187dSbellard if (env->dmmuregs[1] == (env->dtlb_tag[i] & 0x1fff) && 40782f2cfc3SIgor Kovalenko (address & mask) == (env->dtlb_tag[i] & mask) && 408afdf8109Sblueswir1 (env->dtlb_tte[i] & 0x8000000000000000ULL)) { 409afdf8109Sblueswir1 // access ok? 410afdf8109Sblueswir1 if (((env->dtlb_tte[i] & 0x4) && is_user) || 4113475187dSbellard (!(env->dtlb_tte[i] & 0x2) && (rw == 1))) { 41283469015Sbellard if (env->dmmuregs[3]) /* Fault status register */ 41377f193daSblueswir1 env->dmmuregs[3] = 2; /* overflow (not read before 41477f193daSblueswir1 another fault) */ 41583469015Sbellard env->dmmuregs[3] |= (is_user << 3) | ((rw == 1) << 2) | 1; 41683469015Sbellard env->dmmuregs[4] = address; /* Fault address register */ 4173475187dSbellard env->exception_index = TT_DFAULT; 41883469015Sbellard #ifdef DEBUG_MMU 41926a76461Sbellard printf("DFAULT at 0x%" PRIx64 "\n", address); 42083469015Sbellard #endif 4213475187dSbellard return 1; 4223475187dSbellard } 42382f2cfc3SIgor Kovalenko *physical = ((env->dtlb_tte[i] & mask) | (address & ~mask)) & 42482f2cfc3SIgor Kovalenko 0x1ffffffe000ULL; 4253475187dSbellard *prot = PAGE_READ; 4263475187dSbellard if (env->dtlb_tte[i] & 0x2) 4273475187dSbellard *prot |= PAGE_WRITE; 4283475187dSbellard return 0; 4293475187dSbellard } 4303475187dSbellard } 43183469015Sbellard #ifdef DEBUG_MMU 43226a76461Sbellard printf("DMISS at 0x%" PRIx64 "\n", address); 43383469015Sbellard #endif 434f617a9a6Sblueswir1 env->dmmuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff); 43583469015Sbellard env->exception_index = TT_DMISS; 4363475187dSbellard return 1; 4373475187dSbellard } 4383475187dSbellard 43977f193daSblueswir1 static int get_physical_address_code(CPUState *env, 44077f193daSblueswir1 target_phys_addr_t *physical, int *prot, 44122548760Sblueswir1 target_ulong address, int is_user) 4423475187dSbellard { 4433475187dSbellard target_ulong mask; 4443475187dSbellard unsigned int i; 4453475187dSbellard 4463475187dSbellard if ((env->lsu & IMMU_E) == 0) { /* IMMU disabled */ 44783469015Sbellard *physical = address; 448227671c9Sbellard *prot = PAGE_EXEC; 4493475187dSbellard return 0; 4503475187dSbellard } 45183469015Sbellard 4523475187dSbellard for (i = 0; i < 64; i++) { 45383469015Sbellard switch ((env->itlb_tte[i] >> 61) & 3) { 4543475187dSbellard default: 45583469015Sbellard case 0x0: // 8k 4563475187dSbellard mask = 0xffffffffffffe000ULL; 4573475187dSbellard break; 45883469015Sbellard case 0x1: // 64k 4593475187dSbellard mask = 0xffffffffffff0000ULL; 4603475187dSbellard break; 46183469015Sbellard case 0x2: // 512k 4623475187dSbellard mask = 0xfffffffffff80000ULL; 4633475187dSbellard break; 46483469015Sbellard case 0x3: // 4M 4653475187dSbellard mask = 0xffffffffffc00000ULL; 4663475187dSbellard break; 4673475187dSbellard } 468afdf8109Sblueswir1 // ctx match, vaddr match, valid? 46983469015Sbellard if (env->dmmuregs[1] == (env->itlb_tag[i] & 0x1fff) && 47082f2cfc3SIgor Kovalenko (address & mask) == (env->itlb_tag[i] & mask) && 471afdf8109Sblueswir1 (env->itlb_tte[i] & 0x8000000000000000ULL)) { 472afdf8109Sblueswir1 // access ok? 473afdf8109Sblueswir1 if ((env->itlb_tte[i] & 0x4) && is_user) { 47483469015Sbellard if (env->immuregs[3]) /* Fault status register */ 47577f193daSblueswir1 env->immuregs[3] = 2; /* overflow (not read before 47677f193daSblueswir1 another fault) */ 47783469015Sbellard env->immuregs[3] |= (is_user << 3) | 1; 4783475187dSbellard env->exception_index = TT_TFAULT; 47983469015Sbellard #ifdef DEBUG_MMU 48026a76461Sbellard printf("TFAULT at 0x%" PRIx64 "\n", address); 48183469015Sbellard #endif 4823475187dSbellard return 1; 4833475187dSbellard } 48482f2cfc3SIgor Kovalenko *physical = ((env->itlb_tte[i] & mask) | (address & ~mask)) & 48582f2cfc3SIgor Kovalenko 0x1ffffffe000ULL; 486227671c9Sbellard *prot = PAGE_EXEC; 4873475187dSbellard return 0; 4883475187dSbellard } 4893475187dSbellard } 49083469015Sbellard #ifdef DEBUG_MMU 49126a76461Sbellard printf("TMISS at 0x%" PRIx64 "\n", address); 49283469015Sbellard #endif 4937ab463cbSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 494417728d8SIgor Kovalenko env->immuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff); 49583469015Sbellard env->exception_index = TT_TMISS; 4963475187dSbellard return 1; 4973475187dSbellard } 4983475187dSbellard 499c48fcb47Sblueswir1 static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 500c48fcb47Sblueswir1 int *prot, int *access_index, 501c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 5023475187dSbellard { 5036ebbf390Sj_mayer int is_user = mmu_idx == MMU_USER_IDX; 5046ebbf390Sj_mayer 5053475187dSbellard if (rw == 2) 50622548760Sblueswir1 return get_physical_address_code(env, physical, prot, address, 50722548760Sblueswir1 is_user); 5083475187dSbellard else 50922548760Sblueswir1 return get_physical_address_data(env, physical, prot, address, rw, 51022548760Sblueswir1 is_user); 5113475187dSbellard } 5123475187dSbellard 5133475187dSbellard /* Perform address translation */ 5143475187dSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 5156ebbf390Sj_mayer int mmu_idx, int is_softmmu) 5163475187dSbellard { 51783469015Sbellard target_ulong virt_addr, vaddr; 5183475187dSbellard target_phys_addr_t paddr; 5193475187dSbellard int error_code = 0, prot, ret = 0, access_index; 5203475187dSbellard 52177f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 52277f193daSblueswir1 address, rw, mmu_idx); 5233475187dSbellard if (error_code == 0) { 5243475187dSbellard virt_addr = address & TARGET_PAGE_MASK; 52577f193daSblueswir1 vaddr = virt_addr + ((address & TARGET_PAGE_MASK) & 52677f193daSblueswir1 (TARGET_PAGE_SIZE - 1)); 52783469015Sbellard #ifdef DEBUG_MMU 52877f193daSblueswir1 printf("Translate at 0x%" PRIx64 " -> 0x%" PRIx64 ", vaddr 0x%" PRIx64 52977f193daSblueswir1 "\n", address, paddr, vaddr); 53083469015Sbellard #endif 5316ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 5323475187dSbellard return ret; 5333475187dSbellard } 5343475187dSbellard // XXX 5353475187dSbellard return 1; 5363475187dSbellard } 5373475187dSbellard 53883469015Sbellard #ifdef DEBUG_MMU 53983469015Sbellard void dump_mmu(CPUState *env) 54083469015Sbellard { 54183469015Sbellard unsigned int i; 54283469015Sbellard const char *mask; 54383469015Sbellard 54477f193daSblueswir1 printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" PRId64 "\n", 54577f193daSblueswir1 env->dmmuregs[1], env->dmmuregs[2]); 54683469015Sbellard if ((env->lsu & DMMU_E) == 0) { 54783469015Sbellard printf("DMMU disabled\n"); 54883469015Sbellard } else { 54983469015Sbellard printf("DMMU dump:\n"); 55083469015Sbellard for (i = 0; i < 64; i++) { 55183469015Sbellard switch ((env->dtlb_tte[i] >> 61) & 3) { 55283469015Sbellard default: 55383469015Sbellard case 0x0: 55483469015Sbellard mask = " 8k"; 55583469015Sbellard break; 55683469015Sbellard case 0x1: 55783469015Sbellard mask = " 64k"; 55883469015Sbellard break; 55983469015Sbellard case 0x2: 56083469015Sbellard mask = "512k"; 56183469015Sbellard break; 56283469015Sbellard case 0x3: 56383469015Sbellard mask = " 4M"; 56483469015Sbellard break; 56583469015Sbellard } 56683469015Sbellard if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) { 56777f193daSblueswir1 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx 56877f193daSblueswir1 ", %s, %s, %s, %s, ctx %" PRId64 "\n", 56983469015Sbellard env->dtlb_tag[i] & ~0x1fffULL, 57083469015Sbellard env->dtlb_tte[i] & 0x1ffffffe000ULL, 57183469015Sbellard mask, 57283469015Sbellard env->dtlb_tte[i] & 0x4? "priv": "user", 57383469015Sbellard env->dtlb_tte[i] & 0x2? "RW": "RO", 57483469015Sbellard env->dtlb_tte[i] & 0x40? "locked": "unlocked", 57583469015Sbellard env->dtlb_tag[i] & 0x1fffULL); 57683469015Sbellard } 57783469015Sbellard } 57883469015Sbellard } 57983469015Sbellard if ((env->lsu & IMMU_E) == 0) { 58083469015Sbellard printf("IMMU disabled\n"); 58183469015Sbellard } else { 58283469015Sbellard printf("IMMU dump:\n"); 58383469015Sbellard for (i = 0; i < 64; i++) { 58483469015Sbellard switch ((env->itlb_tte[i] >> 61) & 3) { 58583469015Sbellard default: 58683469015Sbellard case 0x0: 58783469015Sbellard mask = " 8k"; 58883469015Sbellard break; 58983469015Sbellard case 0x1: 59083469015Sbellard mask = " 64k"; 59183469015Sbellard break; 59283469015Sbellard case 0x2: 59383469015Sbellard mask = "512k"; 59483469015Sbellard break; 59583469015Sbellard case 0x3: 59683469015Sbellard mask = " 4M"; 59783469015Sbellard break; 59883469015Sbellard } 59983469015Sbellard if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) { 60077f193daSblueswir1 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx 60177f193daSblueswir1 ", %s, %s, %s, ctx %" PRId64 "\n", 60283469015Sbellard env->itlb_tag[i] & ~0x1fffULL, 60383469015Sbellard env->itlb_tte[i] & 0x1ffffffe000ULL, 60483469015Sbellard mask, 60583469015Sbellard env->itlb_tte[i] & 0x4? "priv": "user", 60683469015Sbellard env->itlb_tte[i] & 0x40? "locked": "unlocked", 60783469015Sbellard env->itlb_tag[i] & 0x1fffULL); 60883469015Sbellard } 60983469015Sbellard } 61083469015Sbellard } 61183469015Sbellard } 61224741ef3Sbellard #endif /* DEBUG_MMU */ 61324741ef3Sbellard 61424741ef3Sbellard #endif /* TARGET_SPARC64 */ 61524741ef3Sbellard #endif /* !CONFIG_USER_ONLY */ 61624741ef3Sbellard 617c48fcb47Sblueswir1 618c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY) 619c48fcb47Sblueswir1 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) 620c48fcb47Sblueswir1 { 621c48fcb47Sblueswir1 return addr; 622c48fcb47Sblueswir1 } 623c48fcb47Sblueswir1 624c48fcb47Sblueswir1 #else 625c48fcb47Sblueswir1 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) 626c48fcb47Sblueswir1 { 627c48fcb47Sblueswir1 target_phys_addr_t phys_addr; 628c48fcb47Sblueswir1 int prot, access_index; 629c48fcb47Sblueswir1 630c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 631c48fcb47Sblueswir1 MMU_KERNEL_IDX) != 0) 632c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 633c48fcb47Sblueswir1 0, MMU_KERNEL_IDX) != 0) 634c48fcb47Sblueswir1 return -1; 635c48fcb47Sblueswir1 if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED) 636c48fcb47Sblueswir1 return -1; 637c48fcb47Sblueswir1 return phys_addr; 638c48fcb47Sblueswir1 } 639c48fcb47Sblueswir1 #endif 640c48fcb47Sblueswir1 641c48fcb47Sblueswir1 void cpu_reset(CPUSPARCState *env) 642c48fcb47Sblueswir1 { 643eca1bdf4Saliguori if (qemu_loglevel_mask(CPU_LOG_RESET)) { 644eca1bdf4Saliguori qemu_log("CPU Reset (CPU %d)\n", env->cpu_index); 645eca1bdf4Saliguori log_cpu_state(env, 0); 646eca1bdf4Saliguori } 647eca1bdf4Saliguori 648c48fcb47Sblueswir1 tlb_flush(env, 1); 649c48fcb47Sblueswir1 env->cwp = 0; 650c48fcb47Sblueswir1 env->wim = 1; 651c48fcb47Sblueswir1 env->regwptr = env->regbase + (env->cwp * 16); 652c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY) 653c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 6541a14026eSblueswir1 env->cleanwin = env->nwindows - 2; 6551a14026eSblueswir1 env->cansave = env->nwindows - 2; 656c48fcb47Sblueswir1 env->pstate = PS_RMO | PS_PEF | PS_IE; 657c48fcb47Sblueswir1 env->asi = 0x82; // Primary no-fault 658c48fcb47Sblueswir1 #endif 659c48fcb47Sblueswir1 #else 660c48fcb47Sblueswir1 env->psret = 0; 661c48fcb47Sblueswir1 env->psrs = 1; 662c48fcb47Sblueswir1 env->psrps = 1; 6638393617cSBlue Swirl CC_OP = CC_OP_FLAGS; 664c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 665c48fcb47Sblueswir1 env->pstate = PS_PRIV; 666c48fcb47Sblueswir1 env->hpstate = HS_PRIV; 667c19148bdSblueswir1 env->tsptr = &env->ts[env->tl & MAXTL_MASK]; 668415fc906Sblueswir1 env->lsu = 0; 669c48fcb47Sblueswir1 #else 670c48fcb47Sblueswir1 env->mmuregs[0] &= ~(MMU_E | MMU_NF); 6715578ceabSblueswir1 env->mmuregs[0] |= env->def->mmu_bm; 672c48fcb47Sblueswir1 #endif 673e87231d4Sblueswir1 env->pc = 0; 674c48fcb47Sblueswir1 env->npc = env->pc + 4; 675c48fcb47Sblueswir1 #endif 676c48fcb47Sblueswir1 } 677c48fcb47Sblueswir1 67864a88d5dSblueswir1 static int cpu_sparc_register(CPUSPARCState *env, const char *cpu_model) 679c48fcb47Sblueswir1 { 68064a88d5dSblueswir1 sparc_def_t def1, *def = &def1; 681c48fcb47Sblueswir1 68264a88d5dSblueswir1 if (cpu_sparc_find_by_name(def, cpu_model) < 0) 68364a88d5dSblueswir1 return -1; 684c48fcb47Sblueswir1 6855578ceabSblueswir1 env->def = qemu_mallocz(sizeof(*def)); 6865578ceabSblueswir1 memcpy(env->def, def, sizeof(*def)); 6875578ceabSblueswir1 #if defined(CONFIG_USER_ONLY) 6885578ceabSblueswir1 if ((env->def->features & CPU_FEATURE_FLOAT)) 6895578ceabSblueswir1 env->def->features |= CPU_FEATURE_FLOAT128; 6905578ceabSblueswir1 #endif 691c48fcb47Sblueswir1 env->cpu_model_str = cpu_model; 692c48fcb47Sblueswir1 env->version = def->iu_version; 693c48fcb47Sblueswir1 env->fsr = def->fpu_version; 6941a14026eSblueswir1 env->nwindows = def->nwindows; 695c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 696c48fcb47Sblueswir1 env->mmuregs[0] |= def->mmu_version; 697c48fcb47Sblueswir1 cpu_sparc_set_id(env, 0); 698963262deSblueswir1 env->mxccregs[7] |= def->mxcc_version; 6991a14026eSblueswir1 #else 700fb79ceb9Sblueswir1 env->mmu_version = def->mmu_version; 701c19148bdSblueswir1 env->maxtl = def->maxtl; 702c19148bdSblueswir1 env->version |= def->maxtl << 8; 7031a14026eSblueswir1 env->version |= def->nwindows - 1; 704c48fcb47Sblueswir1 #endif 70564a88d5dSblueswir1 return 0; 70664a88d5dSblueswir1 } 70764a88d5dSblueswir1 70864a88d5dSblueswir1 static void cpu_sparc_close(CPUSPARCState *env) 70964a88d5dSblueswir1 { 7105578ceabSblueswir1 free(env->def); 71164a88d5dSblueswir1 free(env); 71264a88d5dSblueswir1 } 71364a88d5dSblueswir1 71464a88d5dSblueswir1 CPUSPARCState *cpu_sparc_init(const char *cpu_model) 71564a88d5dSblueswir1 { 71664a88d5dSblueswir1 CPUSPARCState *env; 71764a88d5dSblueswir1 71864a88d5dSblueswir1 env = qemu_mallocz(sizeof(CPUSPARCState)); 71964a88d5dSblueswir1 cpu_exec_init(env); 720c48fcb47Sblueswir1 721c48fcb47Sblueswir1 gen_intermediate_code_init(env); 722c48fcb47Sblueswir1 72364a88d5dSblueswir1 if (cpu_sparc_register(env, cpu_model) < 0) { 72464a88d5dSblueswir1 cpu_sparc_close(env); 72564a88d5dSblueswir1 return NULL; 72664a88d5dSblueswir1 } 727c48fcb47Sblueswir1 cpu_reset(env); 7280bf46a40Saliguori qemu_init_vcpu(env); 729c48fcb47Sblueswir1 730c48fcb47Sblueswir1 return env; 731c48fcb47Sblueswir1 } 732c48fcb47Sblueswir1 733c48fcb47Sblueswir1 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu) 734c48fcb47Sblueswir1 { 735c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 736c48fcb47Sblueswir1 env->mxccregs[7] = ((cpu + 8) & 0xf) << 24; 737c48fcb47Sblueswir1 #endif 738c48fcb47Sblueswir1 } 739c48fcb47Sblueswir1 740c48fcb47Sblueswir1 static const sparc_def_t sparc_defs[] = { 741c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 742c48fcb47Sblueswir1 { 743c48fcb47Sblueswir1 .name = "Fujitsu Sparc64", 744c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)), 745c48fcb47Sblueswir1 .fpu_version = 0x00000000, 746fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7471a14026eSblueswir1 .nwindows = 4, 748c19148bdSblueswir1 .maxtl = 4, 74964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 750c48fcb47Sblueswir1 }, 751c48fcb47Sblueswir1 { 752c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 III", 753c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)), 754c48fcb47Sblueswir1 .fpu_version = 0x00000000, 755fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7561a14026eSblueswir1 .nwindows = 5, 757c19148bdSblueswir1 .maxtl = 4, 75864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 759c48fcb47Sblueswir1 }, 760c48fcb47Sblueswir1 { 761c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 IV", 762c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)), 763c48fcb47Sblueswir1 .fpu_version = 0x00000000, 764fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7651a14026eSblueswir1 .nwindows = 8, 766c19148bdSblueswir1 .maxtl = 5, 76764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 768c48fcb47Sblueswir1 }, 769c48fcb47Sblueswir1 { 770c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 V", 771c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)), 772c48fcb47Sblueswir1 .fpu_version = 0x00000000, 773fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7741a14026eSblueswir1 .nwindows = 8, 775c19148bdSblueswir1 .maxtl = 5, 77664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 777c48fcb47Sblueswir1 }, 778c48fcb47Sblueswir1 { 779c48fcb47Sblueswir1 .name = "TI UltraSparc I", 780c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 781c48fcb47Sblueswir1 .fpu_version = 0x00000000, 782fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7831a14026eSblueswir1 .nwindows = 8, 784c19148bdSblueswir1 .maxtl = 5, 78564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 786c48fcb47Sblueswir1 }, 787c48fcb47Sblueswir1 { 788c48fcb47Sblueswir1 .name = "TI UltraSparc II", 789c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)), 790c48fcb47Sblueswir1 .fpu_version = 0x00000000, 791fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7921a14026eSblueswir1 .nwindows = 8, 793c19148bdSblueswir1 .maxtl = 5, 79464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 795c48fcb47Sblueswir1 }, 796c48fcb47Sblueswir1 { 797c48fcb47Sblueswir1 .name = "TI UltraSparc IIi", 798c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)), 799c48fcb47Sblueswir1 .fpu_version = 0x00000000, 800fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8011a14026eSblueswir1 .nwindows = 8, 802c19148bdSblueswir1 .maxtl = 5, 80364a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 804c48fcb47Sblueswir1 }, 805c48fcb47Sblueswir1 { 806c48fcb47Sblueswir1 .name = "TI UltraSparc IIe", 807c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)), 808c48fcb47Sblueswir1 .fpu_version = 0x00000000, 809fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8101a14026eSblueswir1 .nwindows = 8, 811c19148bdSblueswir1 .maxtl = 5, 81264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 813c48fcb47Sblueswir1 }, 814c48fcb47Sblueswir1 { 815c48fcb47Sblueswir1 .name = "Sun UltraSparc III", 816c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)), 817c48fcb47Sblueswir1 .fpu_version = 0x00000000, 818fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8191a14026eSblueswir1 .nwindows = 8, 820c19148bdSblueswir1 .maxtl = 5, 82164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 822c48fcb47Sblueswir1 }, 823c48fcb47Sblueswir1 { 824c48fcb47Sblueswir1 .name = "Sun UltraSparc III Cu", 825c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)), 826c48fcb47Sblueswir1 .fpu_version = 0x00000000, 827fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 8281a14026eSblueswir1 .nwindows = 8, 829c19148bdSblueswir1 .maxtl = 5, 83064a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 831c48fcb47Sblueswir1 }, 832c48fcb47Sblueswir1 { 833c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi", 834c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)), 835c48fcb47Sblueswir1 .fpu_version = 0x00000000, 836fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8371a14026eSblueswir1 .nwindows = 8, 838c19148bdSblueswir1 .maxtl = 5, 83964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 840c48fcb47Sblueswir1 }, 841c48fcb47Sblueswir1 { 842c48fcb47Sblueswir1 .name = "Sun UltraSparc IV", 843c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)), 844c48fcb47Sblueswir1 .fpu_version = 0x00000000, 845fb79ceb9Sblueswir1 .mmu_version = mmu_us_4, 8461a14026eSblueswir1 .nwindows = 8, 847c19148bdSblueswir1 .maxtl = 5, 84864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 849c48fcb47Sblueswir1 }, 850c48fcb47Sblueswir1 { 851c48fcb47Sblueswir1 .name = "Sun UltraSparc IV+", 852c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)), 853c48fcb47Sblueswir1 .fpu_version = 0x00000000, 854fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8551a14026eSblueswir1 .nwindows = 8, 856c19148bdSblueswir1 .maxtl = 5, 857fb79ceb9Sblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT, 858c48fcb47Sblueswir1 }, 859c48fcb47Sblueswir1 { 860c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi+", 861c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)), 862c48fcb47Sblueswir1 .fpu_version = 0x00000000, 863fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 8641a14026eSblueswir1 .nwindows = 8, 865c19148bdSblueswir1 .maxtl = 5, 86664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 867c48fcb47Sblueswir1 }, 868c48fcb47Sblueswir1 { 869c7ba218dSblueswir1 .name = "Sun UltraSparc T1", 870c7ba218dSblueswir1 // defined in sparc_ifu_fdp.v and ctu.h 871c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)), 872c7ba218dSblueswir1 .fpu_version = 0x00000000, 873c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 874c7ba218dSblueswir1 .nwindows = 8, 875c19148bdSblueswir1 .maxtl = 6, 876c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 877c7ba218dSblueswir1 | CPU_FEATURE_GL, 878c7ba218dSblueswir1 }, 879c7ba218dSblueswir1 { 880c7ba218dSblueswir1 .name = "Sun UltraSparc T2", 881c7ba218dSblueswir1 // defined in tlu_asi_ctl.v and n2_revid_cust.v 882c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)), 883c7ba218dSblueswir1 .fpu_version = 0x00000000, 884c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 885c7ba218dSblueswir1 .nwindows = 8, 886c19148bdSblueswir1 .maxtl = 6, 887c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 888c7ba218dSblueswir1 | CPU_FEATURE_GL, 889c7ba218dSblueswir1 }, 890c7ba218dSblueswir1 { 891c48fcb47Sblueswir1 .name = "NEC UltraSparc I", 892c19148bdSblueswir1 .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 893c48fcb47Sblueswir1 .fpu_version = 0x00000000, 894fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8951a14026eSblueswir1 .nwindows = 8, 896c19148bdSblueswir1 .maxtl = 5, 89764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 898c48fcb47Sblueswir1 }, 899c48fcb47Sblueswir1 #else 900c48fcb47Sblueswir1 { 901c48fcb47Sblueswir1 .name = "Fujitsu MB86900", 902c48fcb47Sblueswir1 .iu_version = 0x00 << 24, /* Impl 0, ver 0 */ 903c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 904c48fcb47Sblueswir1 .mmu_version = 0x00 << 24, /* Impl 0, ver 0 */ 905c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 906c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 907c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 908c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 909c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9101a14026eSblueswir1 .nwindows = 7, 911e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_FSMULD, 912c48fcb47Sblueswir1 }, 913c48fcb47Sblueswir1 { 914c48fcb47Sblueswir1 .name = "Fujitsu MB86904", 915c48fcb47Sblueswir1 .iu_version = 0x04 << 24, /* Impl 0, ver 4 */ 916c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 917c48fcb47Sblueswir1 .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */ 918c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 919c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 920c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 921c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 922c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 9231a14026eSblueswir1 .nwindows = 8, 92464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 925c48fcb47Sblueswir1 }, 926c48fcb47Sblueswir1 { 927c48fcb47Sblueswir1 .name = "Fujitsu MB86907", 928c48fcb47Sblueswir1 .iu_version = 0x05 << 24, /* Impl 0, ver 5 */ 929c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 930c48fcb47Sblueswir1 .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */ 931c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 932c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 933c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 934c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 935c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9361a14026eSblueswir1 .nwindows = 8, 93764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 938c48fcb47Sblueswir1 }, 939c48fcb47Sblueswir1 { 940c48fcb47Sblueswir1 .name = "LSI L64811", 941c48fcb47Sblueswir1 .iu_version = 0x10 << 24, /* Impl 1, ver 0 */ 942c48fcb47Sblueswir1 .fpu_version = 1 << 17, /* FPU version 1 (LSI L64814) */ 943c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 944c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 945c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 946c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 947c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 948c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9491a14026eSblueswir1 .nwindows = 8, 950e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 951e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 952c48fcb47Sblueswir1 }, 953c48fcb47Sblueswir1 { 954c48fcb47Sblueswir1 .name = "Cypress CY7C601", 955c48fcb47Sblueswir1 .iu_version = 0x11 << 24, /* Impl 1, ver 1 */ 956c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 957c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 958c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 959c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 960c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 961c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 962c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9631a14026eSblueswir1 .nwindows = 8, 964e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 965e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 966c48fcb47Sblueswir1 }, 967c48fcb47Sblueswir1 { 968c48fcb47Sblueswir1 .name = "Cypress CY7C611", 969c48fcb47Sblueswir1 .iu_version = 0x13 << 24, /* Impl 1, ver 3 */ 970c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 971c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 972c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 973c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 974c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 975c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 976c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9771a14026eSblueswir1 .nwindows = 8, 978e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 979e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 980c48fcb47Sblueswir1 }, 981c48fcb47Sblueswir1 { 982c48fcb47Sblueswir1 .name = "TI MicroSparc I", 983c48fcb47Sblueswir1 .iu_version = 0x41000000, 984c48fcb47Sblueswir1 .fpu_version = 4 << 17, 985c48fcb47Sblueswir1 .mmu_version = 0x41000000, 986c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 987c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 988c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 989c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 990c48fcb47Sblueswir1 .mmu_trcr_mask = 0x0000003f, 9911a14026eSblueswir1 .nwindows = 7, 992e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL | 993e30b4678Sblueswir1 CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | 994e30b4678Sblueswir1 CPU_FEATURE_FMUL, 995c48fcb47Sblueswir1 }, 996c48fcb47Sblueswir1 { 997c48fcb47Sblueswir1 .name = "TI MicroSparc II", 998c48fcb47Sblueswir1 .iu_version = 0x42000000, 999c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1000c48fcb47Sblueswir1 .mmu_version = 0x02000000, 1001c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1002c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1003c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1004c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 1005c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10061a14026eSblueswir1 .nwindows = 8, 100764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1008c48fcb47Sblueswir1 }, 1009c48fcb47Sblueswir1 { 1010c48fcb47Sblueswir1 .name = "TI MicroSparc IIep", 1011c48fcb47Sblueswir1 .iu_version = 0x42000000, 1012c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1013c48fcb47Sblueswir1 .mmu_version = 0x04000000, 1014c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1015c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1016c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1017c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016bff, 1018c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10191a14026eSblueswir1 .nwindows = 8, 102064a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1021c48fcb47Sblueswir1 }, 1022c48fcb47Sblueswir1 { 1023b5154bdeSblueswir1 .name = "TI SuperSparc 40", // STP1020NPGA 1024963262deSblueswir1 .iu_version = 0x41000000, // SuperSPARC 2.x 1025b5154bdeSblueswir1 .fpu_version = 0 << 17, 1026963262deSblueswir1 .mmu_version = 0x00000800, // SuperSPARC 2.x, no MXCC 1027b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1028b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1029b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1030b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1031b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10321a14026eSblueswir1 .nwindows = 8, 1033b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1034b5154bdeSblueswir1 }, 1035b5154bdeSblueswir1 { 1036b5154bdeSblueswir1 .name = "TI SuperSparc 50", // STP1020PGA 1037963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1038b5154bdeSblueswir1 .fpu_version = 0 << 17, 1039963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1040b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1041b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1042b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1043b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1044b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10451a14026eSblueswir1 .nwindows = 8, 1046b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1047b5154bdeSblueswir1 }, 1048b5154bdeSblueswir1 { 1049c48fcb47Sblueswir1 .name = "TI SuperSparc 51", 1050963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1051c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1052963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1053c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1054c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1055c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1056c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1057c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1058963262deSblueswir1 .mxcc_version = 0x00000104, 10591a14026eSblueswir1 .nwindows = 8, 106064a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1061c48fcb47Sblueswir1 }, 1062c48fcb47Sblueswir1 { 1063b5154bdeSblueswir1 .name = "TI SuperSparc 60", // STP1020APGA 1064963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1065b5154bdeSblueswir1 .fpu_version = 0 << 17, 1066963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1067b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1068b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1069b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1070b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1071b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10721a14026eSblueswir1 .nwindows = 8, 1073b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1074b5154bdeSblueswir1 }, 1075b5154bdeSblueswir1 { 1076c48fcb47Sblueswir1 .name = "TI SuperSparc 61", 1077963262deSblueswir1 .iu_version = 0x44000000, // SuperSPARC 3.x 1078c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1079963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1080c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1081c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1082c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1083c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1084c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1085963262deSblueswir1 .mxcc_version = 0x00000104, 1086963262deSblueswir1 .nwindows = 8, 1087963262deSblueswir1 .features = CPU_DEFAULT_FEATURES, 1088963262deSblueswir1 }, 1089963262deSblueswir1 { 1090963262deSblueswir1 .name = "TI SuperSparc II", 1091963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC II 1.x 1092963262deSblueswir1 .fpu_version = 0 << 17, 1093963262deSblueswir1 .mmu_version = 0x08000000, // SuperSPARC II 1.x, MXCC 1094963262deSblueswir1 .mmu_bm = 0x00002000, 1095963262deSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1096963262deSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1097963262deSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1098963262deSblueswir1 .mmu_trcr_mask = 0xffffffff, 1099963262deSblueswir1 .mxcc_version = 0x00000104, 11001a14026eSblueswir1 .nwindows = 8, 110164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1102c48fcb47Sblueswir1 }, 1103c48fcb47Sblueswir1 { 1104c48fcb47Sblueswir1 .name = "Ross RT625", 1105c48fcb47Sblueswir1 .iu_version = 0x1e000000, 1106c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1107c48fcb47Sblueswir1 .mmu_version = 0x1e000000, 1108c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1109c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1110c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1111c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1112c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11131a14026eSblueswir1 .nwindows = 8, 111464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1115c48fcb47Sblueswir1 }, 1116c48fcb47Sblueswir1 { 1117c48fcb47Sblueswir1 .name = "Ross RT620", 1118c48fcb47Sblueswir1 .iu_version = 0x1f000000, 1119c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1120c48fcb47Sblueswir1 .mmu_version = 0x1f000000, 1121c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1122c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1123c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1124c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1125c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11261a14026eSblueswir1 .nwindows = 8, 112764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1128c48fcb47Sblueswir1 }, 1129c48fcb47Sblueswir1 { 1130c48fcb47Sblueswir1 .name = "BIT B5010", 1131c48fcb47Sblueswir1 .iu_version = 0x20000000, 1132c48fcb47Sblueswir1 .fpu_version = 0 << 17, /* B5010/B5110/B5120/B5210 */ 1133c48fcb47Sblueswir1 .mmu_version = 0x20000000, 1134c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1135c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1136c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1137c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1138c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11391a14026eSblueswir1 .nwindows = 8, 1140e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1141e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1142c48fcb47Sblueswir1 }, 1143c48fcb47Sblueswir1 { 1144c48fcb47Sblueswir1 .name = "Matsushita MN10501", 1145c48fcb47Sblueswir1 .iu_version = 0x50000000, 1146c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1147c48fcb47Sblueswir1 .mmu_version = 0x50000000, 1148c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1149c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1150c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1151c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1152c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11531a14026eSblueswir1 .nwindows = 8, 1154e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_MUL | CPU_FEATURE_FSQRT | 1155e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1156c48fcb47Sblueswir1 }, 1157c48fcb47Sblueswir1 { 1158c48fcb47Sblueswir1 .name = "Weitek W8601", 1159c48fcb47Sblueswir1 .iu_version = 0x90 << 24, /* Impl 9, ver 0 */ 1160c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */ 1161c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 1162c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1163c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1164c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1165c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1166c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11671a14026eSblueswir1 .nwindows = 8, 116864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1169c48fcb47Sblueswir1 }, 1170c48fcb47Sblueswir1 { 1171c48fcb47Sblueswir1 .name = "LEON2", 1172c48fcb47Sblueswir1 .iu_version = 0xf2000000, 1173c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1174c48fcb47Sblueswir1 .mmu_version = 0xf2000000, 1175c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1176c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1177c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1178c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1179c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11801a14026eSblueswir1 .nwindows = 8, 118164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1182c48fcb47Sblueswir1 }, 1183c48fcb47Sblueswir1 { 1184c48fcb47Sblueswir1 .name = "LEON3", 1185c48fcb47Sblueswir1 .iu_version = 0xf3000000, 1186c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1187c48fcb47Sblueswir1 .mmu_version = 0xf3000000, 1188c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1189c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1190c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1191c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1192c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11931a14026eSblueswir1 .nwindows = 8, 119464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1195c48fcb47Sblueswir1 }, 1196c48fcb47Sblueswir1 #endif 1197c48fcb47Sblueswir1 }; 1198c48fcb47Sblueswir1 119964a88d5dSblueswir1 static const char * const feature_name[] = { 120064a88d5dSblueswir1 "float", 120164a88d5dSblueswir1 "float128", 120264a88d5dSblueswir1 "swap", 120364a88d5dSblueswir1 "mul", 120464a88d5dSblueswir1 "div", 120564a88d5dSblueswir1 "flush", 120664a88d5dSblueswir1 "fsqrt", 120764a88d5dSblueswir1 "fmul", 120864a88d5dSblueswir1 "vis1", 120964a88d5dSblueswir1 "vis2", 1210e30b4678Sblueswir1 "fsmuld", 1211fb79ceb9Sblueswir1 "hypv", 1212fb79ceb9Sblueswir1 "cmt", 1213fb79ceb9Sblueswir1 "gl", 121464a88d5dSblueswir1 }; 121564a88d5dSblueswir1 121664a88d5dSblueswir1 static void print_features(FILE *f, 121764a88d5dSblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 121864a88d5dSblueswir1 uint32_t features, const char *prefix) 1219c48fcb47Sblueswir1 { 1220c48fcb47Sblueswir1 unsigned int i; 1221c48fcb47Sblueswir1 122264a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 122364a88d5dSblueswir1 if (feature_name[i] && (features & (1 << i))) { 122464a88d5dSblueswir1 if (prefix) 122564a88d5dSblueswir1 (*cpu_fprintf)(f, "%s", prefix); 122664a88d5dSblueswir1 (*cpu_fprintf)(f, "%s ", feature_name[i]); 122764a88d5dSblueswir1 } 122864a88d5dSblueswir1 } 122964a88d5dSblueswir1 123064a88d5dSblueswir1 static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features) 123164a88d5dSblueswir1 { 123264a88d5dSblueswir1 unsigned int i; 123364a88d5dSblueswir1 123464a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 123564a88d5dSblueswir1 if (feature_name[i] && !strcmp(flagname, feature_name[i])) { 123664a88d5dSblueswir1 *features |= 1 << i; 123764a88d5dSblueswir1 return; 123864a88d5dSblueswir1 } 123964a88d5dSblueswir1 fprintf(stderr, "CPU feature %s not found\n", flagname); 124064a88d5dSblueswir1 } 124164a88d5dSblueswir1 124222548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model) 124364a88d5dSblueswir1 { 124464a88d5dSblueswir1 unsigned int i; 124564a88d5dSblueswir1 const sparc_def_t *def = NULL; 124664a88d5dSblueswir1 char *s = strdup(cpu_model); 124764a88d5dSblueswir1 char *featurestr, *name = strtok(s, ","); 124864a88d5dSblueswir1 uint32_t plus_features = 0; 124964a88d5dSblueswir1 uint32_t minus_features = 0; 125064a88d5dSblueswir1 long long iu_version; 12511a14026eSblueswir1 uint32_t fpu_version, mmu_version, nwindows; 125264a88d5dSblueswir1 1253b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 1254c48fcb47Sblueswir1 if (strcasecmp(name, sparc_defs[i].name) == 0) { 125564a88d5dSblueswir1 def = &sparc_defs[i]; 1256c48fcb47Sblueswir1 } 1257c48fcb47Sblueswir1 } 125864a88d5dSblueswir1 if (!def) 125964a88d5dSblueswir1 goto error; 126064a88d5dSblueswir1 memcpy(cpu_def, def, sizeof(*def)); 126164a88d5dSblueswir1 126264a88d5dSblueswir1 featurestr = strtok(NULL, ","); 126364a88d5dSblueswir1 while (featurestr) { 126464a88d5dSblueswir1 char *val; 126564a88d5dSblueswir1 126664a88d5dSblueswir1 if (featurestr[0] == '+') { 126764a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &plus_features); 126864a88d5dSblueswir1 } else if (featurestr[0] == '-') { 126964a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &minus_features); 127064a88d5dSblueswir1 } else if ((val = strchr(featurestr, '='))) { 127164a88d5dSblueswir1 *val = 0; val++; 127264a88d5dSblueswir1 if (!strcmp(featurestr, "iu_version")) { 127364a88d5dSblueswir1 char *err; 127464a88d5dSblueswir1 127564a88d5dSblueswir1 iu_version = strtoll(val, &err, 0); 127664a88d5dSblueswir1 if (!*val || *err) { 127764a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 127864a88d5dSblueswir1 goto error; 127964a88d5dSblueswir1 } 128064a88d5dSblueswir1 cpu_def->iu_version = iu_version; 128164a88d5dSblueswir1 #ifdef DEBUG_FEATURES 128264a88d5dSblueswir1 fprintf(stderr, "iu_version %llx\n", iu_version); 128364a88d5dSblueswir1 #endif 128464a88d5dSblueswir1 } else if (!strcmp(featurestr, "fpu_version")) { 128564a88d5dSblueswir1 char *err; 128664a88d5dSblueswir1 128764a88d5dSblueswir1 fpu_version = strtol(val, &err, 0); 128864a88d5dSblueswir1 if (!*val || *err) { 128964a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 129064a88d5dSblueswir1 goto error; 129164a88d5dSblueswir1 } 129264a88d5dSblueswir1 cpu_def->fpu_version = fpu_version; 129364a88d5dSblueswir1 #ifdef DEBUG_FEATURES 129464a88d5dSblueswir1 fprintf(stderr, "fpu_version %llx\n", fpu_version); 129564a88d5dSblueswir1 #endif 129664a88d5dSblueswir1 } else if (!strcmp(featurestr, "mmu_version")) { 129764a88d5dSblueswir1 char *err; 129864a88d5dSblueswir1 129964a88d5dSblueswir1 mmu_version = strtol(val, &err, 0); 130064a88d5dSblueswir1 if (!*val || *err) { 130164a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 130264a88d5dSblueswir1 goto error; 130364a88d5dSblueswir1 } 130464a88d5dSblueswir1 cpu_def->mmu_version = mmu_version; 130564a88d5dSblueswir1 #ifdef DEBUG_FEATURES 130664a88d5dSblueswir1 fprintf(stderr, "mmu_version %llx\n", mmu_version); 130764a88d5dSblueswir1 #endif 13081a14026eSblueswir1 } else if (!strcmp(featurestr, "nwindows")) { 13091a14026eSblueswir1 char *err; 13101a14026eSblueswir1 13111a14026eSblueswir1 nwindows = strtol(val, &err, 0); 13121a14026eSblueswir1 if (!*val || *err || nwindows > MAX_NWINDOWS || 13131a14026eSblueswir1 nwindows < MIN_NWINDOWS) { 13141a14026eSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 13151a14026eSblueswir1 goto error; 13161a14026eSblueswir1 } 13171a14026eSblueswir1 cpu_def->nwindows = nwindows; 13181a14026eSblueswir1 #ifdef DEBUG_FEATURES 13191a14026eSblueswir1 fprintf(stderr, "nwindows %d\n", nwindows); 13201a14026eSblueswir1 #endif 132164a88d5dSblueswir1 } else { 132264a88d5dSblueswir1 fprintf(stderr, "unrecognized feature %s\n", featurestr); 132364a88d5dSblueswir1 goto error; 132464a88d5dSblueswir1 } 132564a88d5dSblueswir1 } else { 132677f193daSblueswir1 fprintf(stderr, "feature string `%s' not in format " 132777f193daSblueswir1 "(+feature|-feature|feature=xyz)\n", featurestr); 132864a88d5dSblueswir1 goto error; 132964a88d5dSblueswir1 } 133064a88d5dSblueswir1 featurestr = strtok(NULL, ","); 133164a88d5dSblueswir1 } 133264a88d5dSblueswir1 cpu_def->features |= plus_features; 133364a88d5dSblueswir1 cpu_def->features &= ~minus_features; 133464a88d5dSblueswir1 #ifdef DEBUG_FEATURES 133564a88d5dSblueswir1 print_features(stderr, fprintf, cpu_def->features, NULL); 133664a88d5dSblueswir1 #endif 133764a88d5dSblueswir1 free(s); 133864a88d5dSblueswir1 return 0; 133964a88d5dSblueswir1 134064a88d5dSblueswir1 error: 134164a88d5dSblueswir1 free(s); 134264a88d5dSblueswir1 return -1; 1343c48fcb47Sblueswir1 } 1344c48fcb47Sblueswir1 1345c48fcb47Sblueswir1 void sparc_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...)) 1346c48fcb47Sblueswir1 { 1347c48fcb47Sblueswir1 unsigned int i; 1348c48fcb47Sblueswir1 1349b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 13501a14026eSblueswir1 (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x NWINS %d ", 1351c48fcb47Sblueswir1 sparc_defs[i].name, 1352c48fcb47Sblueswir1 sparc_defs[i].iu_version, 1353c48fcb47Sblueswir1 sparc_defs[i].fpu_version, 13541a14026eSblueswir1 sparc_defs[i].mmu_version, 13551a14026eSblueswir1 sparc_defs[i].nwindows); 135677f193daSblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES & 135777f193daSblueswir1 ~sparc_defs[i].features, "-"); 135877f193daSblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES & 135977f193daSblueswir1 sparc_defs[i].features, "+"); 136064a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1361c48fcb47Sblueswir1 } 1362f76981b1Sblueswir1 (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): "); 1363f76981b1Sblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL); 136464a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1365f76981b1Sblueswir1 (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): "); 1366f76981b1Sblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL); 1367f76981b1Sblueswir1 (*cpu_fprintf)(f, "\n"); 1368f76981b1Sblueswir1 (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version " 1369f76981b1Sblueswir1 "fpu_version mmu_version nwindows\n"); 1370c48fcb47Sblueswir1 } 1371c48fcb47Sblueswir1 1372c48fcb47Sblueswir1 void cpu_dump_state(CPUState *env, FILE *f, 1373c48fcb47Sblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 1374c48fcb47Sblueswir1 int flags) 1375c48fcb47Sblueswir1 { 1376c48fcb47Sblueswir1 int i, x; 1377c48fcb47Sblueswir1 137877f193daSblueswir1 cpu_fprintf(f, "pc: " TARGET_FMT_lx " npc: " TARGET_FMT_lx "\n", env->pc, 137977f193daSblueswir1 env->npc); 1380c48fcb47Sblueswir1 cpu_fprintf(f, "General Registers:\n"); 1381c48fcb47Sblueswir1 for (i = 0; i < 4; i++) 1382c48fcb47Sblueswir1 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]); 1383c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1384c48fcb47Sblueswir1 for (; i < 8; i++) 1385c48fcb47Sblueswir1 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]); 1386c48fcb47Sblueswir1 cpu_fprintf(f, "\nCurrent Register Window:\n"); 1387c48fcb47Sblueswir1 for (x = 0; x < 3; x++) { 1388c48fcb47Sblueswir1 for (i = 0; i < 4; i++) 1389c48fcb47Sblueswir1 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t", 1390c48fcb47Sblueswir1 (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i, 1391c48fcb47Sblueswir1 env->regwptr[i + x * 8]); 1392c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1393c48fcb47Sblueswir1 for (; i < 8; i++) 1394c48fcb47Sblueswir1 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t", 1395c48fcb47Sblueswir1 (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i, 1396c48fcb47Sblueswir1 env->regwptr[i + x * 8]); 1397c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1398c48fcb47Sblueswir1 } 1399c48fcb47Sblueswir1 cpu_fprintf(f, "\nFloating Point Registers:\n"); 1400c48fcb47Sblueswir1 for (i = 0; i < 32; i++) { 1401c48fcb47Sblueswir1 if ((i & 3) == 0) 1402c48fcb47Sblueswir1 cpu_fprintf(f, "%%f%02d:", i); 1403a37ee56cSblueswir1 cpu_fprintf(f, " %016f", *(float *)&env->fpr[i]); 1404c48fcb47Sblueswir1 if ((i & 3) == 3) 1405c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1406c48fcb47Sblueswir1 } 1407c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 1408c48fcb47Sblueswir1 cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n", 1409c48fcb47Sblueswir1 env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs); 141077f193daSblueswir1 cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d " 141177f193daSblueswir1 "cleanwin %d cwp %d\n", 1412c48fcb47Sblueswir1 env->cansave, env->canrestore, env->otherwin, env->wstate, 14131a14026eSblueswir1 env->cleanwin, env->nwindows - 1 - env->cwp); 1414c48fcb47Sblueswir1 #else 1415d78f3995Sblueswir1 1416d78f3995Sblueswir1 #define GET_FLAG(a,b) ((env->psr & a)?b:'-') 1417d78f3995Sblueswir1 141877f193daSblueswir1 cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n", 141977f193daSblueswir1 GET_PSR(env), GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'), 1420c48fcb47Sblueswir1 GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'), 1421c48fcb47Sblueswir1 env->psrs?'S':'-', env->psrps?'P':'-', 1422c48fcb47Sblueswir1 env->psret?'E':'-', env->wim); 1423c48fcb47Sblueswir1 #endif 14243a3b925dSblueswir1 cpu_fprintf(f, "fsr: 0x%08x\n", env->fsr); 1425c48fcb47Sblueswir1 } 1426