1e8af50a3Sbellard /* 2e8af50a3Sbellard * sparc helpers 3e8af50a3Sbellard * 483469015Sbellard * Copyright (c) 2003-2005 Fabrice Bellard 5e8af50a3Sbellard * 6e8af50a3Sbellard * This library is free software; you can redistribute it and/or 7e8af50a3Sbellard * modify it under the terms of the GNU Lesser General Public 8e8af50a3Sbellard * License as published by the Free Software Foundation; either 9e8af50a3Sbellard * version 2 of the License, or (at your option) any later version. 10e8af50a3Sbellard * 11e8af50a3Sbellard * This library is distributed in the hope that it will be useful, 12e8af50a3Sbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e8af50a3Sbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e8af50a3Sbellard * Lesser General Public License for more details. 15e8af50a3Sbellard * 16e8af50a3Sbellard * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e8af50a3Sbellard */ 19ee5bbe38Sbellard #include <stdarg.h> 20ee5bbe38Sbellard #include <stdlib.h> 21ee5bbe38Sbellard #include <stdio.h> 22ee5bbe38Sbellard #include <string.h> 23ee5bbe38Sbellard #include <inttypes.h> 24ee5bbe38Sbellard #include <signal.h> 25ee5bbe38Sbellard 26ee5bbe38Sbellard #include "cpu.h" 27ee5bbe38Sbellard #include "exec-all.h" 28ca10f867Saurel32 #include "qemu-common.h" 29e8af50a3Sbellard 30e80cfcfcSbellard //#define DEBUG_MMU 3164a88d5dSblueswir1 //#define DEBUG_FEATURES 32e8af50a3Sbellard 3322548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model); 34c48fcb47Sblueswir1 35e8af50a3Sbellard /* Sparc MMU emulation */ 36e8af50a3Sbellard 37e8af50a3Sbellard /* thread support */ 38e8af50a3Sbellard 39c227f099SAnthony Liguori static spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED; 40e8af50a3Sbellard 41e8af50a3Sbellard void cpu_lock(void) 42e8af50a3Sbellard { 43e8af50a3Sbellard spin_lock(&global_cpu_lock); 44e8af50a3Sbellard } 45e8af50a3Sbellard 46e8af50a3Sbellard void cpu_unlock(void) 47e8af50a3Sbellard { 48e8af50a3Sbellard spin_unlock(&global_cpu_lock); 49e8af50a3Sbellard } 50e8af50a3Sbellard 519d893301Sbellard #if defined(CONFIG_USER_ONLY) 529d893301Sbellard 5322548760Sblueswir1 int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw, 546ebbf390Sj_mayer int mmu_idx, int is_softmmu) 559d893301Sbellard { 56878d3096Sbellard if (rw & 2) 5722548760Sblueswir1 env1->exception_index = TT_TFAULT; 58878d3096Sbellard else 5922548760Sblueswir1 env1->exception_index = TT_DFAULT; 609d893301Sbellard return 1; 619d893301Sbellard } 629d893301Sbellard 639d893301Sbellard #else 64e8af50a3Sbellard 653475187dSbellard #ifndef TARGET_SPARC64 6683469015Sbellard /* 6783469015Sbellard * Sparc V8 Reference MMU (SRMMU) 6883469015Sbellard */ 69e8af50a3Sbellard static const int access_table[8][8] = { 70a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 12, 12 }, 71a764a566Sblueswir1 { 0, 0, 0, 0, 8, 0, 0, 0 }, 72a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 12, 12 }, 73a764a566Sblueswir1 { 8, 8, 0, 0, 0, 8, 0, 0 }, 74a764a566Sblueswir1 { 8, 0, 8, 0, 8, 8, 12, 12 }, 75a764a566Sblueswir1 { 8, 0, 8, 0, 8, 0, 8, 0 }, 76a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 12, 12 }, 77a764a566Sblueswir1 { 8, 8, 8, 0, 8, 8, 8, 0 } 78e8af50a3Sbellard }; 79e8af50a3Sbellard 80227671c9Sbellard static const int perm_table[2][8] = { 81227671c9Sbellard { 82227671c9Sbellard PAGE_READ, 83227671c9Sbellard PAGE_READ | PAGE_WRITE, 84227671c9Sbellard PAGE_READ | PAGE_EXEC, 85227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 86227671c9Sbellard PAGE_EXEC, 87227671c9Sbellard PAGE_READ | PAGE_WRITE, 88227671c9Sbellard PAGE_READ | PAGE_EXEC, 89227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC 90227671c9Sbellard }, 91227671c9Sbellard { 92227671c9Sbellard PAGE_READ, 93227671c9Sbellard PAGE_READ | PAGE_WRITE, 94227671c9Sbellard PAGE_READ | PAGE_EXEC, 95227671c9Sbellard PAGE_READ | PAGE_WRITE | PAGE_EXEC, 96227671c9Sbellard PAGE_EXEC, 97227671c9Sbellard PAGE_READ, 98227671c9Sbellard 0, 99227671c9Sbellard 0, 100227671c9Sbellard } 101e8af50a3Sbellard }; 102e8af50a3Sbellard 103c227f099SAnthony Liguori static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 104c48fcb47Sblueswir1 int *prot, int *access_index, 105c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 106e8af50a3Sbellard { 107e80cfcfcSbellard int access_perms = 0; 108c227f099SAnthony Liguori target_phys_addr_t pde_ptr; 109af7bf89bSbellard uint32_t pde; 1106ebbf390Sj_mayer int error_code = 0, is_dirty, is_user; 111e80cfcfcSbellard unsigned long page_offset; 112e8af50a3Sbellard 1136ebbf390Sj_mayer is_user = mmu_idx == MMU_USER_IDX; 11440ce0a9aSblueswir1 115e8af50a3Sbellard if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */ 11640ce0a9aSblueswir1 // Boot mode: instruction fetches are taken from PROM 1175578ceabSblueswir1 if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) { 11858a770f3Sblueswir1 *physical = env->prom_addr | (address & 0x7ffffULL); 11940ce0a9aSblueswir1 *prot = PAGE_READ | PAGE_EXEC; 12040ce0a9aSblueswir1 return 0; 12140ce0a9aSblueswir1 } 122e80cfcfcSbellard *physical = address; 123227671c9Sbellard *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 124e80cfcfcSbellard return 0; 125e8af50a3Sbellard } 126e8af50a3Sbellard 1277483750dSbellard *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1); 1285dcb6b91Sblueswir1 *physical = 0xffffffffffff0000ULL; 1297483750dSbellard 130e8af50a3Sbellard /* SPARC reference MMU table walk: Context table->L1->L2->PTE */ 131e8af50a3Sbellard /* Context base + context number */ 1323deaeab7Sblueswir1 pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 13349be8030Sbellard pde = ldl_phys(pde_ptr); 134e8af50a3Sbellard 135e8af50a3Sbellard /* Ctx pde */ 136e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 137e80cfcfcSbellard default: 138e8af50a3Sbellard case 0: /* Invalid */ 1397483750dSbellard return 1 << 2; 140e80cfcfcSbellard case 2: /* L0 PTE, maybe should not happen? */ 141e8af50a3Sbellard case 3: /* Reserved */ 1427483750dSbellard return 4 << 2; 143e80cfcfcSbellard case 1: /* L0 PDE */ 144e80cfcfcSbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 14549be8030Sbellard pde = ldl_phys(pde_ptr); 146e80cfcfcSbellard 147e80cfcfcSbellard switch (pde & PTE_ENTRYTYPE_MASK) { 148e80cfcfcSbellard default: 149e80cfcfcSbellard case 0: /* Invalid */ 1507483750dSbellard return (1 << 8) | (1 << 2); 151e80cfcfcSbellard case 3: /* Reserved */ 1527483750dSbellard return (1 << 8) | (4 << 2); 153e8af50a3Sbellard case 1: /* L1 PDE */ 154e80cfcfcSbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 15549be8030Sbellard pde = ldl_phys(pde_ptr); 156e8af50a3Sbellard 157e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 158e80cfcfcSbellard default: 159e8af50a3Sbellard case 0: /* Invalid */ 1607483750dSbellard return (2 << 8) | (1 << 2); 161e8af50a3Sbellard case 3: /* Reserved */ 1627483750dSbellard return (2 << 8) | (4 << 2); 163e8af50a3Sbellard case 1: /* L2 PDE */ 164e80cfcfcSbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 16549be8030Sbellard pde = ldl_phys(pde_ptr); 166e8af50a3Sbellard 167e8af50a3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 168e80cfcfcSbellard default: 169e8af50a3Sbellard case 0: /* Invalid */ 1707483750dSbellard return (3 << 8) | (1 << 2); 171e8af50a3Sbellard case 1: /* PDE, should not happen */ 172e8af50a3Sbellard case 3: /* Reserved */ 1737483750dSbellard return (3 << 8) | (4 << 2); 174e8af50a3Sbellard case 2: /* L3 PTE */ 17577f193daSblueswir1 page_offset = (address & TARGET_PAGE_MASK) & 17677f193daSblueswir1 (TARGET_PAGE_SIZE - 1); 177e8af50a3Sbellard } 178e8af50a3Sbellard break; 179e8af50a3Sbellard case 2: /* L2 PTE */ 180e8af50a3Sbellard page_offset = address & 0x3ffff; 181e8af50a3Sbellard } 182e8af50a3Sbellard break; 183e8af50a3Sbellard case 2: /* L1 PTE */ 184e8af50a3Sbellard page_offset = address & 0xffffff; 185e8af50a3Sbellard } 186e8af50a3Sbellard } 187e8af50a3Sbellard 188698235aaSArtyom Tarasenko /* check access */ 189698235aaSArtyom Tarasenko access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT; 190698235aaSArtyom Tarasenko error_code = access_table[*access_index][access_perms]; 191698235aaSArtyom Tarasenko if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user)) 192698235aaSArtyom Tarasenko return error_code; 193698235aaSArtyom Tarasenko 194e8af50a3Sbellard /* update page modified and dirty bits */ 195b769d8feSbellard is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK); 196e8af50a3Sbellard if (!(pde & PG_ACCESSED_MASK) || is_dirty) { 197e8af50a3Sbellard pde |= PG_ACCESSED_MASK; 198e8af50a3Sbellard if (is_dirty) 199e8af50a3Sbellard pde |= PG_MODIFIED_MASK; 20049be8030Sbellard stl_phys_notdirty(pde_ptr, pde); 201e8af50a3Sbellard } 202e8af50a3Sbellard 203e8af50a3Sbellard /* the page can be put in the TLB */ 204227671c9Sbellard *prot = perm_table[is_user][access_perms]; 205227671c9Sbellard if (!(pde & PG_MODIFIED_MASK)) { 206e8af50a3Sbellard /* only set write access if already dirty... otherwise wait 207e8af50a3Sbellard for dirty access */ 208227671c9Sbellard *prot &= ~PAGE_WRITE; 209e8af50a3Sbellard } 210e8af50a3Sbellard 211e8af50a3Sbellard /* Even if large ptes, we map only one 4KB page in the cache to 212e8af50a3Sbellard avoid filling it too fast */ 213c227f099SAnthony Liguori *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset; 2146f7e9aecSbellard return error_code; 215e80cfcfcSbellard } 216e80cfcfcSbellard 217e80cfcfcSbellard /* Perform address translation */ 218af7bf89bSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 2196ebbf390Sj_mayer int mmu_idx, int is_softmmu) 220e80cfcfcSbellard { 221c227f099SAnthony Liguori target_phys_addr_t paddr; 2225dcb6b91Sblueswir1 target_ulong vaddr; 223e80cfcfcSbellard int error_code = 0, prot, ret = 0, access_index; 224e80cfcfcSbellard 22577f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 22677f193daSblueswir1 address, rw, mmu_idx); 227e80cfcfcSbellard if (error_code == 0) { 2289e61bde5Sbellard vaddr = address & TARGET_PAGE_MASK; 2299e61bde5Sbellard paddr &= TARGET_PAGE_MASK; 2309e61bde5Sbellard #ifdef DEBUG_MMU 2315dcb6b91Sblueswir1 printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr " 2325dcb6b91Sblueswir1 TARGET_FMT_lx "\n", address, paddr, vaddr); 2339e61bde5Sbellard #endif 2346ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 235e8af50a3Sbellard return ret; 236e80cfcfcSbellard } 237e8af50a3Sbellard 238e8af50a3Sbellard if (env->mmuregs[3]) /* Fault status register */ 239e8af50a3Sbellard env->mmuregs[3] = 1; /* overflow (not read before another fault) */ 2407483750dSbellard env->mmuregs[3] |= (access_index << 5) | error_code | 2; 241e8af50a3Sbellard env->mmuregs[4] = address; /* Fault address register */ 242e8af50a3Sbellard 243878d3096Sbellard if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) { 2446f7e9aecSbellard // No fault mode: if a mapping is available, just override 2456f7e9aecSbellard // permissions. If no mapping is available, redirect accesses to 2466f7e9aecSbellard // neverland. Fake/overridden mappings will be flushed when 2476f7e9aecSbellard // switching to normal mode. 2487483750dSbellard vaddr = address & TARGET_PAGE_MASK; 249227671c9Sbellard prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 2506ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 2517483750dSbellard return ret; 2527483750dSbellard } else { 253878d3096Sbellard if (rw & 2) 254878d3096Sbellard env->exception_index = TT_TFAULT; 255878d3096Sbellard else 256878d3096Sbellard env->exception_index = TT_DFAULT; 257878d3096Sbellard return 1; 258e8af50a3Sbellard } 2597483750dSbellard } 26024741ef3Sbellard 26124741ef3Sbellard target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev) 26224741ef3Sbellard { 263c227f099SAnthony Liguori target_phys_addr_t pde_ptr; 26424741ef3Sbellard uint32_t pde; 26524741ef3Sbellard 26624741ef3Sbellard /* Context base + context number */ 267c227f099SAnthony Liguori pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) + 2685dcb6b91Sblueswir1 (env->mmuregs[2] << 2); 26924741ef3Sbellard pde = ldl_phys(pde_ptr); 27024741ef3Sbellard 27124741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 27224741ef3Sbellard default: 27324741ef3Sbellard case 0: /* Invalid */ 27424741ef3Sbellard case 2: /* PTE, maybe should not happen? */ 27524741ef3Sbellard case 3: /* Reserved */ 27624741ef3Sbellard return 0; 27724741ef3Sbellard case 1: /* L1 PDE */ 27824741ef3Sbellard if (mmulev == 3) 27924741ef3Sbellard return pde; 28024741ef3Sbellard pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4); 28124741ef3Sbellard pde = ldl_phys(pde_ptr); 28224741ef3Sbellard 28324741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 28424741ef3Sbellard default: 28524741ef3Sbellard case 0: /* Invalid */ 28624741ef3Sbellard case 3: /* Reserved */ 28724741ef3Sbellard return 0; 28824741ef3Sbellard case 2: /* L1 PTE */ 28924741ef3Sbellard return pde; 29024741ef3Sbellard case 1: /* L2 PDE */ 29124741ef3Sbellard if (mmulev == 2) 29224741ef3Sbellard return pde; 29324741ef3Sbellard pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4); 29424741ef3Sbellard pde = ldl_phys(pde_ptr); 29524741ef3Sbellard 29624741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 29724741ef3Sbellard default: 29824741ef3Sbellard case 0: /* Invalid */ 29924741ef3Sbellard case 3: /* Reserved */ 30024741ef3Sbellard return 0; 30124741ef3Sbellard case 2: /* L2 PTE */ 30224741ef3Sbellard return pde; 30324741ef3Sbellard case 1: /* L3 PDE */ 30424741ef3Sbellard if (mmulev == 1) 30524741ef3Sbellard return pde; 30624741ef3Sbellard pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4); 30724741ef3Sbellard pde = ldl_phys(pde_ptr); 30824741ef3Sbellard 30924741ef3Sbellard switch (pde & PTE_ENTRYTYPE_MASK) { 31024741ef3Sbellard default: 31124741ef3Sbellard case 0: /* Invalid */ 31224741ef3Sbellard case 1: /* PDE, should not happen */ 31324741ef3Sbellard case 3: /* Reserved */ 31424741ef3Sbellard return 0; 31524741ef3Sbellard case 2: /* L3 PTE */ 31624741ef3Sbellard return pde; 31724741ef3Sbellard } 31824741ef3Sbellard } 31924741ef3Sbellard } 32024741ef3Sbellard } 32124741ef3Sbellard return 0; 32224741ef3Sbellard } 32324741ef3Sbellard 32424741ef3Sbellard #ifdef DEBUG_MMU 32524741ef3Sbellard void dump_mmu(CPUState *env) 32624741ef3Sbellard { 32724741ef3Sbellard target_ulong va, va1, va2; 32824741ef3Sbellard unsigned int n, m, o; 329c227f099SAnthony Liguori target_phys_addr_t pde_ptr, pa; 33024741ef3Sbellard uint32_t pde; 33124741ef3Sbellard 33224741ef3Sbellard printf("MMU dump:\n"); 33324741ef3Sbellard pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2); 33424741ef3Sbellard pde = ldl_phys(pde_ptr); 3355dcb6b91Sblueswir1 printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n", 336c227f099SAnthony Liguori (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]); 33724741ef3Sbellard for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) { 3385dcb6b91Sblueswir1 pde = mmu_probe(env, va, 2); 3395dcb6b91Sblueswir1 if (pde) { 34024741ef3Sbellard pa = cpu_get_phys_page_debug(env, va); 3415dcb6b91Sblueswir1 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3425dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va, pa, pde); 34324741ef3Sbellard for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) { 3445dcb6b91Sblueswir1 pde = mmu_probe(env, va1, 1); 3455dcb6b91Sblueswir1 if (pde) { 34624741ef3Sbellard pa = cpu_get_phys_page_debug(env, va1); 3475dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx 3485dcb6b91Sblueswir1 " PDE: " TARGET_FMT_lx "\n", va1, pa, pde); 34924741ef3Sbellard for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) { 3505dcb6b91Sblueswir1 pde = mmu_probe(env, va2, 0); 3515dcb6b91Sblueswir1 if (pde) { 35224741ef3Sbellard pa = cpu_get_phys_page_debug(env, va2); 3535dcb6b91Sblueswir1 printf(" VA: " TARGET_FMT_lx ", PA: " 3545dcb6b91Sblueswir1 TARGET_FMT_plx " PTE: " TARGET_FMT_lx "\n", 3555dcb6b91Sblueswir1 va2, pa, pde); 35624741ef3Sbellard } 35724741ef3Sbellard } 35824741ef3Sbellard } 35924741ef3Sbellard } 36024741ef3Sbellard } 36124741ef3Sbellard } 36224741ef3Sbellard printf("MMU dump ends\n"); 36324741ef3Sbellard } 36424741ef3Sbellard #endif /* DEBUG_MMU */ 36524741ef3Sbellard 36624741ef3Sbellard #else /* !TARGET_SPARC64 */ 367e8807b14SIgor Kovalenko 368e8807b14SIgor Kovalenko // 41 bit physical address space 369c227f099SAnthony Liguori static inline target_phys_addr_t ultrasparc_truncate_physical(uint64_t x) 370e8807b14SIgor Kovalenko { 371e8807b14SIgor Kovalenko return x & 0x1ffffffffffULL; 372e8807b14SIgor Kovalenko } 373e8807b14SIgor Kovalenko 37483469015Sbellard /* 37583469015Sbellard * UltraSparc IIi I/DMMUs 37683469015Sbellard */ 3773475187dSbellard 378536ba015SIgor Kovalenko static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask) 379536ba015SIgor Kovalenko { 380536ba015SIgor Kovalenko return (x & mask) == (y & mask); 3813475187dSbellard } 3823475187dSbellard 383536ba015SIgor Kovalenko // Returns true if TTE tag is valid and matches virtual address value in context 384536ba015SIgor Kovalenko // requires virtual address mask value calculated from TTE entry size 3856e8e7d4cSIgor Kovalenko static inline int ultrasparc_tag_match(SparcTLBEntry *tlb, 386536ba015SIgor Kovalenko uint64_t address, uint64_t context, 3872a90358fSBlue Swirl target_phys_addr_t *physical, 3882a90358fSBlue Swirl int is_nucleus) 389536ba015SIgor Kovalenko { 390536ba015SIgor Kovalenko uint64_t mask; 391536ba015SIgor Kovalenko 3926e8e7d4cSIgor Kovalenko switch ((tlb->tte >> 61) & 3) { 3933475187dSbellard default: 39483469015Sbellard case 0x0: // 8k 3953475187dSbellard mask = 0xffffffffffffe000ULL; 3963475187dSbellard break; 39783469015Sbellard case 0x1: // 64k 3983475187dSbellard mask = 0xffffffffffff0000ULL; 3993475187dSbellard break; 40083469015Sbellard case 0x2: // 512k 4013475187dSbellard mask = 0xfffffffffff80000ULL; 4023475187dSbellard break; 40383469015Sbellard case 0x3: // 4M 4043475187dSbellard mask = 0xffffffffffc00000ULL; 4053475187dSbellard break; 4063475187dSbellard } 407536ba015SIgor Kovalenko 408536ba015SIgor Kovalenko // valid, context match, virtual address match? 409f707726eSIgor Kovalenko if (TTE_IS_VALID(tlb->tte) && 4102a90358fSBlue Swirl ((is_nucleus && compare_masked(0, tlb->tag, 0x1fff)) 4112a90358fSBlue Swirl || TTE_IS_GLOBAL(tlb->tte) || compare_masked(context, tlb->tag, 0x1fff)) 4122a90358fSBlue Swirl && compare_masked(address, tlb->tag, mask)) 413536ba015SIgor Kovalenko { 414536ba015SIgor Kovalenko // decode physical address 4156e8e7d4cSIgor Kovalenko *physical = ((tlb->tte & mask) | (address & ~mask)) & 0x1ffffffe000ULL; 416536ba015SIgor Kovalenko return 1; 417536ba015SIgor Kovalenko } 418536ba015SIgor Kovalenko 419536ba015SIgor Kovalenko return 0; 420536ba015SIgor Kovalenko } 421536ba015SIgor Kovalenko 422536ba015SIgor Kovalenko static int get_physical_address_data(CPUState *env, 423c227f099SAnthony Liguori target_phys_addr_t *physical, int *prot, 424536ba015SIgor Kovalenko target_ulong address, int rw, int is_user) 425536ba015SIgor Kovalenko { 426536ba015SIgor Kovalenko unsigned int i; 427536ba015SIgor Kovalenko uint64_t context; 4282a90358fSBlue Swirl int is_nucleus; 429536ba015SIgor Kovalenko 430536ba015SIgor Kovalenko if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */ 431536ba015SIgor Kovalenko *physical = ultrasparc_truncate_physical(address); 432536ba015SIgor Kovalenko *prot = PAGE_READ | PAGE_WRITE; 433536ba015SIgor Kovalenko return 0; 434536ba015SIgor Kovalenko } 435536ba015SIgor Kovalenko 4366e8e7d4cSIgor Kovalenko context = env->dmmu.mmu_primary_context & 0x1fff; 4372a90358fSBlue Swirl is_nucleus = env->tl > 0; 438536ba015SIgor Kovalenko 439536ba015SIgor Kovalenko for (i = 0; i < 64; i++) { 440afdf8109Sblueswir1 // ctx match, vaddr match, valid? 4416e8e7d4cSIgor Kovalenko if (ultrasparc_tag_match(&env->dtlb[i], 4422a90358fSBlue Swirl address, context, physical, 4432a90358fSBlue Swirl is_nucleus)) { 444afdf8109Sblueswir1 // access ok? 4456e8e7d4cSIgor Kovalenko if (((env->dtlb[i].tte & 0x4) && is_user) || 4466e8e7d4cSIgor Kovalenko (!(env->dtlb[i].tte & 0x2) && (rw == 1))) { 4476e8e7d4cSIgor Kovalenko uint8_t fault_type = 0; 4486e8e7d4cSIgor Kovalenko 4496e8e7d4cSIgor Kovalenko if ((env->dtlb[i].tte & 0x4) && is_user) { 4506e8e7d4cSIgor Kovalenko fault_type |= 1; /* privilege violation */ 4516e8e7d4cSIgor Kovalenko } 4526e8e7d4cSIgor Kovalenko 4536e8e7d4cSIgor Kovalenko if (env->dmmu.sfsr & 1) /* Fault status register */ 4546e8e7d4cSIgor Kovalenko env->dmmu.sfsr = 2; /* overflow (not read before 45577f193daSblueswir1 another fault) */ 4566e8e7d4cSIgor Kovalenko 4576e8e7d4cSIgor Kovalenko env->dmmu.sfsr |= (is_user << 3) | ((rw == 1) << 2) | 1; 4586e8e7d4cSIgor Kovalenko 4596e8e7d4cSIgor Kovalenko env->dmmu.sfsr |= (fault_type << 7); 4606e8e7d4cSIgor Kovalenko 4616e8e7d4cSIgor Kovalenko env->dmmu.sfar = address; /* Fault address register */ 4623475187dSbellard env->exception_index = TT_DFAULT; 46383469015Sbellard #ifdef DEBUG_MMU 46426a76461Sbellard printf("DFAULT at 0x%" PRIx64 "\n", address); 46583469015Sbellard #endif 4663475187dSbellard return 1; 4673475187dSbellard } 4683475187dSbellard *prot = PAGE_READ; 4696e8e7d4cSIgor Kovalenko if (env->dtlb[i].tte & 0x2) 4703475187dSbellard *prot |= PAGE_WRITE; 471f707726eSIgor Kovalenko TTE_SET_USED(env->dtlb[i].tte); 4723475187dSbellard return 0; 4733475187dSbellard } 4743475187dSbellard } 47583469015Sbellard #ifdef DEBUG_MMU 47626a76461Sbellard printf("DMISS at 0x%" PRIx64 "\n", address); 47783469015Sbellard #endif 4786e8e7d4cSIgor Kovalenko env->dmmu.tag_access = (address & ~0x1fffULL) | context; 47983469015Sbellard env->exception_index = TT_DMISS; 4803475187dSbellard return 1; 4813475187dSbellard } 4823475187dSbellard 48377f193daSblueswir1 static int get_physical_address_code(CPUState *env, 484c227f099SAnthony Liguori target_phys_addr_t *physical, int *prot, 48522548760Sblueswir1 target_ulong address, int is_user) 4863475187dSbellard { 4873475187dSbellard unsigned int i; 488536ba015SIgor Kovalenko uint64_t context; 4892a90358fSBlue Swirl int is_nucleus; 4903475187dSbellard 491e8807b14SIgor Kovalenko if ((env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0) { 492e8807b14SIgor Kovalenko /* IMMU disabled */ 493e8807b14SIgor Kovalenko *physical = ultrasparc_truncate_physical(address); 494227671c9Sbellard *prot = PAGE_EXEC; 4953475187dSbellard return 0; 4963475187dSbellard } 49783469015Sbellard 4986e8e7d4cSIgor Kovalenko context = env->dmmu.mmu_primary_context & 0x1fff; 4992a90358fSBlue Swirl is_nucleus = env->tl > 0; 500536ba015SIgor Kovalenko 5013475187dSbellard for (i = 0; i < 64; i++) { 502afdf8109Sblueswir1 // ctx match, vaddr match, valid? 5036e8e7d4cSIgor Kovalenko if (ultrasparc_tag_match(&env->itlb[i], 5042a90358fSBlue Swirl address, context, physical, 5052a90358fSBlue Swirl is_nucleus)) { 506afdf8109Sblueswir1 // access ok? 5076e8e7d4cSIgor Kovalenko if ((env->itlb[i].tte & 0x4) && is_user) { 5086e8e7d4cSIgor Kovalenko if (env->immu.sfsr) /* Fault status register */ 5096e8e7d4cSIgor Kovalenko env->immu.sfsr = 2; /* overflow (not read before 51077f193daSblueswir1 another fault) */ 5116e8e7d4cSIgor Kovalenko env->immu.sfsr |= (is_user << 3) | 1; 5123475187dSbellard env->exception_index = TT_TFAULT; 51383469015Sbellard #ifdef DEBUG_MMU 51426a76461Sbellard printf("TFAULT at 0x%" PRIx64 "\n", address); 51583469015Sbellard #endif 5163475187dSbellard return 1; 5173475187dSbellard } 518227671c9Sbellard *prot = PAGE_EXEC; 519f707726eSIgor Kovalenko TTE_SET_USED(env->itlb[i].tte); 5203475187dSbellard return 0; 5213475187dSbellard } 5223475187dSbellard } 52383469015Sbellard #ifdef DEBUG_MMU 52426a76461Sbellard printf("TMISS at 0x%" PRIx64 "\n", address); 52583469015Sbellard #endif 5267ab463cbSBlue Swirl /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */ 5276e8e7d4cSIgor Kovalenko env->immu.tag_access = (address & ~0x1fffULL) | context; 52883469015Sbellard env->exception_index = TT_TMISS; 5293475187dSbellard return 1; 5303475187dSbellard } 5313475187dSbellard 532c227f099SAnthony Liguori static int get_physical_address(CPUState *env, target_phys_addr_t *physical, 533c48fcb47Sblueswir1 int *prot, int *access_index, 534c48fcb47Sblueswir1 target_ulong address, int rw, int mmu_idx) 5353475187dSbellard { 5366ebbf390Sj_mayer int is_user = mmu_idx == MMU_USER_IDX; 5376ebbf390Sj_mayer 5383475187dSbellard if (rw == 2) 53922548760Sblueswir1 return get_physical_address_code(env, physical, prot, address, 54022548760Sblueswir1 is_user); 5413475187dSbellard else 54222548760Sblueswir1 return get_physical_address_data(env, physical, prot, address, rw, 54322548760Sblueswir1 is_user); 5443475187dSbellard } 5453475187dSbellard 5463475187dSbellard /* Perform address translation */ 5473475187dSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, 5486ebbf390Sj_mayer int mmu_idx, int is_softmmu) 5493475187dSbellard { 55083469015Sbellard target_ulong virt_addr, vaddr; 551c227f099SAnthony Liguori target_phys_addr_t paddr; 5523475187dSbellard int error_code = 0, prot, ret = 0, access_index; 5533475187dSbellard 55477f193daSblueswir1 error_code = get_physical_address(env, &paddr, &prot, &access_index, 55577f193daSblueswir1 address, rw, mmu_idx); 5563475187dSbellard if (error_code == 0) { 5573475187dSbellard virt_addr = address & TARGET_PAGE_MASK; 55877f193daSblueswir1 vaddr = virt_addr + ((address & TARGET_PAGE_MASK) & 55977f193daSblueswir1 (TARGET_PAGE_SIZE - 1)); 56083469015Sbellard #ifdef DEBUG_MMU 56177f193daSblueswir1 printf("Translate at 0x%" PRIx64 " -> 0x%" PRIx64 ", vaddr 0x%" PRIx64 56277f193daSblueswir1 "\n", address, paddr, vaddr); 56383469015Sbellard #endif 5646ebbf390Sj_mayer ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); 5653475187dSbellard return ret; 5663475187dSbellard } 5673475187dSbellard // XXX 5683475187dSbellard return 1; 5693475187dSbellard } 5703475187dSbellard 57183469015Sbellard #ifdef DEBUG_MMU 57283469015Sbellard void dump_mmu(CPUState *env) 57383469015Sbellard { 57483469015Sbellard unsigned int i; 57583469015Sbellard const char *mask; 57683469015Sbellard 57777f193daSblueswir1 printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" PRId64 "\n", 5786e8e7d4cSIgor Kovalenko env->dmmu.mmu_primary_context, env->dmmu.mmu_secondary_context); 57983469015Sbellard if ((env->lsu & DMMU_E) == 0) { 58083469015Sbellard printf("DMMU disabled\n"); 58183469015Sbellard } else { 58283469015Sbellard printf("DMMU dump:\n"); 58383469015Sbellard for (i = 0; i < 64; i++) { 58431a68d57SBlue Swirl switch ((env->dtlb[i].tte >> 61) & 3) { 58583469015Sbellard default: 58683469015Sbellard case 0x0: 58783469015Sbellard mask = " 8k"; 58883469015Sbellard break; 58983469015Sbellard case 0x1: 59083469015Sbellard mask = " 64k"; 59183469015Sbellard break; 59283469015Sbellard case 0x2: 59383469015Sbellard mask = "512k"; 59483469015Sbellard break; 59583469015Sbellard case 0x3: 59683469015Sbellard mask = " 4M"; 59783469015Sbellard break; 59883469015Sbellard } 59931a68d57SBlue Swirl if ((env->dtlb[i].tte & 0x8000000000000000ULL) != 0) { 60031a68d57SBlue Swirl printf("[%02u] VA: %" PRIx64 ", PA: %" PRIx64 6012a90358fSBlue Swirl ", %s, %s, %s, %s, ctx %" PRId64 " %s\n", 6026e8e7d4cSIgor Kovalenko i, 60331a68d57SBlue Swirl env->dtlb[i].tag & (uint64_t)~0x1fffULL, 60431a68d57SBlue Swirl env->dtlb[i].tte & (uint64_t)0x1ffffffe000ULL, 60583469015Sbellard mask, 60631a68d57SBlue Swirl env->dtlb[i].tte & 0x4? "priv": "user", 60731a68d57SBlue Swirl env->dtlb[i].tte & 0x2? "RW": "RO", 60831a68d57SBlue Swirl env->dtlb[i].tte & 0x40? "locked": "unlocked", 6092a90358fSBlue Swirl env->dtlb[i].tag & (uint64_t)0x1fffULL, 6102a90358fSBlue Swirl TTE_IS_GLOBAL(env->dtlb[i].tag)? "global" : "local"); 61183469015Sbellard } 61283469015Sbellard } 61383469015Sbellard } 61483469015Sbellard if ((env->lsu & IMMU_E) == 0) { 61583469015Sbellard printf("IMMU disabled\n"); 61683469015Sbellard } else { 61783469015Sbellard printf("IMMU dump:\n"); 61883469015Sbellard for (i = 0; i < 64; i++) { 61931a68d57SBlue Swirl switch ((env->itlb[i].tte >> 61) & 3) { 62083469015Sbellard default: 62183469015Sbellard case 0x0: 62283469015Sbellard mask = " 8k"; 62383469015Sbellard break; 62483469015Sbellard case 0x1: 62583469015Sbellard mask = " 64k"; 62683469015Sbellard break; 62783469015Sbellard case 0x2: 62883469015Sbellard mask = "512k"; 62983469015Sbellard break; 63083469015Sbellard case 0x3: 63183469015Sbellard mask = " 4M"; 63283469015Sbellard break; 63383469015Sbellard } 63431a68d57SBlue Swirl if ((env->itlb[i].tte & 0x8000000000000000ULL) != 0) { 63531a68d57SBlue Swirl printf("[%02u] VA: %" PRIx64 ", PA: %" PRIx64 6362a90358fSBlue Swirl ", %s, %s, %s, ctx %" PRId64 " %s\n", 6376e8e7d4cSIgor Kovalenko i, 6386e8e7d4cSIgor Kovalenko env->itlb[i].tag & (uint64_t)~0x1fffULL, 63931a68d57SBlue Swirl env->itlb[i].tte & (uint64_t)0x1ffffffe000ULL, 64083469015Sbellard mask, 64131a68d57SBlue Swirl env->itlb[i].tte & 0x4? "priv": "user", 64231a68d57SBlue Swirl env->itlb[i].tte & 0x40? "locked": "unlocked", 6432a90358fSBlue Swirl env->itlb[i].tag & (uint64_t)0x1fffULL, 6442a90358fSBlue Swirl TTE_IS_GLOBAL(env->itlb[i].tag)? "global" : "local"); 64583469015Sbellard } 64683469015Sbellard } 64783469015Sbellard } 64883469015Sbellard } 64924741ef3Sbellard #endif /* DEBUG_MMU */ 65024741ef3Sbellard 65124741ef3Sbellard #endif /* TARGET_SPARC64 */ 65224741ef3Sbellard #endif /* !CONFIG_USER_ONLY */ 65324741ef3Sbellard 654c48fcb47Sblueswir1 6554fcc562bSPaul Brook #if !defined(CONFIG_USER_ONLY) 656c227f099SAnthony Liguori target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) 657c48fcb47Sblueswir1 { 658c227f099SAnthony Liguori target_phys_addr_t phys_addr; 659c48fcb47Sblueswir1 int prot, access_index; 660c48fcb47Sblueswir1 661c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 662c48fcb47Sblueswir1 MMU_KERNEL_IDX) != 0) 663c48fcb47Sblueswir1 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 664c48fcb47Sblueswir1 0, MMU_KERNEL_IDX) != 0) 665c48fcb47Sblueswir1 return -1; 666c48fcb47Sblueswir1 if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED) 667c48fcb47Sblueswir1 return -1; 668c48fcb47Sblueswir1 return phys_addr; 669c48fcb47Sblueswir1 } 670c48fcb47Sblueswir1 #endif 671c48fcb47Sblueswir1 672c48fcb47Sblueswir1 void cpu_reset(CPUSPARCState *env) 673c48fcb47Sblueswir1 { 674eca1bdf4Saliguori if (qemu_loglevel_mask(CPU_LOG_RESET)) { 675eca1bdf4Saliguori qemu_log("CPU Reset (CPU %d)\n", env->cpu_index); 676eca1bdf4Saliguori log_cpu_state(env, 0); 677eca1bdf4Saliguori } 678eca1bdf4Saliguori 679c48fcb47Sblueswir1 tlb_flush(env, 1); 680c48fcb47Sblueswir1 env->cwp = 0; 6815210977aSIgor Kovalenko #ifndef TARGET_SPARC64 682c48fcb47Sblueswir1 env->wim = 1; 6835210977aSIgor Kovalenko #endif 684c48fcb47Sblueswir1 env->regwptr = env->regbase + (env->cwp * 16); 6856b743278SBlue Swirl CC_OP = CC_OP_FLAGS; 686c48fcb47Sblueswir1 #if defined(CONFIG_USER_ONLY) 687c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 6881a14026eSblueswir1 env->cleanwin = env->nwindows - 2; 6891a14026eSblueswir1 env->cansave = env->nwindows - 2; 690c48fcb47Sblueswir1 env->pstate = PS_RMO | PS_PEF | PS_IE; 691c48fcb47Sblueswir1 env->asi = 0x82; // Primary no-fault 692c48fcb47Sblueswir1 #endif 693c48fcb47Sblueswir1 #else 6945210977aSIgor Kovalenko #if !defined(TARGET_SPARC64) 695c48fcb47Sblueswir1 env->psret = 0; 6965210977aSIgor Kovalenko #endif 697c48fcb47Sblueswir1 env->psrs = 1; 698c48fcb47Sblueswir1 env->psrps = 1; 699c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 7008194f35aSIgor Kovalenko env->pstate = PS_PRIV|PS_RED|PS_PEF|PS_AG; 701c48fcb47Sblueswir1 env->hpstate = HS_PRIV; 7028194f35aSIgor Kovalenko env->tl = env->maxtl; 7038194f35aSIgor Kovalenko cpu_tsptr(env)->tt = TT_POWER_ON_RESET; 704415fc906Sblueswir1 env->lsu = 0; 705c48fcb47Sblueswir1 #else 706c48fcb47Sblueswir1 env->mmuregs[0] &= ~(MMU_E | MMU_NF); 7075578ceabSblueswir1 env->mmuregs[0] |= env->def->mmu_bm; 708c48fcb47Sblueswir1 #endif 709e87231d4Sblueswir1 env->pc = 0; 710c48fcb47Sblueswir1 env->npc = env->pc + 4; 711c48fcb47Sblueswir1 #endif 712c48fcb47Sblueswir1 } 713c48fcb47Sblueswir1 71464a88d5dSblueswir1 static int cpu_sparc_register(CPUSPARCState *env, const char *cpu_model) 715c48fcb47Sblueswir1 { 71664a88d5dSblueswir1 sparc_def_t def1, *def = &def1; 717c48fcb47Sblueswir1 71864a88d5dSblueswir1 if (cpu_sparc_find_by_name(def, cpu_model) < 0) 71964a88d5dSblueswir1 return -1; 720c48fcb47Sblueswir1 7215578ceabSblueswir1 env->def = qemu_mallocz(sizeof(*def)); 7225578ceabSblueswir1 memcpy(env->def, def, sizeof(*def)); 7235578ceabSblueswir1 #if defined(CONFIG_USER_ONLY) 7245578ceabSblueswir1 if ((env->def->features & CPU_FEATURE_FLOAT)) 7255578ceabSblueswir1 env->def->features |= CPU_FEATURE_FLOAT128; 7265578ceabSblueswir1 #endif 727c48fcb47Sblueswir1 env->cpu_model_str = cpu_model; 728c48fcb47Sblueswir1 env->version = def->iu_version; 729c48fcb47Sblueswir1 env->fsr = def->fpu_version; 7301a14026eSblueswir1 env->nwindows = def->nwindows; 731c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 732c48fcb47Sblueswir1 env->mmuregs[0] |= def->mmu_version; 733c48fcb47Sblueswir1 cpu_sparc_set_id(env, 0); 734963262deSblueswir1 env->mxccregs[7] |= def->mxcc_version; 7351a14026eSblueswir1 #else 736fb79ceb9Sblueswir1 env->mmu_version = def->mmu_version; 737c19148bdSblueswir1 env->maxtl = def->maxtl; 738c19148bdSblueswir1 env->version |= def->maxtl << 8; 7391a14026eSblueswir1 env->version |= def->nwindows - 1; 740c48fcb47Sblueswir1 #endif 74164a88d5dSblueswir1 return 0; 74264a88d5dSblueswir1 } 74364a88d5dSblueswir1 74464a88d5dSblueswir1 static void cpu_sparc_close(CPUSPARCState *env) 74564a88d5dSblueswir1 { 7465578ceabSblueswir1 free(env->def); 74764a88d5dSblueswir1 free(env); 74864a88d5dSblueswir1 } 74964a88d5dSblueswir1 75064a88d5dSblueswir1 CPUSPARCState *cpu_sparc_init(const char *cpu_model) 75164a88d5dSblueswir1 { 75264a88d5dSblueswir1 CPUSPARCState *env; 75364a88d5dSblueswir1 75464a88d5dSblueswir1 env = qemu_mallocz(sizeof(CPUSPARCState)); 75564a88d5dSblueswir1 cpu_exec_init(env); 756c48fcb47Sblueswir1 757c48fcb47Sblueswir1 gen_intermediate_code_init(env); 758c48fcb47Sblueswir1 75964a88d5dSblueswir1 if (cpu_sparc_register(env, cpu_model) < 0) { 76064a88d5dSblueswir1 cpu_sparc_close(env); 76164a88d5dSblueswir1 return NULL; 76264a88d5dSblueswir1 } 7630bf46a40Saliguori qemu_init_vcpu(env); 764c48fcb47Sblueswir1 765c48fcb47Sblueswir1 return env; 766c48fcb47Sblueswir1 } 767c48fcb47Sblueswir1 768c48fcb47Sblueswir1 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu) 769c48fcb47Sblueswir1 { 770c48fcb47Sblueswir1 #if !defined(TARGET_SPARC64) 771c48fcb47Sblueswir1 env->mxccregs[7] = ((cpu + 8) & 0xf) << 24; 772c48fcb47Sblueswir1 #endif 773c48fcb47Sblueswir1 } 774c48fcb47Sblueswir1 775c48fcb47Sblueswir1 static const sparc_def_t sparc_defs[] = { 776c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 777c48fcb47Sblueswir1 { 778c48fcb47Sblueswir1 .name = "Fujitsu Sparc64", 779c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)), 780c48fcb47Sblueswir1 .fpu_version = 0x00000000, 781fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7821a14026eSblueswir1 .nwindows = 4, 783c19148bdSblueswir1 .maxtl = 4, 78464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 785c48fcb47Sblueswir1 }, 786c48fcb47Sblueswir1 { 787c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 III", 788c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)), 789c48fcb47Sblueswir1 .fpu_version = 0x00000000, 790fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 7911a14026eSblueswir1 .nwindows = 5, 792c19148bdSblueswir1 .maxtl = 4, 79364a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 794c48fcb47Sblueswir1 }, 795c48fcb47Sblueswir1 { 796c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 IV", 797c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)), 798c48fcb47Sblueswir1 .fpu_version = 0x00000000, 799fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8001a14026eSblueswir1 .nwindows = 8, 801c19148bdSblueswir1 .maxtl = 5, 80264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 803c48fcb47Sblueswir1 }, 804c48fcb47Sblueswir1 { 805c48fcb47Sblueswir1 .name = "Fujitsu Sparc64 V", 806c19148bdSblueswir1 .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)), 807c48fcb47Sblueswir1 .fpu_version = 0x00000000, 808fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8091a14026eSblueswir1 .nwindows = 8, 810c19148bdSblueswir1 .maxtl = 5, 81164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 812c48fcb47Sblueswir1 }, 813c48fcb47Sblueswir1 { 814c48fcb47Sblueswir1 .name = "TI UltraSparc I", 815c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 816c48fcb47Sblueswir1 .fpu_version = 0x00000000, 817fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8181a14026eSblueswir1 .nwindows = 8, 819c19148bdSblueswir1 .maxtl = 5, 82064a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 821c48fcb47Sblueswir1 }, 822c48fcb47Sblueswir1 { 823c48fcb47Sblueswir1 .name = "TI UltraSparc II", 824c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)), 825c48fcb47Sblueswir1 .fpu_version = 0x00000000, 826fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8271a14026eSblueswir1 .nwindows = 8, 828c19148bdSblueswir1 .maxtl = 5, 82964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 830c48fcb47Sblueswir1 }, 831c48fcb47Sblueswir1 { 832c48fcb47Sblueswir1 .name = "TI UltraSparc IIi", 833c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)), 834c48fcb47Sblueswir1 .fpu_version = 0x00000000, 835fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8361a14026eSblueswir1 .nwindows = 8, 837c19148bdSblueswir1 .maxtl = 5, 83864a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 839c48fcb47Sblueswir1 }, 840c48fcb47Sblueswir1 { 841c48fcb47Sblueswir1 .name = "TI UltraSparc IIe", 842c19148bdSblueswir1 .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)), 843c48fcb47Sblueswir1 .fpu_version = 0x00000000, 844fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8451a14026eSblueswir1 .nwindows = 8, 846c19148bdSblueswir1 .maxtl = 5, 84764a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 848c48fcb47Sblueswir1 }, 849c48fcb47Sblueswir1 { 850c48fcb47Sblueswir1 .name = "Sun UltraSparc III", 851c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)), 852c48fcb47Sblueswir1 .fpu_version = 0x00000000, 853fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8541a14026eSblueswir1 .nwindows = 8, 855c19148bdSblueswir1 .maxtl = 5, 85664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 857c48fcb47Sblueswir1 }, 858c48fcb47Sblueswir1 { 859c48fcb47Sblueswir1 .name = "Sun UltraSparc III Cu", 860c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)), 861c48fcb47Sblueswir1 .fpu_version = 0x00000000, 862fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 8631a14026eSblueswir1 .nwindows = 8, 864c19148bdSblueswir1 .maxtl = 5, 86564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 866c48fcb47Sblueswir1 }, 867c48fcb47Sblueswir1 { 868c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi", 869c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)), 870c48fcb47Sblueswir1 .fpu_version = 0x00000000, 871fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8721a14026eSblueswir1 .nwindows = 8, 873c19148bdSblueswir1 .maxtl = 5, 87464a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 875c48fcb47Sblueswir1 }, 876c48fcb47Sblueswir1 { 877c48fcb47Sblueswir1 .name = "Sun UltraSparc IV", 878c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)), 879c48fcb47Sblueswir1 .fpu_version = 0x00000000, 880fb79ceb9Sblueswir1 .mmu_version = mmu_us_4, 8811a14026eSblueswir1 .nwindows = 8, 882c19148bdSblueswir1 .maxtl = 5, 88364a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 884c48fcb47Sblueswir1 }, 885c48fcb47Sblueswir1 { 886c48fcb47Sblueswir1 .name = "Sun UltraSparc IV+", 887c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)), 888c48fcb47Sblueswir1 .fpu_version = 0x00000000, 889fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 8901a14026eSblueswir1 .nwindows = 8, 891c19148bdSblueswir1 .maxtl = 5, 892fb79ceb9Sblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT, 893c48fcb47Sblueswir1 }, 894c48fcb47Sblueswir1 { 895c48fcb47Sblueswir1 .name = "Sun UltraSparc IIIi+", 896c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)), 897c48fcb47Sblueswir1 .fpu_version = 0x00000000, 898fb79ceb9Sblueswir1 .mmu_version = mmu_us_3, 8991a14026eSblueswir1 .nwindows = 8, 900c19148bdSblueswir1 .maxtl = 5, 90164a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 902c48fcb47Sblueswir1 }, 903c48fcb47Sblueswir1 { 904c7ba218dSblueswir1 .name = "Sun UltraSparc T1", 905c7ba218dSblueswir1 // defined in sparc_ifu_fdp.v and ctu.h 906c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)), 907c7ba218dSblueswir1 .fpu_version = 0x00000000, 908c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 909c7ba218dSblueswir1 .nwindows = 8, 910c19148bdSblueswir1 .maxtl = 6, 911c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 912c7ba218dSblueswir1 | CPU_FEATURE_GL, 913c7ba218dSblueswir1 }, 914c7ba218dSblueswir1 { 915c7ba218dSblueswir1 .name = "Sun UltraSparc T2", 916c7ba218dSblueswir1 // defined in tlu_asi_ctl.v and n2_revid_cust.v 917c19148bdSblueswir1 .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)), 918c7ba218dSblueswir1 .fpu_version = 0x00000000, 919c7ba218dSblueswir1 .mmu_version = mmu_sun4v, 920c7ba218dSblueswir1 .nwindows = 8, 921c19148bdSblueswir1 .maxtl = 6, 922c7ba218dSblueswir1 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 923c7ba218dSblueswir1 | CPU_FEATURE_GL, 924c7ba218dSblueswir1 }, 925c7ba218dSblueswir1 { 926c48fcb47Sblueswir1 .name = "NEC UltraSparc I", 927c19148bdSblueswir1 .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 928c48fcb47Sblueswir1 .fpu_version = 0x00000000, 929fb79ceb9Sblueswir1 .mmu_version = mmu_us_12, 9301a14026eSblueswir1 .nwindows = 8, 931c19148bdSblueswir1 .maxtl = 5, 93264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 933c48fcb47Sblueswir1 }, 934c48fcb47Sblueswir1 #else 935c48fcb47Sblueswir1 { 936c48fcb47Sblueswir1 .name = "Fujitsu MB86900", 937c48fcb47Sblueswir1 .iu_version = 0x00 << 24, /* Impl 0, ver 0 */ 938c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 939c48fcb47Sblueswir1 .mmu_version = 0x00 << 24, /* Impl 0, ver 0 */ 940c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 941c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 942c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 943c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 944c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9451a14026eSblueswir1 .nwindows = 7, 946e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_FSMULD, 947c48fcb47Sblueswir1 }, 948c48fcb47Sblueswir1 { 949c48fcb47Sblueswir1 .name = "Fujitsu MB86904", 950c48fcb47Sblueswir1 .iu_version = 0x04 << 24, /* Impl 0, ver 4 */ 951c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 952c48fcb47Sblueswir1 .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */ 953c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 954c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 955c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 956c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 957c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 9581a14026eSblueswir1 .nwindows = 8, 95964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 960c48fcb47Sblueswir1 }, 961c48fcb47Sblueswir1 { 962c48fcb47Sblueswir1 .name = "Fujitsu MB86907", 963c48fcb47Sblueswir1 .iu_version = 0x05 << 24, /* Impl 0, ver 5 */ 964c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 965c48fcb47Sblueswir1 .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */ 966c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 967c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 968c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 969c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 970c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9711a14026eSblueswir1 .nwindows = 8, 97264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 973c48fcb47Sblueswir1 }, 974c48fcb47Sblueswir1 { 975c48fcb47Sblueswir1 .name = "LSI L64811", 976c48fcb47Sblueswir1 .iu_version = 0x10 << 24, /* Impl 1, ver 0 */ 977c48fcb47Sblueswir1 .fpu_version = 1 << 17, /* FPU version 1 (LSI L64814) */ 978c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 979c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 980c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 981c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 982c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 983c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9841a14026eSblueswir1 .nwindows = 8, 985e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 986e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 987c48fcb47Sblueswir1 }, 988c48fcb47Sblueswir1 { 989c48fcb47Sblueswir1 .name = "Cypress CY7C601", 990c48fcb47Sblueswir1 .iu_version = 0x11 << 24, /* Impl 1, ver 1 */ 991c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 992c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 993c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 994c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 995c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 996c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 997c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 9981a14026eSblueswir1 .nwindows = 8, 999e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1000e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1001c48fcb47Sblueswir1 }, 1002c48fcb47Sblueswir1 { 1003c48fcb47Sblueswir1 .name = "Cypress CY7C611", 1004c48fcb47Sblueswir1 .iu_version = 0x13 << 24, /* Impl 1, ver 3 */ 1005c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */ 1006c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 1007c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1008c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1009c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1010c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1011c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 10121a14026eSblueswir1 .nwindows = 8, 1013e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1014e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1015c48fcb47Sblueswir1 }, 1016c48fcb47Sblueswir1 { 1017c48fcb47Sblueswir1 .name = "TI MicroSparc I", 1018c48fcb47Sblueswir1 .iu_version = 0x41000000, 1019c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1020c48fcb47Sblueswir1 .mmu_version = 0x41000000, 1021c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1022c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1023c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1024c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 1025c48fcb47Sblueswir1 .mmu_trcr_mask = 0x0000003f, 10261a14026eSblueswir1 .nwindows = 7, 1027e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL | 1028e30b4678Sblueswir1 CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | 1029e30b4678Sblueswir1 CPU_FEATURE_FMUL, 1030c48fcb47Sblueswir1 }, 1031c48fcb47Sblueswir1 { 1032c48fcb47Sblueswir1 .name = "TI MicroSparc II", 1033c48fcb47Sblueswir1 .iu_version = 0x42000000, 1034c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1035c48fcb47Sblueswir1 .mmu_version = 0x02000000, 1036c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1037c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1038c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1039c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016fff, 1040c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10411a14026eSblueswir1 .nwindows = 8, 104264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1043c48fcb47Sblueswir1 }, 1044c48fcb47Sblueswir1 { 1045c48fcb47Sblueswir1 .name = "TI MicroSparc IIep", 1046c48fcb47Sblueswir1 .iu_version = 0x42000000, 1047c48fcb47Sblueswir1 .fpu_version = 4 << 17, 1048c48fcb47Sblueswir1 .mmu_version = 0x04000000, 1049c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1050c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x00ffffc0, 1051c48fcb47Sblueswir1 .mmu_cxr_mask = 0x000000ff, 1052c48fcb47Sblueswir1 .mmu_sfsr_mask = 0x00016bff, 1053c48fcb47Sblueswir1 .mmu_trcr_mask = 0x00ffffff, 10541a14026eSblueswir1 .nwindows = 8, 105564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1056c48fcb47Sblueswir1 }, 1057c48fcb47Sblueswir1 { 1058b5154bdeSblueswir1 .name = "TI SuperSparc 40", // STP1020NPGA 1059963262deSblueswir1 .iu_version = 0x41000000, // SuperSPARC 2.x 1060b5154bdeSblueswir1 .fpu_version = 0 << 17, 1061963262deSblueswir1 .mmu_version = 0x00000800, // SuperSPARC 2.x, no MXCC 1062b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1063b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1064b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1065b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1066b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10671a14026eSblueswir1 .nwindows = 8, 1068b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1069b5154bdeSblueswir1 }, 1070b5154bdeSblueswir1 { 1071b5154bdeSblueswir1 .name = "TI SuperSparc 50", // STP1020PGA 1072963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1073b5154bdeSblueswir1 .fpu_version = 0 << 17, 1074963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1075b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1076b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1077b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1078b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1079b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 10801a14026eSblueswir1 .nwindows = 8, 1081b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1082b5154bdeSblueswir1 }, 1083b5154bdeSblueswir1 { 1084c48fcb47Sblueswir1 .name = "TI SuperSparc 51", 1085963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1086c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1087963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1088c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1089c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1090c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1091c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1092c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1093963262deSblueswir1 .mxcc_version = 0x00000104, 10941a14026eSblueswir1 .nwindows = 8, 109564a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1096c48fcb47Sblueswir1 }, 1097c48fcb47Sblueswir1 { 1098b5154bdeSblueswir1 .name = "TI SuperSparc 60", // STP1020APGA 1099963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC 3.x 1100b5154bdeSblueswir1 .fpu_version = 0 << 17, 1101963262deSblueswir1 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC 1102b5154bdeSblueswir1 .mmu_bm = 0x00002000, 1103b5154bdeSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1104b5154bdeSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1105b5154bdeSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1106b5154bdeSblueswir1 .mmu_trcr_mask = 0xffffffff, 11071a14026eSblueswir1 .nwindows = 8, 1108b5154bdeSblueswir1 .features = CPU_DEFAULT_FEATURES, 1109b5154bdeSblueswir1 }, 1110b5154bdeSblueswir1 { 1111c48fcb47Sblueswir1 .name = "TI SuperSparc 61", 1112963262deSblueswir1 .iu_version = 0x44000000, // SuperSPARC 3.x 1113c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1114963262deSblueswir1 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC 1115c48fcb47Sblueswir1 .mmu_bm = 0x00002000, 1116c48fcb47Sblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1117c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000ffff, 1118c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1119c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 1120963262deSblueswir1 .mxcc_version = 0x00000104, 1121963262deSblueswir1 .nwindows = 8, 1122963262deSblueswir1 .features = CPU_DEFAULT_FEATURES, 1123963262deSblueswir1 }, 1124963262deSblueswir1 { 1125963262deSblueswir1 .name = "TI SuperSparc II", 1126963262deSblueswir1 .iu_version = 0x40000000, // SuperSPARC II 1.x 1127963262deSblueswir1 .fpu_version = 0 << 17, 1128963262deSblueswir1 .mmu_version = 0x08000000, // SuperSPARC II 1.x, MXCC 1129963262deSblueswir1 .mmu_bm = 0x00002000, 1130963262deSblueswir1 .mmu_ctpr_mask = 0xffffffc0, 1131963262deSblueswir1 .mmu_cxr_mask = 0x0000ffff, 1132963262deSblueswir1 .mmu_sfsr_mask = 0xffffffff, 1133963262deSblueswir1 .mmu_trcr_mask = 0xffffffff, 1134963262deSblueswir1 .mxcc_version = 0x00000104, 11351a14026eSblueswir1 .nwindows = 8, 113664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1137c48fcb47Sblueswir1 }, 1138c48fcb47Sblueswir1 { 1139c48fcb47Sblueswir1 .name = "Ross RT625", 1140c48fcb47Sblueswir1 .iu_version = 0x1e000000, 1141c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1142c48fcb47Sblueswir1 .mmu_version = 0x1e000000, 1143c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1144c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1145c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1146c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1147c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11481a14026eSblueswir1 .nwindows = 8, 114964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1150c48fcb47Sblueswir1 }, 1151c48fcb47Sblueswir1 { 1152c48fcb47Sblueswir1 .name = "Ross RT620", 1153c48fcb47Sblueswir1 .iu_version = 0x1f000000, 1154c48fcb47Sblueswir1 .fpu_version = 1 << 17, 1155c48fcb47Sblueswir1 .mmu_version = 0x1f000000, 1156c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1157c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1158c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1159c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1160c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11611a14026eSblueswir1 .nwindows = 8, 116264a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1163c48fcb47Sblueswir1 }, 1164c48fcb47Sblueswir1 { 1165c48fcb47Sblueswir1 .name = "BIT B5010", 1166c48fcb47Sblueswir1 .iu_version = 0x20000000, 1167c48fcb47Sblueswir1 .fpu_version = 0 << 17, /* B5010/B5110/B5120/B5210 */ 1168c48fcb47Sblueswir1 .mmu_version = 0x20000000, 1169c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1170c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1171c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1172c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1173c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11741a14026eSblueswir1 .nwindows = 8, 1175e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT | 1176e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1177c48fcb47Sblueswir1 }, 1178c48fcb47Sblueswir1 { 1179c48fcb47Sblueswir1 .name = "Matsushita MN10501", 1180c48fcb47Sblueswir1 .iu_version = 0x50000000, 1181c48fcb47Sblueswir1 .fpu_version = 0 << 17, 1182c48fcb47Sblueswir1 .mmu_version = 0x50000000, 1183c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1184c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1185c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1186c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1187c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 11881a14026eSblueswir1 .nwindows = 8, 1189e30b4678Sblueswir1 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_MUL | CPU_FEATURE_FSQRT | 1190e30b4678Sblueswir1 CPU_FEATURE_FSMULD, 1191c48fcb47Sblueswir1 }, 1192c48fcb47Sblueswir1 { 1193c48fcb47Sblueswir1 .name = "Weitek W8601", 1194c48fcb47Sblueswir1 .iu_version = 0x90 << 24, /* Impl 9, ver 0 */ 1195c48fcb47Sblueswir1 .fpu_version = 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */ 1196c48fcb47Sblueswir1 .mmu_version = 0x10 << 24, 1197c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1198c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1199c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1200c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1201c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12021a14026eSblueswir1 .nwindows = 8, 120364a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1204c48fcb47Sblueswir1 }, 1205c48fcb47Sblueswir1 { 1206c48fcb47Sblueswir1 .name = "LEON2", 1207c48fcb47Sblueswir1 .iu_version = 0xf2000000, 1208c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1209c48fcb47Sblueswir1 .mmu_version = 0xf2000000, 1210c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1211c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1212c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1213c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1214c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12151a14026eSblueswir1 .nwindows = 8, 121664a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1217c48fcb47Sblueswir1 }, 1218c48fcb47Sblueswir1 { 1219c48fcb47Sblueswir1 .name = "LEON3", 1220c48fcb47Sblueswir1 .iu_version = 0xf3000000, 1221c48fcb47Sblueswir1 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 1222c48fcb47Sblueswir1 .mmu_version = 0xf3000000, 1223c48fcb47Sblueswir1 .mmu_bm = 0x00004000, 1224c48fcb47Sblueswir1 .mmu_ctpr_mask = 0x007ffff0, 1225c48fcb47Sblueswir1 .mmu_cxr_mask = 0x0000003f, 1226c48fcb47Sblueswir1 .mmu_sfsr_mask = 0xffffffff, 1227c48fcb47Sblueswir1 .mmu_trcr_mask = 0xffffffff, 12281a14026eSblueswir1 .nwindows = 8, 122964a88d5dSblueswir1 .features = CPU_DEFAULT_FEATURES, 1230c48fcb47Sblueswir1 }, 1231c48fcb47Sblueswir1 #endif 1232c48fcb47Sblueswir1 }; 1233c48fcb47Sblueswir1 123464a88d5dSblueswir1 static const char * const feature_name[] = { 123564a88d5dSblueswir1 "float", 123664a88d5dSblueswir1 "float128", 123764a88d5dSblueswir1 "swap", 123864a88d5dSblueswir1 "mul", 123964a88d5dSblueswir1 "div", 124064a88d5dSblueswir1 "flush", 124164a88d5dSblueswir1 "fsqrt", 124264a88d5dSblueswir1 "fmul", 124364a88d5dSblueswir1 "vis1", 124464a88d5dSblueswir1 "vis2", 1245e30b4678Sblueswir1 "fsmuld", 1246fb79ceb9Sblueswir1 "hypv", 1247fb79ceb9Sblueswir1 "cmt", 1248fb79ceb9Sblueswir1 "gl", 124964a88d5dSblueswir1 }; 125064a88d5dSblueswir1 125164a88d5dSblueswir1 static void print_features(FILE *f, 125264a88d5dSblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 125364a88d5dSblueswir1 uint32_t features, const char *prefix) 1254c48fcb47Sblueswir1 { 1255c48fcb47Sblueswir1 unsigned int i; 1256c48fcb47Sblueswir1 125764a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 125864a88d5dSblueswir1 if (feature_name[i] && (features & (1 << i))) { 125964a88d5dSblueswir1 if (prefix) 126064a88d5dSblueswir1 (*cpu_fprintf)(f, "%s", prefix); 126164a88d5dSblueswir1 (*cpu_fprintf)(f, "%s ", feature_name[i]); 126264a88d5dSblueswir1 } 126364a88d5dSblueswir1 } 126464a88d5dSblueswir1 126564a88d5dSblueswir1 static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features) 126664a88d5dSblueswir1 { 126764a88d5dSblueswir1 unsigned int i; 126864a88d5dSblueswir1 126964a88d5dSblueswir1 for (i = 0; i < ARRAY_SIZE(feature_name); i++) 127064a88d5dSblueswir1 if (feature_name[i] && !strcmp(flagname, feature_name[i])) { 127164a88d5dSblueswir1 *features |= 1 << i; 127264a88d5dSblueswir1 return; 127364a88d5dSblueswir1 } 127464a88d5dSblueswir1 fprintf(stderr, "CPU feature %s not found\n", flagname); 127564a88d5dSblueswir1 } 127664a88d5dSblueswir1 127722548760Sblueswir1 static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model) 127864a88d5dSblueswir1 { 127964a88d5dSblueswir1 unsigned int i; 128064a88d5dSblueswir1 const sparc_def_t *def = NULL; 128164a88d5dSblueswir1 char *s = strdup(cpu_model); 128264a88d5dSblueswir1 char *featurestr, *name = strtok(s, ","); 128364a88d5dSblueswir1 uint32_t plus_features = 0; 128464a88d5dSblueswir1 uint32_t minus_features = 0; 128564a88d5dSblueswir1 long long iu_version; 12861a14026eSblueswir1 uint32_t fpu_version, mmu_version, nwindows; 128764a88d5dSblueswir1 1288b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 1289c48fcb47Sblueswir1 if (strcasecmp(name, sparc_defs[i].name) == 0) { 129064a88d5dSblueswir1 def = &sparc_defs[i]; 1291c48fcb47Sblueswir1 } 1292c48fcb47Sblueswir1 } 129364a88d5dSblueswir1 if (!def) 129464a88d5dSblueswir1 goto error; 129564a88d5dSblueswir1 memcpy(cpu_def, def, sizeof(*def)); 129664a88d5dSblueswir1 129764a88d5dSblueswir1 featurestr = strtok(NULL, ","); 129864a88d5dSblueswir1 while (featurestr) { 129964a88d5dSblueswir1 char *val; 130064a88d5dSblueswir1 130164a88d5dSblueswir1 if (featurestr[0] == '+') { 130264a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &plus_features); 130364a88d5dSblueswir1 } else if (featurestr[0] == '-') { 130464a88d5dSblueswir1 add_flagname_to_bitmaps(featurestr + 1, &minus_features); 130564a88d5dSblueswir1 } else if ((val = strchr(featurestr, '='))) { 130664a88d5dSblueswir1 *val = 0; val++; 130764a88d5dSblueswir1 if (!strcmp(featurestr, "iu_version")) { 130864a88d5dSblueswir1 char *err; 130964a88d5dSblueswir1 131064a88d5dSblueswir1 iu_version = strtoll(val, &err, 0); 131164a88d5dSblueswir1 if (!*val || *err) { 131264a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 131364a88d5dSblueswir1 goto error; 131464a88d5dSblueswir1 } 131564a88d5dSblueswir1 cpu_def->iu_version = iu_version; 131664a88d5dSblueswir1 #ifdef DEBUG_FEATURES 131764a88d5dSblueswir1 fprintf(stderr, "iu_version %llx\n", iu_version); 131864a88d5dSblueswir1 #endif 131964a88d5dSblueswir1 } else if (!strcmp(featurestr, "fpu_version")) { 132064a88d5dSblueswir1 char *err; 132164a88d5dSblueswir1 132264a88d5dSblueswir1 fpu_version = strtol(val, &err, 0); 132364a88d5dSblueswir1 if (!*val || *err) { 132464a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 132564a88d5dSblueswir1 goto error; 132664a88d5dSblueswir1 } 132764a88d5dSblueswir1 cpu_def->fpu_version = fpu_version; 132864a88d5dSblueswir1 #ifdef DEBUG_FEATURES 13290bf9e31aSBlue Swirl fprintf(stderr, "fpu_version %x\n", fpu_version); 133064a88d5dSblueswir1 #endif 133164a88d5dSblueswir1 } else if (!strcmp(featurestr, "mmu_version")) { 133264a88d5dSblueswir1 char *err; 133364a88d5dSblueswir1 133464a88d5dSblueswir1 mmu_version = strtol(val, &err, 0); 133564a88d5dSblueswir1 if (!*val || *err) { 133664a88d5dSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 133764a88d5dSblueswir1 goto error; 133864a88d5dSblueswir1 } 133964a88d5dSblueswir1 cpu_def->mmu_version = mmu_version; 134064a88d5dSblueswir1 #ifdef DEBUG_FEATURES 13410bf9e31aSBlue Swirl fprintf(stderr, "mmu_version %x\n", mmu_version); 134264a88d5dSblueswir1 #endif 13431a14026eSblueswir1 } else if (!strcmp(featurestr, "nwindows")) { 13441a14026eSblueswir1 char *err; 13451a14026eSblueswir1 13461a14026eSblueswir1 nwindows = strtol(val, &err, 0); 13471a14026eSblueswir1 if (!*val || *err || nwindows > MAX_NWINDOWS || 13481a14026eSblueswir1 nwindows < MIN_NWINDOWS) { 13491a14026eSblueswir1 fprintf(stderr, "bad numerical value %s\n", val); 13501a14026eSblueswir1 goto error; 13511a14026eSblueswir1 } 13521a14026eSblueswir1 cpu_def->nwindows = nwindows; 13531a14026eSblueswir1 #ifdef DEBUG_FEATURES 13541a14026eSblueswir1 fprintf(stderr, "nwindows %d\n", nwindows); 13551a14026eSblueswir1 #endif 135664a88d5dSblueswir1 } else { 135764a88d5dSblueswir1 fprintf(stderr, "unrecognized feature %s\n", featurestr); 135864a88d5dSblueswir1 goto error; 135964a88d5dSblueswir1 } 136064a88d5dSblueswir1 } else { 136177f193daSblueswir1 fprintf(stderr, "feature string `%s' not in format " 136277f193daSblueswir1 "(+feature|-feature|feature=xyz)\n", featurestr); 136364a88d5dSblueswir1 goto error; 136464a88d5dSblueswir1 } 136564a88d5dSblueswir1 featurestr = strtok(NULL, ","); 136664a88d5dSblueswir1 } 136764a88d5dSblueswir1 cpu_def->features |= plus_features; 136864a88d5dSblueswir1 cpu_def->features &= ~minus_features; 136964a88d5dSblueswir1 #ifdef DEBUG_FEATURES 137064a88d5dSblueswir1 print_features(stderr, fprintf, cpu_def->features, NULL); 137164a88d5dSblueswir1 #endif 137264a88d5dSblueswir1 free(s); 137364a88d5dSblueswir1 return 0; 137464a88d5dSblueswir1 137564a88d5dSblueswir1 error: 137664a88d5dSblueswir1 free(s); 137764a88d5dSblueswir1 return -1; 1378c48fcb47Sblueswir1 } 1379c48fcb47Sblueswir1 1380c48fcb47Sblueswir1 void sparc_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...)) 1381c48fcb47Sblueswir1 { 1382c48fcb47Sblueswir1 unsigned int i; 1383c48fcb47Sblueswir1 1384b1503cdaSmalc for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 13851a14026eSblueswir1 (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x NWINS %d ", 1386c48fcb47Sblueswir1 sparc_defs[i].name, 1387c48fcb47Sblueswir1 sparc_defs[i].iu_version, 1388c48fcb47Sblueswir1 sparc_defs[i].fpu_version, 13891a14026eSblueswir1 sparc_defs[i].mmu_version, 13901a14026eSblueswir1 sparc_defs[i].nwindows); 139177f193daSblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES & 139277f193daSblueswir1 ~sparc_defs[i].features, "-"); 139377f193daSblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES & 139477f193daSblueswir1 sparc_defs[i].features, "+"); 139564a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1396c48fcb47Sblueswir1 } 1397f76981b1Sblueswir1 (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): "); 1398f76981b1Sblueswir1 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL); 139964a88d5dSblueswir1 (*cpu_fprintf)(f, "\n"); 1400f76981b1Sblueswir1 (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): "); 1401f76981b1Sblueswir1 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL); 1402f76981b1Sblueswir1 (*cpu_fprintf)(f, "\n"); 1403f76981b1Sblueswir1 (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version " 1404f76981b1Sblueswir1 "fpu_version mmu_version nwindows\n"); 1405c48fcb47Sblueswir1 } 1406c48fcb47Sblueswir1 140743bb98bfSBlue Swirl static void cpu_print_cc(FILE *f, 140843bb98bfSBlue Swirl int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 140943bb98bfSBlue Swirl uint32_t cc) 141043bb98bfSBlue Swirl { 141143bb98bfSBlue Swirl cpu_fprintf(f, "%c%c%c%c", cc & PSR_NEG? 'N' : '-', 141243bb98bfSBlue Swirl cc & PSR_ZERO? 'Z' : '-', cc & PSR_OVF? 'V' : '-', 141343bb98bfSBlue Swirl cc & PSR_CARRY? 'C' : '-'); 141443bb98bfSBlue Swirl } 141543bb98bfSBlue Swirl 141643bb98bfSBlue Swirl #ifdef TARGET_SPARC64 141743bb98bfSBlue Swirl #define REGS_PER_LINE 4 141843bb98bfSBlue Swirl #else 141943bb98bfSBlue Swirl #define REGS_PER_LINE 8 142043bb98bfSBlue Swirl #endif 142143bb98bfSBlue Swirl 1422c48fcb47Sblueswir1 void cpu_dump_state(CPUState *env, FILE *f, 1423c48fcb47Sblueswir1 int (*cpu_fprintf)(FILE *f, const char *fmt, ...), 1424c48fcb47Sblueswir1 int flags) 1425c48fcb47Sblueswir1 { 1426c48fcb47Sblueswir1 int i, x; 1427c48fcb47Sblueswir1 142877f193daSblueswir1 cpu_fprintf(f, "pc: " TARGET_FMT_lx " npc: " TARGET_FMT_lx "\n", env->pc, 142977f193daSblueswir1 env->npc); 1430c48fcb47Sblueswir1 cpu_fprintf(f, "General Registers:\n"); 143143bb98bfSBlue Swirl 143243bb98bfSBlue Swirl for (i = 0; i < 8; i++) { 143343bb98bfSBlue Swirl if (i % REGS_PER_LINE == 0) { 143443bb98bfSBlue Swirl cpu_fprintf(f, "%%g%d-%d:", i, i + REGS_PER_LINE - 1); 143543bb98bfSBlue Swirl } 143643bb98bfSBlue Swirl cpu_fprintf(f, " " TARGET_FMT_lx, env->gregs[i]); 143743bb98bfSBlue Swirl if (i % REGS_PER_LINE == REGS_PER_LINE - 1) { 1438c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1439c48fcb47Sblueswir1 } 144043bb98bfSBlue Swirl } 144143bb98bfSBlue Swirl cpu_fprintf(f, "\nCurrent Register Window:\n"); 144243bb98bfSBlue Swirl for (x = 0; x < 3; x++) { 144343bb98bfSBlue Swirl for (i = 0; i < 8; i++) { 144443bb98bfSBlue Swirl if (i % REGS_PER_LINE == 0) { 144543bb98bfSBlue Swirl cpu_fprintf(f, "%%%c%d-%d: ", 144643bb98bfSBlue Swirl x == 0 ? 'o' : (x == 1 ? 'l' : 'i'), 144743bb98bfSBlue Swirl i, i + REGS_PER_LINE - 1); 144843bb98bfSBlue Swirl } 144943bb98bfSBlue Swirl cpu_fprintf(f, TARGET_FMT_lx " ", env->regwptr[i + x * 8]); 145043bb98bfSBlue Swirl if (i % REGS_PER_LINE == REGS_PER_LINE - 1) { 145143bb98bfSBlue Swirl cpu_fprintf(f, "\n"); 145243bb98bfSBlue Swirl } 145343bb98bfSBlue Swirl } 145443bb98bfSBlue Swirl } 1455c48fcb47Sblueswir1 cpu_fprintf(f, "\nFloating Point Registers:\n"); 145643bb98bfSBlue Swirl for (i = 0; i < TARGET_FPREGS; i++) { 1457c48fcb47Sblueswir1 if ((i & 3) == 0) 1458c48fcb47Sblueswir1 cpu_fprintf(f, "%%f%02d:", i); 1459a37ee56cSblueswir1 cpu_fprintf(f, " %016f", *(float *)&env->fpr[i]); 1460c48fcb47Sblueswir1 if ((i & 3) == 3) 1461c48fcb47Sblueswir1 cpu_fprintf(f, "\n"); 1462c48fcb47Sblueswir1 } 1463c48fcb47Sblueswir1 #ifdef TARGET_SPARC64 146443bb98bfSBlue Swirl cpu_fprintf(f, "pstate: %08x ccr: %02x (icc: ", env->pstate, 146543bb98bfSBlue Swirl GET_CCR(env)); 146643bb98bfSBlue Swirl cpu_print_cc(f, cpu_fprintf, GET_CCR(env) << PSR_CARRY_SHIFT); 146743bb98bfSBlue Swirl cpu_fprintf(f, " xcc: "); 146843bb98bfSBlue Swirl cpu_print_cc(f, cpu_fprintf, GET_CCR(env) << (PSR_CARRY_SHIFT - 4)); 146943bb98bfSBlue Swirl cpu_fprintf(f, ") asi: %02x tl: %d pil: %x\n", env->asi, env->tl, 147043bb98bfSBlue Swirl env->psrpil); 147143bb98bfSBlue Swirl cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate: %d " 147243bb98bfSBlue Swirl "cleanwin: %d cwp: %d\n", 1473c48fcb47Sblueswir1 env->cansave, env->canrestore, env->otherwin, env->wstate, 14741a14026eSblueswir1 env->cleanwin, env->nwindows - 1 - env->cwp); 147543bb98bfSBlue Swirl cpu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx " fprs: " 147643bb98bfSBlue Swirl TARGET_FMT_lx "\n", env->fsr, env->y, env->fprs); 1477c48fcb47Sblueswir1 #else 147843bb98bfSBlue Swirl cpu_fprintf(f, "psr: %08x (icc: ", GET_PSR(env)); 147943bb98bfSBlue Swirl cpu_print_cc(f, cpu_fprintf, GET_PSR(env)); 148043bb98bfSBlue Swirl cpu_fprintf(f, " SPE: %c%c%c) wim: %08x\n", env->psrs? 'S' : '-', 148143bb98bfSBlue Swirl env->psrps? 'P' : '-', env->psret? 'E' : '-', 148243bb98bfSBlue Swirl env->wim); 148343bb98bfSBlue Swirl cpu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx "\n", 148443bb98bfSBlue Swirl env->fsr, env->y); 1485c48fcb47Sblueswir1 #endif 1486c48fcb47Sblueswir1 } 1487