xref: /qemu/target/sparc/helper.c (revision 24741ef3de1de0e5dca6ebf621d405f2ac0919af)
1e8af50a3Sbellard /*
2e8af50a3Sbellard  *  sparc helpers
3e8af50a3Sbellard  *
483469015Sbellard  *  Copyright (c) 2003-2005 Fabrice Bellard
5e8af50a3Sbellard  *
6e8af50a3Sbellard  * This library is free software; you can redistribute it and/or
7e8af50a3Sbellard  * modify it under the terms of the GNU Lesser General Public
8e8af50a3Sbellard  * License as published by the Free Software Foundation; either
9e8af50a3Sbellard  * version 2 of the License, or (at your option) any later version.
10e8af50a3Sbellard  *
11e8af50a3Sbellard  * This library is distributed in the hope that it will be useful,
12e8af50a3Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e8af50a3Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e8af50a3Sbellard  * Lesser General Public License for more details.
15e8af50a3Sbellard  *
16e8af50a3Sbellard  * You should have received a copy of the GNU Lesser General Public
17e8af50a3Sbellard  * License along with this library; if not, write to the Free Software
18e8af50a3Sbellard  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19e8af50a3Sbellard  */
20ee5bbe38Sbellard #include <stdarg.h>
21ee5bbe38Sbellard #include <stdlib.h>
22ee5bbe38Sbellard #include <stdio.h>
23ee5bbe38Sbellard #include <string.h>
24ee5bbe38Sbellard #include <inttypes.h>
25ee5bbe38Sbellard #include <signal.h>
26ee5bbe38Sbellard #include <assert.h>
27ee5bbe38Sbellard 
28ee5bbe38Sbellard #include "cpu.h"
29ee5bbe38Sbellard #include "exec-all.h"
30e8af50a3Sbellard 
31e80cfcfcSbellard //#define DEBUG_MMU
32e8af50a3Sbellard 
33e8af50a3Sbellard /* Sparc MMU emulation */
34e8af50a3Sbellard 
35e8af50a3Sbellard /* thread support */
36e8af50a3Sbellard 
37e8af50a3Sbellard spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;
38e8af50a3Sbellard 
39e8af50a3Sbellard void cpu_lock(void)
40e8af50a3Sbellard {
41e8af50a3Sbellard     spin_lock(&global_cpu_lock);
42e8af50a3Sbellard }
43e8af50a3Sbellard 
44e8af50a3Sbellard void cpu_unlock(void)
45e8af50a3Sbellard {
46e8af50a3Sbellard     spin_unlock(&global_cpu_lock);
47e8af50a3Sbellard }
48e8af50a3Sbellard 
499d893301Sbellard #if defined(CONFIG_USER_ONLY)
509d893301Sbellard 
519d893301Sbellard int cpu_sparc_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
529d893301Sbellard                                int is_user, int is_softmmu)
539d893301Sbellard {
54878d3096Sbellard     if (rw & 2)
55878d3096Sbellard         env->exception_index = TT_TFAULT;
56878d3096Sbellard     else
57878d3096Sbellard         env->exception_index = TT_DFAULT;
589d893301Sbellard     return 1;
599d893301Sbellard }
609d893301Sbellard 
619d893301Sbellard #else
62e8af50a3Sbellard 
633475187dSbellard #ifndef TARGET_SPARC64
6483469015Sbellard /*
6583469015Sbellard  * Sparc V8 Reference MMU (SRMMU)
6683469015Sbellard  */
67e8af50a3Sbellard static const int access_table[8][8] = {
68e8af50a3Sbellard     { 0, 0, 0, 0, 2, 0, 3, 3 },
69e8af50a3Sbellard     { 0, 0, 0, 0, 2, 0, 0, 0 },
70e8af50a3Sbellard     { 2, 2, 0, 0, 0, 2, 3, 3 },
71e8af50a3Sbellard     { 2, 2, 0, 0, 0, 2, 0, 0 },
72e8af50a3Sbellard     { 2, 0, 2, 0, 2, 2, 3, 3 },
73e8af50a3Sbellard     { 2, 0, 2, 0, 2, 0, 2, 0 },
74e8af50a3Sbellard     { 2, 2, 2, 0, 2, 2, 3, 3 },
75e8af50a3Sbellard     { 2, 2, 2, 0, 2, 2, 2, 0 }
76e8af50a3Sbellard };
77e8af50a3Sbellard 
78e8af50a3Sbellard /* 1 = write OK */
79e8af50a3Sbellard static const int rw_table[2][8] = {
80e8af50a3Sbellard     { 0, 1, 0, 1, 0, 1, 0, 1 },
81e8af50a3Sbellard     { 0, 1, 0, 1, 0, 0, 0, 0 }
82e8af50a3Sbellard };
83e8af50a3Sbellard 
84af7bf89bSbellard int get_physical_address (CPUState *env, target_phys_addr_t *physical, int *prot,
85af7bf89bSbellard 			  int *access_index, target_ulong address, int rw,
86e80cfcfcSbellard 			  int is_user)
87e8af50a3Sbellard {
88e80cfcfcSbellard     int access_perms = 0;
89e80cfcfcSbellard     target_phys_addr_t pde_ptr;
90af7bf89bSbellard     uint32_t pde;
91af7bf89bSbellard     target_ulong virt_addr;
92e80cfcfcSbellard     int error_code = 0, is_dirty;
93e80cfcfcSbellard     unsigned long page_offset;
94e8af50a3Sbellard 
95e8af50a3Sbellard     virt_addr = address & TARGET_PAGE_MASK;
96e8af50a3Sbellard     if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
97e80cfcfcSbellard 	*physical = address;
98e80cfcfcSbellard         *prot = PAGE_READ | PAGE_WRITE;
99e80cfcfcSbellard         return 0;
100e8af50a3Sbellard     }
101e8af50a3Sbellard 
1027483750dSbellard     *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1);
1036f7e9aecSbellard     *physical = 0xfffff000;
1047483750dSbellard 
105e8af50a3Sbellard     /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
106e8af50a3Sbellard     /* Context base + context number */
107b3180cdcSbellard     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
10849be8030Sbellard     pde = ldl_phys(pde_ptr);
109e8af50a3Sbellard 
110e8af50a3Sbellard     /* Ctx pde */
111e8af50a3Sbellard     switch (pde & PTE_ENTRYTYPE_MASK) {
112e80cfcfcSbellard     default:
113e8af50a3Sbellard     case 0: /* Invalid */
1147483750dSbellard 	return 1 << 2;
115e80cfcfcSbellard     case 2: /* L0 PTE, maybe should not happen? */
116e8af50a3Sbellard     case 3: /* Reserved */
1177483750dSbellard         return 4 << 2;
118e80cfcfcSbellard     case 1: /* L0 PDE */
119e80cfcfcSbellard 	pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
12049be8030Sbellard         pde = ldl_phys(pde_ptr);
121e80cfcfcSbellard 
122e80cfcfcSbellard 	switch (pde & PTE_ENTRYTYPE_MASK) {
123e80cfcfcSbellard 	default:
124e80cfcfcSbellard 	case 0: /* Invalid */
1257483750dSbellard 	    return (1 << 8) | (1 << 2);
126e80cfcfcSbellard 	case 3: /* Reserved */
1277483750dSbellard 	    return (1 << 8) | (4 << 2);
128e8af50a3Sbellard 	case 1: /* L1 PDE */
129e80cfcfcSbellard 	    pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
13049be8030Sbellard             pde = ldl_phys(pde_ptr);
131e8af50a3Sbellard 
132e8af50a3Sbellard 	    switch (pde & PTE_ENTRYTYPE_MASK) {
133e80cfcfcSbellard 	    default:
134e8af50a3Sbellard 	    case 0: /* Invalid */
1357483750dSbellard 		return (2 << 8) | (1 << 2);
136e8af50a3Sbellard 	    case 3: /* Reserved */
1377483750dSbellard 		return (2 << 8) | (4 << 2);
138e8af50a3Sbellard 	    case 1: /* L2 PDE */
139e80cfcfcSbellard 		pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
14049be8030Sbellard                 pde = ldl_phys(pde_ptr);
141e8af50a3Sbellard 
142e8af50a3Sbellard 		switch (pde & PTE_ENTRYTYPE_MASK) {
143e80cfcfcSbellard 		default:
144e8af50a3Sbellard 		case 0: /* Invalid */
1457483750dSbellard 		    return (3 << 8) | (1 << 2);
146e8af50a3Sbellard 		case 1: /* PDE, should not happen */
147e8af50a3Sbellard 		case 3: /* Reserved */
1487483750dSbellard 		    return (3 << 8) | (4 << 2);
149e8af50a3Sbellard 		case 2: /* L3 PTE */
150e8af50a3Sbellard 		    virt_addr = address & TARGET_PAGE_MASK;
151e8af50a3Sbellard 		    page_offset = (address & TARGET_PAGE_MASK) & (TARGET_PAGE_SIZE - 1);
152e8af50a3Sbellard 		}
153e8af50a3Sbellard 		break;
154e8af50a3Sbellard 	    case 2: /* L2 PTE */
155e8af50a3Sbellard 		virt_addr = address & ~0x3ffff;
156e8af50a3Sbellard 		page_offset = address & 0x3ffff;
157e8af50a3Sbellard 	    }
158e8af50a3Sbellard 	    break;
159e8af50a3Sbellard 	case 2: /* L1 PTE */
160e8af50a3Sbellard 	    virt_addr = address & ~0xffffff;
161e8af50a3Sbellard 	    page_offset = address & 0xffffff;
162e8af50a3Sbellard 	}
163e8af50a3Sbellard     }
164e8af50a3Sbellard 
165e8af50a3Sbellard     /* update page modified and dirty bits */
166b769d8feSbellard     is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
167e8af50a3Sbellard     if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
168e8af50a3Sbellard 	pde |= PG_ACCESSED_MASK;
169e8af50a3Sbellard 	if (is_dirty)
170e8af50a3Sbellard 	    pde |= PG_MODIFIED_MASK;
17149be8030Sbellard         stl_phys_notdirty(pde_ptr, pde);
172e8af50a3Sbellard     }
173e8af50a3Sbellard     /* check access */
174e8af50a3Sbellard     access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
175e80cfcfcSbellard     error_code = access_table[*access_index][access_perms];
1766f7e9aecSbellard     if (error_code && !(env->mmuregs[0] & MMU_NF))
177e80cfcfcSbellard 	return error_code;
178e8af50a3Sbellard 
179e8af50a3Sbellard     /* the page can be put in the TLB */
180e80cfcfcSbellard     *prot = PAGE_READ;
181e8af50a3Sbellard     if (pde & PG_MODIFIED_MASK) {
182e8af50a3Sbellard         /* only set write access if already dirty... otherwise wait
183e8af50a3Sbellard            for dirty access */
184e8af50a3Sbellard 	if (rw_table[is_user][access_perms])
185e80cfcfcSbellard 	        *prot |= PAGE_WRITE;
186e8af50a3Sbellard     }
187e8af50a3Sbellard 
188e8af50a3Sbellard     /* Even if large ptes, we map only one 4KB page in the cache to
189e8af50a3Sbellard        avoid filling it too fast */
190e80cfcfcSbellard     *physical = ((pde & PTE_ADDR_MASK) << 4) + page_offset;
1916f7e9aecSbellard     return error_code;
192e80cfcfcSbellard }
193e80cfcfcSbellard 
194e80cfcfcSbellard /* Perform address translation */
195af7bf89bSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
196e80cfcfcSbellard                               int is_user, int is_softmmu)
197e80cfcfcSbellard {
198af7bf89bSbellard     target_ulong virt_addr;
199af7bf89bSbellard     target_phys_addr_t paddr;
200e80cfcfcSbellard     unsigned long vaddr;
201e80cfcfcSbellard     int error_code = 0, prot, ret = 0, access_index;
202e80cfcfcSbellard 
203e80cfcfcSbellard     error_code = get_physical_address(env, &paddr, &prot, &access_index, address, rw, is_user);
204e80cfcfcSbellard     if (error_code == 0) {
205e8af50a3Sbellard 	virt_addr = address & TARGET_PAGE_MASK;
206e8af50a3Sbellard 	vaddr = virt_addr + ((address & TARGET_PAGE_MASK) & (TARGET_PAGE_SIZE - 1));
207e8af50a3Sbellard 	ret = tlb_set_page(env, vaddr, paddr, prot, is_user, is_softmmu);
208e8af50a3Sbellard 	return ret;
209e80cfcfcSbellard     }
210e8af50a3Sbellard 
211e8af50a3Sbellard     if (env->mmuregs[3]) /* Fault status register */
212e8af50a3Sbellard 	env->mmuregs[3] = 1; /* overflow (not read before another fault) */
2137483750dSbellard     env->mmuregs[3] |= (access_index << 5) | error_code | 2;
214e8af50a3Sbellard     env->mmuregs[4] = address; /* Fault address register */
215e8af50a3Sbellard 
216878d3096Sbellard     if ((env->mmuregs[0] & MMU_NF) || env->psret == 0)  {
2176f7e9aecSbellard         // No fault mode: if a mapping is available, just override
2186f7e9aecSbellard         // permissions. If no mapping is available, redirect accesses to
2196f7e9aecSbellard         // neverland. Fake/overridden mappings will be flushed when
2206f7e9aecSbellard         // switching to normal mode.
2217483750dSbellard 	vaddr = address & TARGET_PAGE_MASK;
2227483750dSbellard         prot = PAGE_READ | PAGE_WRITE;
2237483750dSbellard         ret = tlb_set_page(env, vaddr, paddr, prot, is_user, is_softmmu);
2247483750dSbellard 	return ret;
2257483750dSbellard     } else {
226878d3096Sbellard         if (rw & 2)
227878d3096Sbellard             env->exception_index = TT_TFAULT;
228878d3096Sbellard         else
229878d3096Sbellard             env->exception_index = TT_DFAULT;
230878d3096Sbellard         return 1;
231e8af50a3Sbellard     }
2327483750dSbellard }
23324741ef3Sbellard 
23424741ef3Sbellard target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev)
23524741ef3Sbellard {
23624741ef3Sbellard     target_phys_addr_t pde_ptr;
23724741ef3Sbellard     uint32_t pde;
23824741ef3Sbellard 
23924741ef3Sbellard     /* Context base + context number */
24024741ef3Sbellard     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
24124741ef3Sbellard     pde = ldl_phys(pde_ptr);
24224741ef3Sbellard 
24324741ef3Sbellard     switch (pde & PTE_ENTRYTYPE_MASK) {
24424741ef3Sbellard     default:
24524741ef3Sbellard     case 0: /* Invalid */
24624741ef3Sbellard     case 2: /* PTE, maybe should not happen? */
24724741ef3Sbellard     case 3: /* Reserved */
24824741ef3Sbellard 	return 0;
24924741ef3Sbellard     case 1: /* L1 PDE */
25024741ef3Sbellard 	if (mmulev == 3)
25124741ef3Sbellard 	    return pde;
25224741ef3Sbellard 	pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
25324741ef3Sbellard         pde = ldl_phys(pde_ptr);
25424741ef3Sbellard 
25524741ef3Sbellard 	switch (pde & PTE_ENTRYTYPE_MASK) {
25624741ef3Sbellard 	default:
25724741ef3Sbellard 	case 0: /* Invalid */
25824741ef3Sbellard 	case 3: /* Reserved */
25924741ef3Sbellard 	    return 0;
26024741ef3Sbellard 	case 2: /* L1 PTE */
26124741ef3Sbellard 	    return pde;
26224741ef3Sbellard 	case 1: /* L2 PDE */
26324741ef3Sbellard 	    if (mmulev == 2)
26424741ef3Sbellard 		return pde;
26524741ef3Sbellard 	    pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
26624741ef3Sbellard             pde = ldl_phys(pde_ptr);
26724741ef3Sbellard 
26824741ef3Sbellard 	    switch (pde & PTE_ENTRYTYPE_MASK) {
26924741ef3Sbellard 	    default:
27024741ef3Sbellard 	    case 0: /* Invalid */
27124741ef3Sbellard 	    case 3: /* Reserved */
27224741ef3Sbellard 		return 0;
27324741ef3Sbellard 	    case 2: /* L2 PTE */
27424741ef3Sbellard 		return pde;
27524741ef3Sbellard 	    case 1: /* L3 PDE */
27624741ef3Sbellard 		if (mmulev == 1)
27724741ef3Sbellard 		    return pde;
27824741ef3Sbellard 		pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
27924741ef3Sbellard                 pde = ldl_phys(pde_ptr);
28024741ef3Sbellard 
28124741ef3Sbellard 		switch (pde & PTE_ENTRYTYPE_MASK) {
28224741ef3Sbellard 		default:
28324741ef3Sbellard 		case 0: /* Invalid */
28424741ef3Sbellard 		case 1: /* PDE, should not happen */
28524741ef3Sbellard 		case 3: /* Reserved */
28624741ef3Sbellard 		    return 0;
28724741ef3Sbellard 		case 2: /* L3 PTE */
28824741ef3Sbellard 		    return pde;
28924741ef3Sbellard 		}
29024741ef3Sbellard 	    }
29124741ef3Sbellard 	}
29224741ef3Sbellard     }
29324741ef3Sbellard     return 0;
29424741ef3Sbellard }
29524741ef3Sbellard 
29624741ef3Sbellard #ifdef DEBUG_MMU
29724741ef3Sbellard void dump_mmu(CPUState *env)
29824741ef3Sbellard {
29924741ef3Sbellard      target_ulong va, va1, va2;
30024741ef3Sbellard      unsigned int n, m, o;
30124741ef3Sbellard      target_phys_addr_t pde_ptr, pa;
30224741ef3Sbellard     uint32_t pde;
30324741ef3Sbellard 
30424741ef3Sbellard     printf("MMU dump:\n");
30524741ef3Sbellard     pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
30624741ef3Sbellard     pde = ldl_phys(pde_ptr);
30724741ef3Sbellard     printf("Root ptr: " TARGET_FMT_lx ", ctx: %d\n", env->mmuregs[1] << 4, env->mmuregs[2]);
30824741ef3Sbellard     for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
30924741ef3Sbellard 	pde_ptr = mmu_probe(env, va, 2);
31024741ef3Sbellard 	if (pde_ptr) {
31124741ef3Sbellard 	    pa = cpu_get_phys_page_debug(env, va);
31224741ef3Sbellard  	    printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx " PDE: " TARGET_FMT_lx "\n", va, pa, pde_ptr);
31324741ef3Sbellard 	    for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
31424741ef3Sbellard 		pde_ptr = mmu_probe(env, va1, 1);
31524741ef3Sbellard 		if (pde_ptr) {
31624741ef3Sbellard 		    pa = cpu_get_phys_page_debug(env, va1);
31724741ef3Sbellard  		    printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx " PDE: " TARGET_FMT_lx "\n", va1, pa, pde_ptr);
31824741ef3Sbellard 		    for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
31924741ef3Sbellard 			pde_ptr = mmu_probe(env, va2, 0);
32024741ef3Sbellard 			if (pde_ptr) {
32124741ef3Sbellard 			    pa = cpu_get_phys_page_debug(env, va2);
32224741ef3Sbellard  			    printf("  VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx " PTE: " TARGET_FMT_lx "\n", va2, pa, pde_ptr);
32324741ef3Sbellard 			}
32424741ef3Sbellard 		    }
32524741ef3Sbellard 		}
32624741ef3Sbellard 	    }
32724741ef3Sbellard 	}
32824741ef3Sbellard     }
32924741ef3Sbellard     printf("MMU dump ends\n");
33024741ef3Sbellard }
33124741ef3Sbellard #endif /* DEBUG_MMU */
33224741ef3Sbellard 
33324741ef3Sbellard #else /* !TARGET_SPARC64 */
33483469015Sbellard /*
33583469015Sbellard  * UltraSparc IIi I/DMMUs
33683469015Sbellard  */
3373475187dSbellard static int get_physical_address_data(CPUState *env, target_phys_addr_t *physical, int *prot,
3383475187dSbellard 			  int *access_index, target_ulong address, int rw,
3393475187dSbellard 			  int is_user)
3403475187dSbellard {
3413475187dSbellard     target_ulong mask;
3423475187dSbellard     unsigned int i;
3433475187dSbellard 
3443475187dSbellard     if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */
34583469015Sbellard 	*physical = address;
3463475187dSbellard 	*prot = PAGE_READ | PAGE_WRITE;
3473475187dSbellard         return 0;
3483475187dSbellard     }
3493475187dSbellard 
3503475187dSbellard     for (i = 0; i < 64; i++) {
35183469015Sbellard 	switch ((env->dtlb_tte[i] >> 61) & 3) {
3523475187dSbellard 	default:
35383469015Sbellard 	case 0x0: // 8k
3543475187dSbellard 	    mask = 0xffffffffffffe000ULL;
3553475187dSbellard 	    break;
35683469015Sbellard 	case 0x1: // 64k
3573475187dSbellard 	    mask = 0xffffffffffff0000ULL;
3583475187dSbellard 	    break;
35983469015Sbellard 	case 0x2: // 512k
3603475187dSbellard 	    mask = 0xfffffffffff80000ULL;
3613475187dSbellard 	    break;
36283469015Sbellard 	case 0x3: // 4M
3633475187dSbellard 	    mask = 0xffffffffffc00000ULL;
3643475187dSbellard 	    break;
3653475187dSbellard 	}
3663475187dSbellard 	// ctx match, vaddr match?
3673475187dSbellard 	if (env->dmmuregs[1] == (env->dtlb_tag[i] & 0x1fff) &&
3683475187dSbellard 	    (address & mask) == (env->dtlb_tag[i] & ~0x1fffULL)) {
36983469015Sbellard 	    // valid, access ok?
37083469015Sbellard 	    if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0 ||
37183469015Sbellard 		((env->dtlb_tte[i] & 0x4) && is_user) ||
3723475187dSbellard 		(!(env->dtlb_tte[i] & 0x2) && (rw == 1))) {
37383469015Sbellard 		if (env->dmmuregs[3]) /* Fault status register */
37483469015Sbellard 		    env->dmmuregs[3] = 2; /* overflow (not read before another fault) */
37583469015Sbellard 		env->dmmuregs[3] |= (is_user << 3) | ((rw == 1) << 2) | 1;
37683469015Sbellard 		env->dmmuregs[4] = address; /* Fault address register */
3773475187dSbellard 		env->exception_index = TT_DFAULT;
37883469015Sbellard #ifdef DEBUG_MMU
37983469015Sbellard 		printf("DFAULT at 0x%llx\n", address);
38083469015Sbellard #endif
3813475187dSbellard 		return 1;
3823475187dSbellard 	    }
38383469015Sbellard 	    *physical = (env->dtlb_tte[i] & mask & 0x1fffffff000ULL) + (address & ~mask & 0x1fffffff000ULL);
3843475187dSbellard 	    *prot = PAGE_READ;
3853475187dSbellard 	    if (env->dtlb_tte[i] & 0x2)
3863475187dSbellard 		*prot |= PAGE_WRITE;
3873475187dSbellard 	    return 0;
3883475187dSbellard 	}
3893475187dSbellard     }
39083469015Sbellard #ifdef DEBUG_MMU
39183469015Sbellard     printf("DMISS at 0x%llx\n", address);
39283469015Sbellard #endif
39383469015Sbellard     env->exception_index = TT_DMISS;
3943475187dSbellard     return 1;
3953475187dSbellard }
3963475187dSbellard 
3973475187dSbellard static int get_physical_address_code(CPUState *env, target_phys_addr_t *physical, int *prot,
3983475187dSbellard 			  int *access_index, target_ulong address, int rw,
3993475187dSbellard 			  int is_user)
4003475187dSbellard {
4013475187dSbellard     target_ulong mask;
4023475187dSbellard     unsigned int i;
4033475187dSbellard 
4043475187dSbellard     if ((env->lsu & IMMU_E) == 0) { /* IMMU disabled */
40583469015Sbellard 	*physical = address;
4063475187dSbellard 	*prot = PAGE_READ;
4073475187dSbellard         return 0;
4083475187dSbellard     }
40983469015Sbellard 
4103475187dSbellard     for (i = 0; i < 64; i++) {
41183469015Sbellard 	switch ((env->itlb_tte[i] >> 61) & 3) {
4123475187dSbellard 	default:
41383469015Sbellard 	case 0x0: // 8k
4143475187dSbellard 	    mask = 0xffffffffffffe000ULL;
4153475187dSbellard 	    break;
41683469015Sbellard 	case 0x1: // 64k
4173475187dSbellard 	    mask = 0xffffffffffff0000ULL;
4183475187dSbellard 	    break;
41983469015Sbellard 	case 0x2: // 512k
4203475187dSbellard 	    mask = 0xfffffffffff80000ULL;
4213475187dSbellard 	    break;
42283469015Sbellard 	case 0x3: // 4M
4233475187dSbellard 	    mask = 0xffffffffffc00000ULL;
4243475187dSbellard 		break;
4253475187dSbellard 	}
4263475187dSbellard 	// ctx match, vaddr match?
42783469015Sbellard 	if (env->dmmuregs[1] == (env->itlb_tag[i] & 0x1fff) &&
4283475187dSbellard 	    (address & mask) == (env->itlb_tag[i] & ~0x1fffULL)) {
42983469015Sbellard 	    // valid, access ok?
43083469015Sbellard 	    if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0 ||
43183469015Sbellard 		((env->itlb_tte[i] & 0x4) && is_user)) {
43283469015Sbellard 		if (env->immuregs[3]) /* Fault status register */
43383469015Sbellard 		    env->immuregs[3] = 2; /* overflow (not read before another fault) */
43483469015Sbellard 		env->immuregs[3] |= (is_user << 3) | 1;
4353475187dSbellard 		env->exception_index = TT_TFAULT;
43683469015Sbellard #ifdef DEBUG_MMU
43783469015Sbellard 		printf("TFAULT at 0x%llx\n", address);
43883469015Sbellard #endif
4393475187dSbellard 		return 1;
4403475187dSbellard 	    }
44183469015Sbellard 	    *physical = (env->itlb_tte[i] & mask & 0x1fffffff000ULL) + (address & ~mask & 0x1fffffff000ULL);
4423475187dSbellard 	    *prot = PAGE_READ;
4433475187dSbellard 	    return 0;
4443475187dSbellard 	}
4453475187dSbellard     }
44683469015Sbellard #ifdef DEBUG_MMU
44783469015Sbellard     printf("TMISS at 0x%llx\n", address);
44883469015Sbellard #endif
44983469015Sbellard     env->exception_index = TT_TMISS;
4503475187dSbellard     return 1;
4513475187dSbellard }
4523475187dSbellard 
4533475187dSbellard int get_physical_address(CPUState *env, target_phys_addr_t *physical, int *prot,
4543475187dSbellard 			  int *access_index, target_ulong address, int rw,
4553475187dSbellard 			  int is_user)
4563475187dSbellard {
4573475187dSbellard     if (rw == 2)
4583475187dSbellard 	return get_physical_address_code(env, physical, prot, access_index, address, rw, is_user);
4593475187dSbellard     else
4603475187dSbellard 	return get_physical_address_data(env, physical, prot, access_index, address, rw, is_user);
4613475187dSbellard }
4623475187dSbellard 
4633475187dSbellard /* Perform address translation */
4643475187dSbellard int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
4653475187dSbellard                               int is_user, int is_softmmu)
4663475187dSbellard {
46783469015Sbellard     target_ulong virt_addr, vaddr;
4683475187dSbellard     target_phys_addr_t paddr;
4693475187dSbellard     int error_code = 0, prot, ret = 0, access_index;
4703475187dSbellard 
4713475187dSbellard     error_code = get_physical_address(env, &paddr, &prot, &access_index, address, rw, is_user);
4723475187dSbellard     if (error_code == 0) {
4733475187dSbellard 	virt_addr = address & TARGET_PAGE_MASK;
4743475187dSbellard 	vaddr = virt_addr + ((address & TARGET_PAGE_MASK) & (TARGET_PAGE_SIZE - 1));
47583469015Sbellard #ifdef DEBUG_MMU
47683469015Sbellard 	printf("Translate at 0x%llx -> 0x%llx, vaddr 0x%llx\n", address, paddr, vaddr);
47783469015Sbellard #endif
4783475187dSbellard 	ret = tlb_set_page(env, vaddr, paddr, prot, is_user, is_softmmu);
4793475187dSbellard 	return ret;
4803475187dSbellard     }
4813475187dSbellard     // XXX
4823475187dSbellard     return 1;
4833475187dSbellard }
4843475187dSbellard 
48583469015Sbellard #ifdef DEBUG_MMU
48683469015Sbellard void dump_mmu(CPUState *env)
48783469015Sbellard {
48883469015Sbellard     unsigned int i;
48983469015Sbellard     const char *mask;
49083469015Sbellard 
49183469015Sbellard     printf("MMU contexts: Primary: %lld, Secondary: %lld\n", env->dmmuregs[1], env->dmmuregs[2]);
49283469015Sbellard     if ((env->lsu & DMMU_E) == 0) {
49383469015Sbellard 	printf("DMMU disabled\n");
49483469015Sbellard     } else {
49583469015Sbellard 	printf("DMMU dump:\n");
49683469015Sbellard 	for (i = 0; i < 64; i++) {
49783469015Sbellard 	    switch ((env->dtlb_tte[i] >> 61) & 3) {
49883469015Sbellard 	    default:
49983469015Sbellard 	    case 0x0:
50083469015Sbellard 		mask = "  8k";
50183469015Sbellard 		break;
50283469015Sbellard 	    case 0x1:
50383469015Sbellard 		mask = " 64k";
50483469015Sbellard 		break;
50583469015Sbellard 	    case 0x2:
50683469015Sbellard 		mask = "512k";
50783469015Sbellard 		break;
50883469015Sbellard 	    case 0x3:
50983469015Sbellard 		mask = "  4M";
51083469015Sbellard 		break;
51183469015Sbellard 	    }
51283469015Sbellard 	    if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
51383469015Sbellard 		printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx ", %s, %s, %s, %s, ctx %lld\n",
51483469015Sbellard 		       env->dtlb_tag[i] & ~0x1fffULL,
51583469015Sbellard 		       env->dtlb_tte[i] & 0x1ffffffe000ULL,
51683469015Sbellard 		       mask,
51783469015Sbellard 		       env->dtlb_tte[i] & 0x4? "priv": "user",
51883469015Sbellard 		       env->dtlb_tte[i] & 0x2? "RW": "RO",
51983469015Sbellard 		       env->dtlb_tte[i] & 0x40? "locked": "unlocked",
52083469015Sbellard 		       env->dtlb_tag[i] & 0x1fffULL);
52183469015Sbellard 	    }
52283469015Sbellard 	}
52383469015Sbellard     }
52483469015Sbellard     if ((env->lsu & IMMU_E) == 0) {
52583469015Sbellard 	printf("IMMU disabled\n");
52683469015Sbellard     } else {
52783469015Sbellard 	printf("IMMU dump:\n");
52883469015Sbellard 	for (i = 0; i < 64; i++) {
52983469015Sbellard 	    switch ((env->itlb_tte[i] >> 61) & 3) {
53083469015Sbellard 	    default:
53183469015Sbellard 	    case 0x0:
53283469015Sbellard 		mask = "  8k";
53383469015Sbellard 		break;
53483469015Sbellard 	    case 0x1:
53583469015Sbellard 		mask = " 64k";
53683469015Sbellard 		break;
53783469015Sbellard 	    case 0x2:
53883469015Sbellard 		mask = "512k";
53983469015Sbellard 		break;
54083469015Sbellard 	    case 0x3:
54183469015Sbellard 		mask = "  4M";
54283469015Sbellard 		break;
54383469015Sbellard 	    }
54483469015Sbellard 	    if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
54583469015Sbellard 		printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx ", %s, %s, %s, ctx %lld\n",
54683469015Sbellard 		       env->itlb_tag[i] & ~0x1fffULL,
54783469015Sbellard 		       env->itlb_tte[i] & 0x1ffffffe000ULL,
54883469015Sbellard 		       mask,
54983469015Sbellard 		       env->itlb_tte[i] & 0x4? "priv": "user",
55083469015Sbellard 		       env->itlb_tte[i] & 0x40? "locked": "unlocked",
55183469015Sbellard 		       env->itlb_tag[i] & 0x1fffULL);
55283469015Sbellard 	    }
55383469015Sbellard 	}
55483469015Sbellard     }
55583469015Sbellard }
55624741ef3Sbellard #endif /* DEBUG_MMU */
55724741ef3Sbellard 
55824741ef3Sbellard #endif /* TARGET_SPARC64 */
55924741ef3Sbellard #endif /* !CONFIG_USER_ONLY */
56024741ef3Sbellard 
56124741ef3Sbellard void memcpy32(target_ulong *dst, const target_ulong *src)
56224741ef3Sbellard {
56324741ef3Sbellard     dst[0] = src[0];
56424741ef3Sbellard     dst[1] = src[1];
56524741ef3Sbellard     dst[2] = src[2];
56624741ef3Sbellard     dst[3] = src[3];
56724741ef3Sbellard     dst[4] = src[4];
56824741ef3Sbellard     dst[5] = src[5];
56924741ef3Sbellard     dst[6] = src[6];
57024741ef3Sbellard     dst[7] = src[7];
57124741ef3Sbellard }
572