xref: /qemu/target/sparc/cpu.c (revision b254c342cfa4058257ded993fdb17870dcfa81b5)
1ab3b491fSBlue Swirl /*
2ab3b491fSBlue Swirl  * Sparc CPU init helpers
3ab3b491fSBlue Swirl  *
4ab3b491fSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5ab3b491fSBlue Swirl  *
6ab3b491fSBlue Swirl  * This library is free software; you can redistribute it and/or
7ab3b491fSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ab3b491fSBlue Swirl  * License as published by the Free Software Foundation; either
95650b549SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ab3b491fSBlue Swirl  *
11ab3b491fSBlue Swirl  * This library is distributed in the hope that it will be useful,
12ab3b491fSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ab3b491fSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ab3b491fSBlue Swirl  * Lesser General Public License for more details.
15ab3b491fSBlue Swirl  *
16ab3b491fSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ab3b491fSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ab3b491fSBlue Swirl  */
19ab3b491fSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
22ab3b491fSBlue Swirl #include "cpu.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
240442428aSMarkus Armbruster #include "qemu/qemu-print.h"
2563c91552SPaolo Bonzini #include "exec/exec-all.h"
26de05005bSIgor Mammedov #include "hw/qdev-properties.h"
27de05005bSIgor Mammedov #include "qapi/visitor.h"
28c4bf3a92SAnton Johansson #include "tcg/tcg.h"
29ab3b491fSBlue Swirl 
30ab3b491fSBlue Swirl //#define DEBUG_FEATURES
31ab3b491fSBlue Swirl 
32ad80e367SPeter Maydell static void sparc_cpu_reset_hold(Object *obj, ResetType type)
33ab7ab3d7SAndreas Färber {
34348802b5SPhilippe Mathieu-Daudé     CPUState *cs = CPU(obj);
35348802b5SPhilippe Mathieu-Daudé     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj);
3677976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
37ab7ab3d7SAndreas Färber 
383b4fff1bSPeter Maydell     if (scc->parent_phases.hold) {
39ad80e367SPeter Maydell         scc->parent_phases.hold(obj, type);
403b4fff1bSPeter Maydell     }
41ab7ab3d7SAndreas Färber 
421f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUSPARCState, end_reset_fields));
43ab3b491fSBlue Swirl     env->cwp = 0;
44ab3b491fSBlue Swirl #ifndef TARGET_SPARC64
45ab3b491fSBlue Swirl     env->wim = 1;
46ab3b491fSBlue Swirl #endif
47ab3b491fSBlue Swirl     env->regwptr = env->regbase + (env->cwp * 16);
48ab3b491fSBlue Swirl #if defined(CONFIG_USER_ONLY)
49ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
50ab3b491fSBlue Swirl     env->cleanwin = env->nwindows - 2;
51ab3b491fSBlue Swirl     env->cansave = env->nwindows - 2;
52ab3b491fSBlue Swirl     env->pstate = PS_RMO | PS_PEF | PS_IE;
53ab3b491fSBlue Swirl     env->asi = 0x82; /* Primary no-fault */
54ab3b491fSBlue Swirl #endif
55ab3b491fSBlue Swirl #else
56ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
57ab3b491fSBlue Swirl     env->psret = 0;
58ab3b491fSBlue Swirl     env->psrs = 1;
59ab3b491fSBlue Swirl     env->psrps = 1;
60ab3b491fSBlue Swirl #endif
61ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
62cbc3a6a4SArtyom Tarasenko     env->pstate = PS_PRIV | PS_RED | PS_PEF;
63cbc3a6a4SArtyom Tarasenko     if (!cpu_has_hypervisor(env)) {
64cbc3a6a4SArtyom Tarasenko         env->pstate |= PS_AG;
65cbc3a6a4SArtyom Tarasenko     }
66ab3b491fSBlue Swirl     env->hpstate = cpu_has_hypervisor(env) ? HS_PRIV : 0;
67ab3b491fSBlue Swirl     env->tl = env->maxtl;
68cbc3a6a4SArtyom Tarasenko     env->gl = 2;
69ab3b491fSBlue Swirl     cpu_tsptr(env)->tt = TT_POWER_ON_RESET;
70ab3b491fSBlue Swirl     env->lsu = 0;
71ab3b491fSBlue Swirl #else
72ab3b491fSBlue Swirl     env->mmuregs[0] &= ~(MMU_E | MMU_NF);
73576e1c4cSIgor Mammedov     env->mmuregs[0] |= env->def.mmu_bm;
74ab3b491fSBlue Swirl #endif
75ab3b491fSBlue Swirl     env->pc = 0;
76ab3b491fSBlue Swirl     env->npc = env->pc + 4;
77ab3b491fSBlue Swirl #endif
78ab3b491fSBlue Swirl     env->cache_control = 0;
79ab3b491fSBlue Swirl }
80ab3b491fSBlue Swirl 
81798ac8b5SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
8287afe467SRichard Henderson static bool sparc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
8387afe467SRichard Henderson {
8487afe467SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
8577976769SPhilippe Mathieu-Daudé         CPUSPARCState *env = cpu_env(cs);
8687afe467SRichard Henderson 
8787afe467SRichard Henderson         if (cpu_interrupts_enabled(env) && env->interrupt_index > 0) {
8887afe467SRichard Henderson             int pil = env->interrupt_index & 0xf;
8987afe467SRichard Henderson             int type = env->interrupt_index & 0xf0;
9087afe467SRichard Henderson 
9187afe467SRichard Henderson             if (type != TT_EXTINT || cpu_pil_allowed(env, pil)) {
9287afe467SRichard Henderson                 cs->exception_index = env->interrupt_index;
9387afe467SRichard Henderson                 sparc_cpu_do_interrupt(cs);
9487afe467SRichard Henderson                 return true;
9587afe467SRichard Henderson             }
9687afe467SRichard Henderson         }
9787afe467SRichard Henderson     }
9887afe467SRichard Henderson     return false;
9987afe467SRichard Henderson }
100798ac8b5SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
10187afe467SRichard Henderson 
102df0900ebSPeter Crosthwaite static void cpu_sparc_disas_set_info(CPUState *cpu, disassemble_info *info)
103df0900ebSPeter Crosthwaite {
104df0900ebSPeter Crosthwaite     info->print_insn = print_insn_sparc;
105df0900ebSPeter Crosthwaite #ifdef TARGET_SPARC64
106df0900ebSPeter Crosthwaite     info->mach = bfd_mach_sparc_v9b;
107df0900ebSPeter Crosthwaite #endif
108df0900ebSPeter Crosthwaite }
109df0900ebSPeter Crosthwaite 
110d1853231SIgor Mammedov static void
111d1853231SIgor Mammedov cpu_add_feat_as_prop(const char *typename, const char *name, const char *val)
112ab3b491fSBlue Swirl {
113d1853231SIgor Mammedov     GlobalProperty *prop = g_new0(typeof(*prop), 1);
114d1853231SIgor Mammedov     prop->driver = typename;
115d1853231SIgor Mammedov     prop->property = g_strdup(name);
116d1853231SIgor Mammedov     prop->value = g_strdup(val);
117d1853231SIgor Mammedov     qdev_prop_register_global(prop);
118433ac7a9SAndreas Färber }
119433ac7a9SAndreas Färber 
120d1853231SIgor Mammedov /* Parse "+feature,-feature,feature=foo" CPU feature string */
121d1853231SIgor Mammedov static void sparc_cpu_parse_features(const char *typename, char *features,
122d1853231SIgor Mammedov                                      Error **errp)
123d1853231SIgor Mammedov {
124d1853231SIgor Mammedov     GList *l, *plus_features = NULL, *minus_features = NULL;
125d1853231SIgor Mammedov     char *featurestr; /* Single 'key=value" string being parsed */
126d1853231SIgor Mammedov     static bool cpu_globals_initialized;
127d1853231SIgor Mammedov 
128d1853231SIgor Mammedov     if (cpu_globals_initialized) {
129d1853231SIgor Mammedov         return;
130d1853231SIgor Mammedov     }
131d1853231SIgor Mammedov     cpu_globals_initialized = true;
132d1853231SIgor Mammedov 
133d1853231SIgor Mammedov     if (!features) {
134d1853231SIgor Mammedov         return;
135d1853231SIgor Mammedov     }
136d1853231SIgor Mammedov 
137d1853231SIgor Mammedov     for (featurestr = strtok(features, ",");
138d1853231SIgor Mammedov          featurestr;
139d1853231SIgor Mammedov          featurestr = strtok(NULL, ",")) {
140d1853231SIgor Mammedov         const char *name;
141d1853231SIgor Mammedov         const char *val = NULL;
142d1853231SIgor Mammedov         char *eq = NULL;
143d1853231SIgor Mammedov 
144d1853231SIgor Mammedov         /* Compatibility syntax: */
145d1853231SIgor Mammedov         if (featurestr[0] == '+') {
146d1853231SIgor Mammedov             plus_features = g_list_append(plus_features,
147d1853231SIgor Mammedov                                           g_strdup(featurestr + 1));
148d1853231SIgor Mammedov             continue;
149d1853231SIgor Mammedov         } else if (featurestr[0] == '-') {
150d1853231SIgor Mammedov             minus_features = g_list_append(minus_features,
151d1853231SIgor Mammedov                                            g_strdup(featurestr + 1));
152d1853231SIgor Mammedov             continue;
153d1853231SIgor Mammedov         }
154d1853231SIgor Mammedov 
155d1853231SIgor Mammedov         eq = strchr(featurestr, '=');
156d1853231SIgor Mammedov         name = featurestr;
157d1853231SIgor Mammedov         if (eq) {
158d1853231SIgor Mammedov             *eq++ = 0;
159d1853231SIgor Mammedov             val = eq;
160d1853231SIgor Mammedov 
161d1853231SIgor Mammedov             /*
162d1853231SIgor Mammedov              * Temporarily, only +feat/-feat will be supported
163d1853231SIgor Mammedov              * for boolean properties until we remove the
164d1853231SIgor Mammedov              * minus-overrides-plus semantics and just follow
165d1853231SIgor Mammedov              * the order options appear on the command-line.
166d1853231SIgor Mammedov              *
167d1853231SIgor Mammedov              * TODO: warn if user is relying on minus-override-plus semantics
168d1853231SIgor Mammedov              * TODO: remove minus-override-plus semantics after
169d1853231SIgor Mammedov              *       warning for a few releases
170d1853231SIgor Mammedov              */
171d1853231SIgor Mammedov             if (!strcasecmp(val, "on") ||
172d1853231SIgor Mammedov                 !strcasecmp(val, "off") ||
173d1853231SIgor Mammedov                 !strcasecmp(val, "true") ||
174d1853231SIgor Mammedov                 !strcasecmp(val, "false")) {
175d1853231SIgor Mammedov                 error_setg(errp, "Boolean properties in format %s=%s"
176d1853231SIgor Mammedov                                  " are not supported", name, val);
177d1853231SIgor Mammedov                 return;
178d1853231SIgor Mammedov             }
179d1853231SIgor Mammedov         } else {
180d1853231SIgor Mammedov             error_setg(errp, "Unsupported property format: %s", name);
181d1853231SIgor Mammedov             return;
182d1853231SIgor Mammedov         }
183d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, val);
184d1853231SIgor Mammedov     }
185d1853231SIgor Mammedov 
186d1853231SIgor Mammedov     for (l = plus_features; l; l = l->next) {
187d1853231SIgor Mammedov         const char *name = l->data;
188d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "on");
189d1853231SIgor Mammedov     }
190d1853231SIgor Mammedov     g_list_free_full(plus_features, g_free);
191d1853231SIgor Mammedov 
192d1853231SIgor Mammedov     for (l = minus_features; l; l = l->next) {
193d1853231SIgor Mammedov         const char *name = l->data;
194d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "off");
195d1853231SIgor Mammedov     }
196d1853231SIgor Mammedov     g_list_free_full(minus_features, g_free);
197ab3b491fSBlue Swirl }
198ab3b491fSBlue Swirl 
199ab3b491fSBlue Swirl void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu)
200ab3b491fSBlue Swirl {
201ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
202ab3b491fSBlue Swirl     env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
203ab3b491fSBlue Swirl #endif
204ab3b491fSBlue Swirl }
205ab3b491fSBlue Swirl 
206ab3b491fSBlue Swirl static const sparc_def_t sparc_defs[] = {
207ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
208ab3b491fSBlue Swirl     {
209ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64",
210ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)),
211ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
212ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
213ab3b491fSBlue Swirl         .nwindows = 4,
214ab3b491fSBlue Swirl         .maxtl = 4,
215ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
216ab3b491fSBlue Swirl     },
217ab3b491fSBlue Swirl     {
218ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 III",
219ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)),
220ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
221ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
222ab3b491fSBlue Swirl         .nwindows = 5,
223ab3b491fSBlue Swirl         .maxtl = 4,
224ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
225ab3b491fSBlue Swirl     },
226ab3b491fSBlue Swirl     {
227ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 IV",
228ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)),
229ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
230ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
231ab3b491fSBlue Swirl         .nwindows = 8,
232ab3b491fSBlue Swirl         .maxtl = 5,
233ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
234ab3b491fSBlue Swirl     },
235ab3b491fSBlue Swirl     {
236ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 V",
237ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)),
238ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
239ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
240ab3b491fSBlue Swirl         .nwindows = 8,
241ab3b491fSBlue Swirl         .maxtl = 5,
242ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
243ab3b491fSBlue Swirl     },
244ab3b491fSBlue Swirl     {
245ab3b491fSBlue Swirl         .name = "TI UltraSparc I",
246ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
247ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
248ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
249ab3b491fSBlue Swirl         .nwindows = 8,
250ab3b491fSBlue Swirl         .maxtl = 5,
251ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
252ab3b491fSBlue Swirl     },
253ab3b491fSBlue Swirl     {
254ab3b491fSBlue Swirl         .name = "TI UltraSparc II",
255ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)),
256ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
257ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
258ab3b491fSBlue Swirl         .nwindows = 8,
259ab3b491fSBlue Swirl         .maxtl = 5,
260ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
261ab3b491fSBlue Swirl     },
262ab3b491fSBlue Swirl     {
263ab3b491fSBlue Swirl         .name = "TI UltraSparc IIi",
264ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)),
265ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
266ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
267ab3b491fSBlue Swirl         .nwindows = 8,
268ab3b491fSBlue Swirl         .maxtl = 5,
269ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
270ab3b491fSBlue Swirl     },
271ab3b491fSBlue Swirl     {
272ab3b491fSBlue Swirl         .name = "TI UltraSparc IIe",
273ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)),
274ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
275ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
276ab3b491fSBlue Swirl         .nwindows = 8,
277ab3b491fSBlue Swirl         .maxtl = 5,
278ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
279ab3b491fSBlue Swirl     },
280ab3b491fSBlue Swirl     {
281ab3b491fSBlue Swirl         .name = "Sun UltraSparc III",
282ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)),
283ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
284ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
285ab3b491fSBlue Swirl         .nwindows = 8,
286ab3b491fSBlue Swirl         .maxtl = 5,
287ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
288ab3b491fSBlue Swirl     },
289ab3b491fSBlue Swirl     {
290ab3b491fSBlue Swirl         .name = "Sun UltraSparc III Cu",
291ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)),
292ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
293ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
294ab3b491fSBlue Swirl         .nwindows = 8,
295ab3b491fSBlue Swirl         .maxtl = 5,
296ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
297ab3b491fSBlue Swirl     },
298ab3b491fSBlue Swirl     {
299ab3b491fSBlue Swirl         .name = "Sun UltraSparc IIIi",
300ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)),
301ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
302ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
303ab3b491fSBlue Swirl         .nwindows = 8,
304ab3b491fSBlue Swirl         .maxtl = 5,
305ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
306ab3b491fSBlue Swirl     },
307ab3b491fSBlue Swirl     {
308ab3b491fSBlue Swirl         .name = "Sun UltraSparc IV",
309ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)),
310ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
311ab3b491fSBlue Swirl         .mmu_version = mmu_us_4,
312ab3b491fSBlue Swirl         .nwindows = 8,
313ab3b491fSBlue Swirl         .maxtl = 5,
314ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
315ab3b491fSBlue Swirl     },
316ab3b491fSBlue Swirl     {
317ab3b491fSBlue Swirl         .name = "Sun UltraSparc IV+",
318ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)),
319ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
320ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
321ab3b491fSBlue Swirl         .nwindows = 8,
322ab3b491fSBlue Swirl         .maxtl = 5,
323ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT,
324ab3b491fSBlue Swirl     },
325ab3b491fSBlue Swirl     {
326ab3b491fSBlue Swirl         .name = "Sun UltraSparc IIIi+",
327ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)),
328ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
329ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
330ab3b491fSBlue Swirl         .nwindows = 8,
331ab3b491fSBlue Swirl         .maxtl = 5,
332ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
333ab3b491fSBlue Swirl     },
334ab3b491fSBlue Swirl     {
335ab3b491fSBlue Swirl         .name = "Sun UltraSparc T1",
336ab3b491fSBlue Swirl         /* defined in sparc_ifu_fdp.v and ctu.h */
337ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)),
338ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
339ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
340ab3b491fSBlue Swirl         .nwindows = 8,
341ab3b491fSBlue Swirl         .maxtl = 6,
342ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
343ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
344ab3b491fSBlue Swirl     },
345ab3b491fSBlue Swirl     {
346ab3b491fSBlue Swirl         .name = "Sun UltraSparc T2",
347ab3b491fSBlue Swirl         /* defined in tlu_asi_ctl.v and n2_revid_cust.v */
348ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)),
349ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
350ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
351ab3b491fSBlue Swirl         .nwindows = 8,
352ab3b491fSBlue Swirl         .maxtl = 6,
353ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
354ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
355ab3b491fSBlue Swirl     },
356ab3b491fSBlue Swirl     {
357ab3b491fSBlue Swirl         .name = "NEC UltraSparc I",
358ab3b491fSBlue Swirl         .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
359ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
360ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
361ab3b491fSBlue Swirl         .nwindows = 8,
362ab3b491fSBlue Swirl         .maxtl = 5,
363ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
364ab3b491fSBlue Swirl     },
365ab3b491fSBlue Swirl #else
366ab3b491fSBlue Swirl     {
367ab3b491fSBlue Swirl         .name = "Fujitsu MB86904",
368ab3b491fSBlue Swirl         .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
36949bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
370ab3b491fSBlue Swirl         .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
371ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
372ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
373ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
374ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
375ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
376ab3b491fSBlue Swirl         .nwindows = 8,
377ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
378ab3b491fSBlue Swirl     },
379ab3b491fSBlue Swirl     {
380ab3b491fSBlue Swirl         .name = "Fujitsu MB86907",
381ab3b491fSBlue Swirl         .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
38249bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
383ab3b491fSBlue Swirl         .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
384ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
385ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
386ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
387ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
388ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
389ab3b491fSBlue Swirl         .nwindows = 8,
390ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
391ab3b491fSBlue Swirl     },
392ab3b491fSBlue Swirl     {
393ab3b491fSBlue Swirl         .name = "TI MicroSparc I",
394ab3b491fSBlue Swirl         .iu_version = 0x41000000,
39549bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
396ab3b491fSBlue Swirl         .mmu_version = 0x41000000,
397ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
398ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
399ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
400ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
401ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x0000003f,
402ab3b491fSBlue Swirl         .nwindows = 7,
4035f25b383SRichard Henderson         .features = CPU_FEATURE_MUL | CPU_FEATURE_DIV,
404ab3b491fSBlue Swirl     },
405ab3b491fSBlue Swirl     {
406ab3b491fSBlue Swirl         .name = "TI MicroSparc II",
407ab3b491fSBlue Swirl         .iu_version = 0x42000000,
40849bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
409ab3b491fSBlue Swirl         .mmu_version = 0x02000000,
410ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
411ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
412ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
413ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
414ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
415ab3b491fSBlue Swirl         .nwindows = 8,
416ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
417ab3b491fSBlue Swirl     },
418ab3b491fSBlue Swirl     {
419ab3b491fSBlue Swirl         .name = "TI MicroSparc IIep",
420ab3b491fSBlue Swirl         .iu_version = 0x42000000,
42149bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
422ab3b491fSBlue Swirl         .mmu_version = 0x04000000,
423ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
424ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
425ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
426ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016bff,
427ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
428ab3b491fSBlue Swirl         .nwindows = 8,
429ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
430ab3b491fSBlue Swirl     },
431ab3b491fSBlue Swirl     {
432ab3b491fSBlue Swirl         .name = "TI SuperSparc 40", /* STP1020NPGA */
433ab3b491fSBlue Swirl         .iu_version = 0x41000000, /* SuperSPARC 2.x */
43449bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
435ab3b491fSBlue Swirl         .mmu_version = 0x00000800, /* SuperSPARC 2.x, no MXCC */
436ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
437ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
438ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
439ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
440ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
441ab3b491fSBlue Swirl         .nwindows = 8,
442ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
443ab3b491fSBlue Swirl     },
444ab3b491fSBlue Swirl     {
445ab3b491fSBlue Swirl         .name = "TI SuperSparc 50", /* STP1020PGA */
446ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
44749bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
448ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
449ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
450ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
451ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
452ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
453ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
454ab3b491fSBlue Swirl         .nwindows = 8,
455ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
456ab3b491fSBlue Swirl     },
457ab3b491fSBlue Swirl     {
458ab3b491fSBlue Swirl         .name = "TI SuperSparc 51",
459ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
46049bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
461ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
462ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
463ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
464ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
465ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
466ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
467ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
468ab3b491fSBlue Swirl         .nwindows = 8,
469ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
470ab3b491fSBlue Swirl     },
471ab3b491fSBlue Swirl     {
472ab3b491fSBlue Swirl         .name = "TI SuperSparc 60", /* STP1020APGA */
473ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
47449bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
475ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
476ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
477ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
478ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
479ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
480ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
481ab3b491fSBlue Swirl         .nwindows = 8,
482ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
483ab3b491fSBlue Swirl     },
484ab3b491fSBlue Swirl     {
485ab3b491fSBlue Swirl         .name = "TI SuperSparc 61",
486ab3b491fSBlue Swirl         .iu_version = 0x44000000, /* SuperSPARC 3.x */
48749bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
488ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
489ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
490ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
491ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
492ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
493ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
494ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
495ab3b491fSBlue Swirl         .nwindows = 8,
496ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
497ab3b491fSBlue Swirl     },
498ab3b491fSBlue Swirl     {
499ab3b491fSBlue Swirl         .name = "TI SuperSparc II",
500ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC II 1.x */
50149bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
502ab3b491fSBlue Swirl         .mmu_version = 0x08000000, /* SuperSPARC II 1.x, MXCC */
503ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
504ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
505ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
506ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
507ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
508ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
509ab3b491fSBlue Swirl         .nwindows = 8,
510ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
511ab3b491fSBlue Swirl     },
512ab3b491fSBlue Swirl     {
513ab3b491fSBlue Swirl         .name = "LEON2",
514ab3b491fSBlue Swirl         .iu_version = 0xf2000000,
51549bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
516ab3b491fSBlue Swirl         .mmu_version = 0xf2000000,
517ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
518ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
519ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
520ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
521ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
522ab3b491fSBlue Swirl         .nwindows = 8,
523ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN,
524ab3b491fSBlue Swirl     },
525ab3b491fSBlue Swirl     {
526ab3b491fSBlue Swirl         .name = "LEON3",
527ab3b491fSBlue Swirl         .iu_version = 0xf3000000,
52849bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
529ab3b491fSBlue Swirl         .mmu_version = 0xf3000000,
530ab3b491fSBlue Swirl         .mmu_bm = 0x00000000,
5317a0a9c2cSRonald Hecht         .mmu_ctpr_mask = 0xfffffffc,
5327a0a9c2cSRonald Hecht         .mmu_cxr_mask = 0x000000ff,
533ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
534ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
535ab3b491fSBlue Swirl         .nwindows = 8,
536ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN |
53716c358e9SSebastian Huber         CPU_FEATURE_ASR17 | CPU_FEATURE_CACHE_CTRL | CPU_FEATURE_POWERDOWN |
53816c358e9SSebastian Huber         CPU_FEATURE_CASA,
539ab3b491fSBlue Swirl     },
540ab3b491fSBlue Swirl #endif
541ab3b491fSBlue Swirl };
542ab3b491fSBlue Swirl 
543de1f5203SRichard Henderson /* This must match sparc_cpu_properties[]. */
544ab3b491fSBlue Swirl static const char * const feature_name[] = {
545de1f5203SRichard Henderson     [CPU_FEATURE_BIT_FLOAT128] = "float128",
546554abe47SRichard Henderson #ifdef TARGET_SPARC64
547de1f5203SRichard Henderson     [CPU_FEATURE_BIT_CMT] = "cmt",
548de1f5203SRichard Henderson     [CPU_FEATURE_BIT_GL] = "gl",
549554abe47SRichard Henderson     [CPU_FEATURE_BIT_HYPV] = "hypv",
550554abe47SRichard Henderson     [CPU_FEATURE_BIT_VIS1] = "vis1",
551554abe47SRichard Henderson     [CPU_FEATURE_BIT_VIS2] = "vis2",
552554abe47SRichard Henderson #else
553554abe47SRichard Henderson     [CPU_FEATURE_BIT_MUL] = "mul",
554554abe47SRichard Henderson     [CPU_FEATURE_BIT_DIV] = "div",
555554abe47SRichard Henderson     [CPU_FEATURE_BIT_FSMULD] = "fsmuld",
556554abe47SRichard Henderson #endif
557ab3b491fSBlue Swirl };
558ab3b491fSBlue Swirl 
5590442428aSMarkus Armbruster static void print_features(uint32_t features, const char *prefix)
560ab3b491fSBlue Swirl {
561ab3b491fSBlue Swirl     unsigned int i;
562ab3b491fSBlue Swirl 
563ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(feature_name); i++) {
564ab3b491fSBlue Swirl         if (feature_name[i] && (features & (1 << i))) {
565ab3b491fSBlue Swirl             if (prefix) {
5660442428aSMarkus Armbruster                 qemu_printf("%s", prefix);
567ab3b491fSBlue Swirl             }
5680442428aSMarkus Armbruster             qemu_printf("%s ", feature_name[i]);
569ab3b491fSBlue Swirl         }
570ab3b491fSBlue Swirl     }
571ab3b491fSBlue Swirl }
572ab3b491fSBlue Swirl 
5730442428aSMarkus Armbruster void sparc_cpu_list(void)
574ab3b491fSBlue Swirl {
575ab3b491fSBlue Swirl     unsigned int i;
576ab3b491fSBlue Swirl 
57747833f81SThomas Huth     qemu_printf("Available CPU types:\n");
578ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
57947833f81SThomas Huth         qemu_printf(" %-20s (IU " TARGET_FMT_lx
58047833f81SThomas Huth                     " FPU %08x MMU %08x NWINS %d) ",
581ab3b491fSBlue Swirl                     sparc_defs[i].name,
582ab3b491fSBlue Swirl                     sparc_defs[i].iu_version,
583ab3b491fSBlue Swirl                     sparc_defs[i].fpu_version,
584ab3b491fSBlue Swirl                     sparc_defs[i].mmu_version,
585ab3b491fSBlue Swirl                     sparc_defs[i].nwindows);
5860442428aSMarkus Armbruster         print_features(CPU_DEFAULT_FEATURES & ~sparc_defs[i].features, "-");
5870442428aSMarkus Armbruster         print_features(~CPU_DEFAULT_FEATURES & sparc_defs[i].features, "+");
5880442428aSMarkus Armbruster         qemu_printf("\n");
589ab3b491fSBlue Swirl     }
5900442428aSMarkus Armbruster     qemu_printf("Default CPU feature flags (use '-' to remove): ");
5910442428aSMarkus Armbruster     print_features(CPU_DEFAULT_FEATURES, NULL);
5920442428aSMarkus Armbruster     qemu_printf("\n");
5930442428aSMarkus Armbruster     qemu_printf("Available CPU feature flags (use '+' to add): ");
5940442428aSMarkus Armbruster     print_features(~CPU_DEFAULT_FEATURES, NULL);
5950442428aSMarkus Armbruster     qemu_printf("\n");
5960442428aSMarkus Armbruster     qemu_printf("Numerical features (use '=' to set): iu_version "
597ab3b491fSBlue Swirl                 "fpu_version mmu_version nwindows\n");
598ab3b491fSBlue Swirl }
599ab3b491fSBlue Swirl 
60090c84c56SMarkus Armbruster static void cpu_print_cc(FILE *f, uint32_t cc)
601ab3b491fSBlue Swirl {
60290c84c56SMarkus Armbruster     qemu_fprintf(f, "%c%c%c%c", cc & PSR_NEG ? 'N' : '-',
603ab3b491fSBlue Swirl                  cc & PSR_ZERO ? 'Z' : '-', cc & PSR_OVF ? 'V' : '-',
604ab3b491fSBlue Swirl                  cc & PSR_CARRY ? 'C' : '-');
605ab3b491fSBlue Swirl }
606ab3b491fSBlue Swirl 
607ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
608ab3b491fSBlue Swirl #define REGS_PER_LINE 4
609ab3b491fSBlue Swirl #else
610ab3b491fSBlue Swirl #define REGS_PER_LINE 8
611ab3b491fSBlue Swirl #endif
612ab3b491fSBlue Swirl 
6139ac200acSPhilippe Mathieu-Daudé static void sparc_cpu_dump_state(CPUState *cs, FILE *f, int flags)
614ab3b491fSBlue Swirl {
61577976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
616ab3b491fSBlue Swirl     int i, x;
617ab3b491fSBlue Swirl 
61890c84c56SMarkus Armbruster     qemu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc,
619ab3b491fSBlue Swirl                  env->npc);
620ab3b491fSBlue Swirl 
621ab3b491fSBlue Swirl     for (i = 0; i < 8; i++) {
622ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == 0) {
62390c84c56SMarkus Armbruster             qemu_fprintf(f, "%%g%d-%d:", i, i + REGS_PER_LINE - 1);
624ab3b491fSBlue Swirl         }
62590c84c56SMarkus Armbruster         qemu_fprintf(f, " " TARGET_FMT_lx, env->gregs[i]);
626ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
62790c84c56SMarkus Armbruster             qemu_fprintf(f, "\n");
628ab3b491fSBlue Swirl         }
629ab3b491fSBlue Swirl     }
630ab3b491fSBlue Swirl     for (x = 0; x < 3; x++) {
631ab3b491fSBlue Swirl         for (i = 0; i < 8; i++) {
632ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == 0) {
63390c84c56SMarkus Armbruster                 qemu_fprintf(f, "%%%c%d-%d: ",
634ab3b491fSBlue Swirl                              x == 0 ? 'o' : (x == 1 ? 'l' : 'i'),
635ab3b491fSBlue Swirl                              i, i + REGS_PER_LINE - 1);
636ab3b491fSBlue Swirl             }
63790c84c56SMarkus Armbruster             qemu_fprintf(f, TARGET_FMT_lx " ", env->regwptr[i + x * 8]);
638ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
63990c84c56SMarkus Armbruster                 qemu_fprintf(f, "\n");
640ab3b491fSBlue Swirl             }
641ab3b491fSBlue Swirl         }
642ab3b491fSBlue Swirl     }
64376a23ca0SRichard Henderson 
644d13c394cSRichard Henderson     if (flags & CPU_DUMP_FPU) {
64530038fd8SRichard Henderson         for (i = 0; i < TARGET_DPREGS; i++) {
646ab3b491fSBlue Swirl             if ((i & 3) == 0) {
64790c84c56SMarkus Armbruster                 qemu_fprintf(f, "%%f%02d: ", i * 2);
648ab3b491fSBlue Swirl             }
64990c84c56SMarkus Armbruster             qemu_fprintf(f, " %016" PRIx64, env->fpr[i].ll);
650ab3b491fSBlue Swirl             if ((i & 3) == 3) {
65190c84c56SMarkus Armbruster                 qemu_fprintf(f, "\n");
652ab3b491fSBlue Swirl             }
653ab3b491fSBlue Swirl         }
654d13c394cSRichard Henderson     }
655d13c394cSRichard Henderson 
656ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
65790c84c56SMarkus Armbruster     qemu_fprintf(f, "pstate: %08x ccr: %02x (icc: ", env->pstate,
658ab3b491fSBlue Swirl                  (unsigned)cpu_get_ccr(env));
65990c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_ccr(env) << PSR_CARRY_SHIFT);
66090c84c56SMarkus Armbruster     qemu_fprintf(f, " xcc: ");
66190c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_ccr(env) << (PSR_CARRY_SHIFT - 4));
66290c84c56SMarkus Armbruster     qemu_fprintf(f, ") asi: %02x tl: %d pil: %x gl: %d\n", env->asi, env->tl,
663cbc3a6a4SArtyom Tarasenko                  env->psrpil, env->gl);
66490c84c56SMarkus Armbruster     qemu_fprintf(f, "tbr: " TARGET_FMT_lx " hpstate: " TARGET_FMT_lx " htba: "
665cbc3a6a4SArtyom Tarasenko                  TARGET_FMT_lx "\n", env->tbr, env->hpstate, env->htba);
66690c84c56SMarkus Armbruster     qemu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate: %d "
667ab3b491fSBlue Swirl                  "cleanwin: %d cwp: %d\n",
668ab3b491fSBlue Swirl                  env->cansave, env->canrestore, env->otherwin, env->wstate,
669ab3b491fSBlue Swirl                  env->cleanwin, env->nwindows - 1 - env->cwp);
670ca4d5d86SPeter Maydell     qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx " fprs: %016x\n",
6711ccd6e13SRichard Henderson                  cpu_get_fsr(env), env->y, env->fprs);
672cbc3a6a4SArtyom Tarasenko 
673ab3b491fSBlue Swirl #else
67490c84c56SMarkus Armbruster     qemu_fprintf(f, "psr: %08x (icc: ", cpu_get_psr(env));
67590c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_psr(env));
67690c84c56SMarkus Armbruster     qemu_fprintf(f, " SPE: %c%c%c) wim: %08x\n", env->psrs ? 'S' : '-',
677ab3b491fSBlue Swirl                  env->psrps ? 'P' : '-', env->psret ? 'E' : '-',
678ab3b491fSBlue Swirl                  env->wim);
67990c84c56SMarkus Armbruster     qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx "\n",
6801ccd6e13SRichard Henderson                  cpu_get_fsr(env), env->y);
681ab3b491fSBlue Swirl #endif
68290c84c56SMarkus Armbruster     qemu_fprintf(f, "\n");
683ab3b491fSBlue Swirl }
684ab7ab3d7SAndreas Färber 
685f45748f1SAndreas Färber static void sparc_cpu_set_pc(CPUState *cs, vaddr value)
686f45748f1SAndreas Färber {
687f45748f1SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
688f45748f1SAndreas Färber 
689f45748f1SAndreas Färber     cpu->env.pc = value;
690f45748f1SAndreas Färber     cpu->env.npc = value + 4;
691f45748f1SAndreas Färber }
692f45748f1SAndreas Färber 
693e4fdf9dfSRichard Henderson static vaddr sparc_cpu_get_pc(CPUState *cs)
694e4fdf9dfSRichard Henderson {
695e4fdf9dfSRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
696e4fdf9dfSRichard Henderson 
697e4fdf9dfSRichard Henderson     return cpu->env.pc;
698e4fdf9dfSRichard Henderson }
699e4fdf9dfSRichard Henderson 
70004a37d4cSRichard Henderson static void sparc_cpu_synchronize_from_tb(CPUState *cs,
70104a37d4cSRichard Henderson                                           const TranslationBlock *tb)
702bdf7ae5bSAndreas Färber {
703bdf7ae5bSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
704bdf7ae5bSAndreas Färber 
705*b254c342SPhilippe Mathieu-Daudé     tcg_debug_assert(!tcg_cflags_has(cs, CF_PCREL));
706c4bf3a92SAnton Johansson     cpu->env.pc = tb->pc;
707bdf7ae5bSAndreas Färber     cpu->env.npc = tb->cs_base;
708bdf7ae5bSAndreas Färber }
709bdf7ae5bSAndreas Färber 
7108c2e1b00SAndreas Färber static bool sparc_cpu_has_work(CPUState *cs)
7118c2e1b00SAndreas Färber {
7128c2e1b00SAndreas Färber     return (cs->interrupt_request & CPU_INTERRUPT_HARD) &&
71377976769SPhilippe Mathieu-Daudé            cpu_interrupts_enabled(cpu_env(cs));
7148c2e1b00SAndreas Färber }
7158c2e1b00SAndreas Färber 
716a120d320SRichard Henderson static int sparc_cpu_mmu_index(CPUState *cs, bool ifetch)
717e3547a7dSRichard Henderson {
718e3547a7dSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
719e3547a7dSRichard Henderson 
720e3547a7dSRichard Henderson #ifndef TARGET_SPARC64
721e3547a7dSRichard Henderson     if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
722e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
723e3547a7dSRichard Henderson     } else {
724e3547a7dSRichard Henderson         return env->psrs;
725e3547a7dSRichard Henderson     }
726e3547a7dSRichard Henderson #else
727e3547a7dSRichard Henderson     /* IMMU or DMMU disabled.  */
728e3547a7dSRichard Henderson     if (ifetch
729e3547a7dSRichard Henderson         ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
730e3547a7dSRichard Henderson         : (env->lsu & DMMU_E) == 0) {
731e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
732e3547a7dSRichard Henderson     } else if (cpu_hypervisor_mode(env)) {
733e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
734e3547a7dSRichard Henderson     } else if (env->tl > 0) {
735e3547a7dSRichard Henderson         return MMU_NUCLEUS_IDX;
736e3547a7dSRichard Henderson     } else if (cpu_supervisor_mode(env)) {
737e3547a7dSRichard Henderson         return MMU_KERNEL_IDX;
738e3547a7dSRichard Henderson     } else {
739e3547a7dSRichard Henderson         return MMU_USER_IDX;
740e3547a7dSRichard Henderson     }
741e3547a7dSRichard Henderson #endif
742e3547a7dSRichard Henderson }
743e3547a7dSRichard Henderson 
74412a6c15eSIgor Mammedov static char *sparc_cpu_type_name(const char *cpu_model)
74512a6c15eSIgor Mammedov {
7461d4bfc54SIgor Mammedov     char *name = g_strdup_printf(SPARC_CPU_TYPE_NAME("%s"), cpu_model);
74712a6c15eSIgor Mammedov     char *s = name;
74812a6c15eSIgor Mammedov 
74912a6c15eSIgor Mammedov     /* SPARC cpu model names happen to have whitespaces,
75012a6c15eSIgor Mammedov      * as type names shouldn't have spaces replace them with '-'
75112a6c15eSIgor Mammedov      */
75212a6c15eSIgor Mammedov     while ((s = strchr(s, ' '))) {
75312a6c15eSIgor Mammedov         *s = '-';
75412a6c15eSIgor Mammedov     }
75512a6c15eSIgor Mammedov 
75612a6c15eSIgor Mammedov     return name;
75712a6c15eSIgor Mammedov }
75812a6c15eSIgor Mammedov 
75912a6c15eSIgor Mammedov static ObjectClass *sparc_cpu_class_by_name(const char *cpu_model)
76012a6c15eSIgor Mammedov {
76112a6c15eSIgor Mammedov     ObjectClass *oc;
76212a6c15eSIgor Mammedov     char *typename;
76312a6c15eSIgor Mammedov 
76412a6c15eSIgor Mammedov     typename = sparc_cpu_type_name(cpu_model);
76512a6c15eSIgor Mammedov     oc = object_class_by_name(typename);
76612a6c15eSIgor Mammedov     g_free(typename);
76712a6c15eSIgor Mammedov     return oc;
76812a6c15eSIgor Mammedov }
76912a6c15eSIgor Mammedov 
770b6e91ebfSAndreas Färber static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
771b6e91ebfSAndreas Färber {
772ce5b1bbfSLaurent Vivier     CPUState *cs = CPU(dev);
773b6e91ebfSAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(dev);
774ce5b1bbfSLaurent Vivier     Error *local_err = NULL;
77577976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
776247bf011SAndreas Färber 
77770054962SIgor Mammedov #if defined(CONFIG_USER_ONLY)
7785f25b383SRichard Henderson     /* We are emulating the kernel, which will trap and emulate float128. */
779576e1c4cSIgor Mammedov     env->def.features |= CPU_FEATURE_FLOAT128;
780247bf011SAndreas Färber #endif
781b6e91ebfSAndreas Färber 
78270054962SIgor Mammedov     env->version = env->def.iu_version;
78370054962SIgor Mammedov     env->nwindows = env->def.nwindows;
78470054962SIgor Mammedov #if !defined(TARGET_SPARC64)
78570054962SIgor Mammedov     env->mmuregs[0] |= env->def.mmu_version;
78670054962SIgor Mammedov     cpu_sparc_set_id(env, 0);
78770054962SIgor Mammedov     env->mxccregs[7] |= env->def.mxcc_version;
78870054962SIgor Mammedov #else
78970054962SIgor Mammedov     env->mmu_version = env->def.mmu_version;
79070054962SIgor Mammedov     env->maxtl = env->def.maxtl;
79170054962SIgor Mammedov     env->version |= env->def.maxtl << 8;
79270054962SIgor Mammedov     env->version |= env->def.nwindows - 1;
79370054962SIgor Mammedov #endif
7941ccd6e13SRichard Henderson     cpu_put_fsr(env, 0);
79570054962SIgor Mammedov 
796ce5b1bbfSLaurent Vivier     cpu_exec_realizefn(cs, &local_err);
797ce5b1bbfSLaurent Vivier     if (local_err != NULL) {
798ce5b1bbfSLaurent Vivier         error_propagate(errp, local_err);
799ce5b1bbfSLaurent Vivier         return;
800ce5b1bbfSLaurent Vivier     }
801ce5b1bbfSLaurent Vivier 
802ce5b1bbfSLaurent Vivier     qemu_init_vcpu(cs);
80314a10fc3SAndreas Färber 
804b6e91ebfSAndreas Färber     scc->parent_realize(dev, errp);
805b6e91ebfSAndreas Färber }
806b6e91ebfSAndreas Färber 
807ab7ab3d7SAndreas Färber static void sparc_cpu_initfn(Object *obj)
808ab7ab3d7SAndreas Färber {
809ab7ab3d7SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(obj);
81012a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj);
811ab7ab3d7SAndreas Färber     CPUSPARCState *env = &cpu->env;
812ab7ab3d7SAndreas Färber 
813576e1c4cSIgor Mammedov     if (scc->cpu_def) {
814576e1c4cSIgor Mammedov         env->def = *scc->cpu_def;
815ab7ab3d7SAndreas Färber     }
816ab7ab3d7SAndreas Färber }
817ab7ab3d7SAndreas Färber 
818de05005bSIgor Mammedov static void sparc_get_nwindows(Object *obj, Visitor *v, const char *name,
819de05005bSIgor Mammedov                                void *opaque, Error **errp)
820de05005bSIgor Mammedov {
821de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
822de05005bSIgor Mammedov     int64_t value = cpu->env.def.nwindows;
823de05005bSIgor Mammedov 
824de05005bSIgor Mammedov     visit_type_int(v, name, &value, errp);
825de05005bSIgor Mammedov }
826de05005bSIgor Mammedov 
827de05005bSIgor Mammedov static void sparc_set_nwindows(Object *obj, Visitor *v, const char *name,
828de05005bSIgor Mammedov                                void *opaque, Error **errp)
829de05005bSIgor Mammedov {
830de05005bSIgor Mammedov     const int64_t min = MIN_NWINDOWS;
831de05005bSIgor Mammedov     const int64_t max = MAX_NWINDOWS;
832de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
833de05005bSIgor Mammedov     int64_t value;
834de05005bSIgor Mammedov 
835668f62ecSMarkus Armbruster     if (!visit_type_int(v, name, &value, errp)) {
836de05005bSIgor Mammedov         return;
837de05005bSIgor Mammedov     }
838de05005bSIgor Mammedov 
839de05005bSIgor Mammedov     if (value < min || value > max) {
840de05005bSIgor Mammedov         error_setg(errp, "Property %s.%s doesn't take value %" PRId64
841de05005bSIgor Mammedov                    " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
842de05005bSIgor Mammedov                    object_get_typename(obj), name ? name : "null",
843de05005bSIgor Mammedov                    value, min, max);
844de05005bSIgor Mammedov         return;
845de05005bSIgor Mammedov     }
846de05005bSIgor Mammedov     cpu->env.def.nwindows = value;
847de05005bSIgor Mammedov }
848de05005bSIgor Mammedov 
849de05005bSIgor Mammedov static PropertyInfo qdev_prop_nwindows = {
850de05005bSIgor Mammedov     .name  = "int",
851de05005bSIgor Mammedov     .get   = sparc_get_nwindows,
852de05005bSIgor Mammedov     .set   = sparc_set_nwindows,
853de05005bSIgor Mammedov };
854de05005bSIgor Mammedov 
855de1f5203SRichard Henderson /* This must match feature_name[]. */
856de05005bSIgor Mammedov static Property sparc_cpu_properties[] = {
857de1f5203SRichard Henderson     DEFINE_PROP_BIT("float128", SPARCCPU, env.def.features,
858de1f5203SRichard Henderson                     CPU_FEATURE_BIT_FLOAT128, false),
859554abe47SRichard Henderson #ifdef TARGET_SPARC64
860de1f5203SRichard Henderson     DEFINE_PROP_BIT("cmt",      SPARCCPU, env.def.features,
861de1f5203SRichard Henderson                     CPU_FEATURE_BIT_CMT, false),
862de1f5203SRichard Henderson     DEFINE_PROP_BIT("gl",       SPARCCPU, env.def.features,
863de1f5203SRichard Henderson                     CPU_FEATURE_BIT_GL, false),
864554abe47SRichard Henderson     DEFINE_PROP_BIT("hypv",     SPARCCPU, env.def.features,
865554abe47SRichard Henderson                     CPU_FEATURE_BIT_HYPV, false),
866554abe47SRichard Henderson     DEFINE_PROP_BIT("vis1",     SPARCCPU, env.def.features,
867554abe47SRichard Henderson                     CPU_FEATURE_BIT_VIS1, false),
868554abe47SRichard Henderson     DEFINE_PROP_BIT("vis2",     SPARCCPU, env.def.features,
869554abe47SRichard Henderson                     CPU_FEATURE_BIT_VIS2, false),
870554abe47SRichard Henderson #else
871554abe47SRichard Henderson     DEFINE_PROP_BIT("mul",      SPARCCPU, env.def.features,
872554abe47SRichard Henderson                     CPU_FEATURE_BIT_MUL, false),
873554abe47SRichard Henderson     DEFINE_PROP_BIT("div",      SPARCCPU, env.def.features,
874554abe47SRichard Henderson                     CPU_FEATURE_BIT_DIV, false),
875554abe47SRichard Henderson     DEFINE_PROP_BIT("fsmuld",   SPARCCPU, env.def.features,
876554abe47SRichard Henderson                     CPU_FEATURE_BIT_FSMULD, false),
877554abe47SRichard Henderson #endif
878de05005bSIgor Mammedov     DEFINE_PROP_UNSIGNED("iu-version", SPARCCPU, env.def.iu_version, 0,
879de05005bSIgor Mammedov                          qdev_prop_uint64, target_ulong),
880de05005bSIgor Mammedov     DEFINE_PROP_UINT32("fpu-version", SPARCCPU, env.def.fpu_version, 0),
881de05005bSIgor Mammedov     DEFINE_PROP_UINT32("mmu-version", SPARCCPU, env.def.mmu_version, 0),
88243b6ab4cSEduardo Habkost     DEFINE_PROP("nwindows", SPARCCPU, env.def.nwindows,
88343b6ab4cSEduardo Habkost                 qdev_prop_nwindows, uint32_t),
884de05005bSIgor Mammedov     DEFINE_PROP_END_OF_LIST()
885de05005bSIgor Mammedov };
886de05005bSIgor Mammedov 
8878b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
8888b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
8898b80bd28SPhilippe Mathieu-Daudé 
8908b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps sparc_sysemu_ops = {
89108928c6dSPhilippe Mathieu-Daudé     .get_phys_page_debug = sparc_cpu_get_phys_page_debug,
892feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_sparc_cpu,
8938b80bd28SPhilippe Mathieu-Daudé };
8948b80bd28SPhilippe Mathieu-Daudé #endif
8958b80bd28SPhilippe Mathieu-Daudé 
89678271684SClaudio Fontana #ifdef CONFIG_TCG
89778271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
89878271684SClaudio Fontana 
8991764ad70SRichard Henderson static const TCGCPUOps sparc_tcg_ops = {
90078271684SClaudio Fontana     .initialize = sparc_tcg_init,
90178271684SClaudio Fontana     .synchronize_from_tb = sparc_cpu_synchronize_from_tb,
902f36aaa53SRichard Henderson     .restore_state_to_opc = sparc_restore_state_to_opc,
90378271684SClaudio Fontana 
90478271684SClaudio Fontana #ifndef CONFIG_USER_ONLY
905caac44a5SRichard Henderson     .tlb_fill = sparc_cpu_tlb_fill,
906798ac8b5SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = sparc_cpu_exec_interrupt,
90778271684SClaudio Fontana     .do_interrupt = sparc_cpu_do_interrupt,
90878271684SClaudio Fontana     .do_transaction_failed = sparc_cpu_do_transaction_failed,
90978271684SClaudio Fontana     .do_unaligned_access = sparc_cpu_do_unaligned_access,
91078271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
91178271684SClaudio Fontana };
91278271684SClaudio Fontana #endif /* CONFIG_TCG */
91378271684SClaudio Fontana 
914ab7ab3d7SAndreas Färber static void sparc_cpu_class_init(ObjectClass *oc, void *data)
915ab7ab3d7SAndreas Färber {
916ab7ab3d7SAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
917ab7ab3d7SAndreas Färber     CPUClass *cc = CPU_CLASS(oc);
918b6e91ebfSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
9193b4fff1bSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(oc);
920b6e91ebfSAndreas Färber 
921bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, sparc_cpu_realizefn,
922bf853881SPhilippe Mathieu-Daudé                                     &scc->parent_realize);
9234f67d30bSMarc-André Lureau     device_class_set_props(dc, sparc_cpu_properties);
924ab7ab3d7SAndreas Färber 
9253b4fff1bSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, sparc_cpu_reset_hold, NULL,
9263b4fff1bSPeter Maydell                                        &scc->parent_phases);
92797a8ea5aSAndreas Färber 
92812a6c15eSIgor Mammedov     cc->class_by_name = sparc_cpu_class_by_name;
929d1853231SIgor Mammedov     cc->parse_features = sparc_cpu_parse_features;
9308c2e1b00SAndreas Färber     cc->has_work = sparc_cpu_has_work;
931e3547a7dSRichard Henderson     cc->mmu_index = sparc_cpu_mmu_index;
932878096eeSAndreas Färber     cc->dump_state = sparc_cpu_dump_state;
933f3659eeeSAndreas Färber #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
934f3659eeeSAndreas Färber     cc->memory_rw_debug = sparc_cpu_memory_rw_debug;
935f3659eeeSAndreas Färber #endif
936f45748f1SAndreas Färber     cc->set_pc = sparc_cpu_set_pc;
937e4fdf9dfSRichard Henderson     cc->get_pc = sparc_cpu_get_pc;
9385b50e790SAndreas Färber     cc->gdb_read_register = sparc_cpu_gdb_read_register;
9395b50e790SAndreas Färber     cc->gdb_write_register = sparc_cpu_gdb_write_register;
940e84942f2SRichard Henderson #ifndef CONFIG_USER_ONLY
9418b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &sparc_sysemu_ops;
94200b941e5SAndreas Färber #endif
943df0900ebSPeter Crosthwaite     cc->disas_set_info = cpu_sparc_disas_set_info;
944a0e372f0SAndreas Färber 
945a0e372f0SAndreas Färber #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
946a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 86;
947a0e372f0SAndreas Färber #else
948a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 72;
949a0e372f0SAndreas Färber #endif
95078271684SClaudio Fontana     cc->tcg_ops = &sparc_tcg_ops;
951ab7ab3d7SAndreas Färber }
952ab7ab3d7SAndreas Färber 
953ab7ab3d7SAndreas Färber static const TypeInfo sparc_cpu_type_info = {
954ab7ab3d7SAndreas Färber     .name = TYPE_SPARC_CPU,
955ab7ab3d7SAndreas Färber     .parent = TYPE_CPU,
956ab7ab3d7SAndreas Färber     .instance_size = sizeof(SPARCCPU),
957f669c992SRichard Henderson     .instance_align = __alignof(SPARCCPU),
958ab7ab3d7SAndreas Färber     .instance_init = sparc_cpu_initfn,
95912a6c15eSIgor Mammedov     .abstract = true,
960ab7ab3d7SAndreas Färber     .class_size = sizeof(SPARCCPUClass),
961ab7ab3d7SAndreas Färber     .class_init = sparc_cpu_class_init,
962ab7ab3d7SAndreas Färber };
963ab7ab3d7SAndreas Färber 
96412a6c15eSIgor Mammedov static void sparc_cpu_cpudef_class_init(ObjectClass *oc, void *data)
96512a6c15eSIgor Mammedov {
96612a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
96712a6c15eSIgor Mammedov     scc->cpu_def = data;
96812a6c15eSIgor Mammedov }
96912a6c15eSIgor Mammedov 
97012a6c15eSIgor Mammedov static void sparc_register_cpudef_type(const struct sparc_def_t *def)
97112a6c15eSIgor Mammedov {
97212a6c15eSIgor Mammedov     char *typename = sparc_cpu_type_name(def->name);
97312a6c15eSIgor Mammedov     TypeInfo ti = {
97412a6c15eSIgor Mammedov         .name = typename,
97512a6c15eSIgor Mammedov         .parent = TYPE_SPARC_CPU,
97612a6c15eSIgor Mammedov         .class_init = sparc_cpu_cpudef_class_init,
97712a6c15eSIgor Mammedov         .class_data = (void *)def,
97812a6c15eSIgor Mammedov     };
97912a6c15eSIgor Mammedov 
98012a6c15eSIgor Mammedov     type_register(&ti);
98112a6c15eSIgor Mammedov     g_free(typename);
98212a6c15eSIgor Mammedov }
98312a6c15eSIgor Mammedov 
984ab7ab3d7SAndreas Färber static void sparc_cpu_register_types(void)
985ab7ab3d7SAndreas Färber {
98612a6c15eSIgor Mammedov     int i;
98712a6c15eSIgor Mammedov 
988ab7ab3d7SAndreas Färber     type_register_static(&sparc_cpu_type_info);
98912a6c15eSIgor Mammedov     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
99012a6c15eSIgor Mammedov         sparc_register_cpudef_type(&sparc_defs[i]);
99112a6c15eSIgor Mammedov     }
992ab7ab3d7SAndreas Färber }
993ab7ab3d7SAndreas Färber 
994ab7ab3d7SAndreas Färber type_init(sparc_cpu_register_types)
995