xref: /qemu/target/sparc/cpu.c (revision 55c3ceef61fcf06fc98ddc752b7cce788ce7680b)
1ab3b491fSBlue Swirl /*
2ab3b491fSBlue Swirl  * Sparc CPU init helpers
3ab3b491fSBlue Swirl  *
4ab3b491fSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5ab3b491fSBlue Swirl  *
6ab3b491fSBlue Swirl  * This library is free software; you can redistribute it and/or
7ab3b491fSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ab3b491fSBlue Swirl  * License as published by the Free Software Foundation; either
9ab3b491fSBlue Swirl  * version 2 of the License, or (at your option) any later version.
10ab3b491fSBlue Swirl  *
11ab3b491fSBlue Swirl  * This library is distributed in the hope that it will be useful,
12ab3b491fSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ab3b491fSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ab3b491fSBlue Swirl  * Lesser General Public License for more details.
15ab3b491fSBlue Swirl  *
16ab3b491fSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ab3b491fSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ab3b491fSBlue Swirl  */
19ab3b491fSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
22ab3b491fSBlue Swirl #include "cpu.h"
23db5d39f7SAndreas Färber #include "qemu/error-report.h"
2463c91552SPaolo Bonzini #include "exec/exec-all.h"
25de05005bSIgor Mammedov #include "hw/qdev-properties.h"
26de05005bSIgor Mammedov #include "qapi/visitor.h"
27ab3b491fSBlue Swirl 
28ab3b491fSBlue Swirl //#define DEBUG_FEATURES
29ab3b491fSBlue Swirl 
30ab7ab3d7SAndreas Färber /* CPUClass::reset() */
31ab7ab3d7SAndreas Färber static void sparc_cpu_reset(CPUState *s)
32ab7ab3d7SAndreas Färber {
33ab7ab3d7SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(s);
34ab7ab3d7SAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(cpu);
35ab7ab3d7SAndreas Färber     CPUSPARCState *env = &cpu->env;
36ab7ab3d7SAndreas Färber 
37ab7ab3d7SAndreas Färber     scc->parent_reset(s);
38ab7ab3d7SAndreas Färber 
391f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUSPARCState, end_reset_fields));
40ab3b491fSBlue Swirl     env->cwp = 0;
41ab3b491fSBlue Swirl #ifndef TARGET_SPARC64
42ab3b491fSBlue Swirl     env->wim = 1;
43ab3b491fSBlue Swirl #endif
44ab3b491fSBlue Swirl     env->regwptr = env->regbase + (env->cwp * 16);
45ab3b491fSBlue Swirl     CC_OP = CC_OP_FLAGS;
46ab3b491fSBlue Swirl #if defined(CONFIG_USER_ONLY)
47ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
48ab3b491fSBlue Swirl     env->cleanwin = env->nwindows - 2;
49ab3b491fSBlue Swirl     env->cansave = env->nwindows - 2;
50ab3b491fSBlue Swirl     env->pstate = PS_RMO | PS_PEF | PS_IE;
51ab3b491fSBlue Swirl     env->asi = 0x82; /* Primary no-fault */
52ab3b491fSBlue Swirl #endif
53ab3b491fSBlue Swirl #else
54ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
55ab3b491fSBlue Swirl     env->psret = 0;
56ab3b491fSBlue Swirl     env->psrs = 1;
57ab3b491fSBlue Swirl     env->psrps = 1;
58ab3b491fSBlue Swirl #endif
59ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
60cbc3a6a4SArtyom Tarasenko     env->pstate = PS_PRIV | PS_RED | PS_PEF;
61cbc3a6a4SArtyom Tarasenko     if (!cpu_has_hypervisor(env)) {
62cbc3a6a4SArtyom Tarasenko         env->pstate |= PS_AG;
63cbc3a6a4SArtyom Tarasenko     }
64ab3b491fSBlue Swirl     env->hpstate = cpu_has_hypervisor(env) ? HS_PRIV : 0;
65ab3b491fSBlue Swirl     env->tl = env->maxtl;
66cbc3a6a4SArtyom Tarasenko     env->gl = 2;
67ab3b491fSBlue Swirl     cpu_tsptr(env)->tt = TT_POWER_ON_RESET;
68ab3b491fSBlue Swirl     env->lsu = 0;
69ab3b491fSBlue Swirl #else
70ab3b491fSBlue Swirl     env->mmuregs[0] &= ~(MMU_E | MMU_NF);
71576e1c4cSIgor Mammedov     env->mmuregs[0] |= env->def.mmu_bm;
72ab3b491fSBlue Swirl #endif
73ab3b491fSBlue Swirl     env->pc = 0;
74ab3b491fSBlue Swirl     env->npc = env->pc + 4;
75ab3b491fSBlue Swirl #endif
76ab3b491fSBlue Swirl     env->cache_control = 0;
77ab3b491fSBlue Swirl }
78ab3b491fSBlue Swirl 
7987afe467SRichard Henderson static bool sparc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
8087afe467SRichard Henderson {
8187afe467SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
8287afe467SRichard Henderson         SPARCCPU *cpu = SPARC_CPU(cs);
8387afe467SRichard Henderson         CPUSPARCState *env = &cpu->env;
8487afe467SRichard Henderson 
8587afe467SRichard Henderson         if (cpu_interrupts_enabled(env) && env->interrupt_index > 0) {
8687afe467SRichard Henderson             int pil = env->interrupt_index & 0xf;
8787afe467SRichard Henderson             int type = env->interrupt_index & 0xf0;
8887afe467SRichard Henderson 
8987afe467SRichard Henderson             if (type != TT_EXTINT || cpu_pil_allowed(env, pil)) {
9087afe467SRichard Henderson                 cs->exception_index = env->interrupt_index;
9187afe467SRichard Henderson                 sparc_cpu_do_interrupt(cs);
9287afe467SRichard Henderson                 return true;
9387afe467SRichard Henderson             }
9487afe467SRichard Henderson         }
9587afe467SRichard Henderson     }
9687afe467SRichard Henderson     return false;
9787afe467SRichard Henderson }
9887afe467SRichard Henderson 
99df0900ebSPeter Crosthwaite static void cpu_sparc_disas_set_info(CPUState *cpu, disassemble_info *info)
100df0900ebSPeter Crosthwaite {
101df0900ebSPeter Crosthwaite     info->print_insn = print_insn_sparc;
102df0900ebSPeter Crosthwaite #ifdef TARGET_SPARC64
103df0900ebSPeter Crosthwaite     info->mach = bfd_mach_sparc_v9b;
104df0900ebSPeter Crosthwaite #endif
105df0900ebSPeter Crosthwaite }
106df0900ebSPeter Crosthwaite 
107d1853231SIgor Mammedov static void
108d1853231SIgor Mammedov cpu_add_feat_as_prop(const char *typename, const char *name, const char *val)
109ab3b491fSBlue Swirl {
110d1853231SIgor Mammedov     GlobalProperty *prop = g_new0(typeof(*prop), 1);
111d1853231SIgor Mammedov     prop->driver = typename;
112d1853231SIgor Mammedov     prop->property = g_strdup(name);
113d1853231SIgor Mammedov     prop->value = g_strdup(val);
114d1853231SIgor Mammedov     prop->errp = &error_fatal;
115d1853231SIgor Mammedov     qdev_prop_register_global(prop);
116433ac7a9SAndreas Färber }
117433ac7a9SAndreas Färber 
118d1853231SIgor Mammedov /* Parse "+feature,-feature,feature=foo" CPU feature string */
119d1853231SIgor Mammedov static void sparc_cpu_parse_features(const char *typename, char *features,
120d1853231SIgor Mammedov                                      Error **errp)
121d1853231SIgor Mammedov {
122d1853231SIgor Mammedov     GList *l, *plus_features = NULL, *minus_features = NULL;
123d1853231SIgor Mammedov     char *featurestr; /* Single 'key=value" string being parsed */
124d1853231SIgor Mammedov     static bool cpu_globals_initialized;
125d1853231SIgor Mammedov 
126d1853231SIgor Mammedov     if (cpu_globals_initialized) {
127d1853231SIgor Mammedov         return;
128d1853231SIgor Mammedov     }
129d1853231SIgor Mammedov     cpu_globals_initialized = true;
130d1853231SIgor Mammedov 
131d1853231SIgor Mammedov     if (!features) {
132d1853231SIgor Mammedov         return;
133d1853231SIgor Mammedov     }
134d1853231SIgor Mammedov 
135d1853231SIgor Mammedov     for (featurestr = strtok(features, ",");
136d1853231SIgor Mammedov          featurestr;
137d1853231SIgor Mammedov          featurestr = strtok(NULL, ",")) {
138d1853231SIgor Mammedov         const char *name;
139d1853231SIgor Mammedov         const char *val = NULL;
140d1853231SIgor Mammedov         char *eq = NULL;
141d1853231SIgor Mammedov 
142d1853231SIgor Mammedov         /* Compatibility syntax: */
143d1853231SIgor Mammedov         if (featurestr[0] == '+') {
144d1853231SIgor Mammedov             plus_features = g_list_append(plus_features,
145d1853231SIgor Mammedov                                           g_strdup(featurestr + 1));
146d1853231SIgor Mammedov             continue;
147d1853231SIgor Mammedov         } else if (featurestr[0] == '-') {
148d1853231SIgor Mammedov             minus_features = g_list_append(minus_features,
149d1853231SIgor Mammedov                                            g_strdup(featurestr + 1));
150d1853231SIgor Mammedov             continue;
151d1853231SIgor Mammedov         }
152d1853231SIgor Mammedov 
153d1853231SIgor Mammedov         eq = strchr(featurestr, '=');
154d1853231SIgor Mammedov         name = featurestr;
155d1853231SIgor Mammedov         if (eq) {
156d1853231SIgor Mammedov             *eq++ = 0;
157d1853231SIgor Mammedov             val = eq;
158d1853231SIgor Mammedov 
159d1853231SIgor Mammedov             /*
160d1853231SIgor Mammedov              * Temporarily, only +feat/-feat will be supported
161d1853231SIgor Mammedov              * for boolean properties until we remove the
162d1853231SIgor Mammedov              * minus-overrides-plus semantics and just follow
163d1853231SIgor Mammedov              * the order options appear on the command-line.
164d1853231SIgor Mammedov              *
165d1853231SIgor Mammedov              * TODO: warn if user is relying on minus-override-plus semantics
166d1853231SIgor Mammedov              * TODO: remove minus-override-plus semantics after
167d1853231SIgor Mammedov              *       warning for a few releases
168d1853231SIgor Mammedov              */
169d1853231SIgor Mammedov             if (!strcasecmp(val, "on") ||
170d1853231SIgor Mammedov                 !strcasecmp(val, "off") ||
171d1853231SIgor Mammedov                 !strcasecmp(val, "true") ||
172d1853231SIgor Mammedov                 !strcasecmp(val, "false")) {
173d1853231SIgor Mammedov                 error_setg(errp, "Boolean properties in format %s=%s"
174d1853231SIgor Mammedov                                  " are not supported", name, val);
175d1853231SIgor Mammedov                 return;
176d1853231SIgor Mammedov             }
177d1853231SIgor Mammedov         } else {
178d1853231SIgor Mammedov             error_setg(errp, "Unsupported property format: %s", name);
179d1853231SIgor Mammedov             return;
180d1853231SIgor Mammedov         }
181d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, val);
182d1853231SIgor Mammedov     }
183d1853231SIgor Mammedov 
184d1853231SIgor Mammedov     for (l = plus_features; l; l = l->next) {
185d1853231SIgor Mammedov         const char *name = l->data;
186d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "on");
187d1853231SIgor Mammedov     }
188d1853231SIgor Mammedov     g_list_free_full(plus_features, g_free);
189d1853231SIgor Mammedov 
190d1853231SIgor Mammedov     for (l = minus_features; l; l = l->next) {
191d1853231SIgor Mammedov         const char *name = l->data;
192d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "off");
193d1853231SIgor Mammedov     }
194d1853231SIgor Mammedov     g_list_free_full(minus_features, g_free);
195ab3b491fSBlue Swirl }
196ab3b491fSBlue Swirl 
197ab3b491fSBlue Swirl void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu)
198ab3b491fSBlue Swirl {
199ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
200ab3b491fSBlue Swirl     env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
201ab3b491fSBlue Swirl #endif
202ab3b491fSBlue Swirl }
203ab3b491fSBlue Swirl 
204ab3b491fSBlue Swirl static const sparc_def_t sparc_defs[] = {
205ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
206ab3b491fSBlue Swirl     {
207ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64",
208ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)),
209ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
210ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
211ab3b491fSBlue Swirl         .nwindows = 4,
212ab3b491fSBlue Swirl         .maxtl = 4,
213ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
214ab3b491fSBlue Swirl     },
215ab3b491fSBlue Swirl     {
216ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 III",
217ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)),
218ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
219ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
220ab3b491fSBlue Swirl         .nwindows = 5,
221ab3b491fSBlue Swirl         .maxtl = 4,
222ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
223ab3b491fSBlue Swirl     },
224ab3b491fSBlue Swirl     {
225ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 IV",
226ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)),
227ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
228ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
229ab3b491fSBlue Swirl         .nwindows = 8,
230ab3b491fSBlue Swirl         .maxtl = 5,
231ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
232ab3b491fSBlue Swirl     },
233ab3b491fSBlue Swirl     {
234ab3b491fSBlue Swirl         .name = "Fujitsu Sparc64 V",
235ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)),
236ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
237ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
238ab3b491fSBlue Swirl         .nwindows = 8,
239ab3b491fSBlue Swirl         .maxtl = 5,
240ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
241ab3b491fSBlue Swirl     },
242ab3b491fSBlue Swirl     {
243ab3b491fSBlue Swirl         .name = "TI UltraSparc I",
244ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
245ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
246ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
247ab3b491fSBlue Swirl         .nwindows = 8,
248ab3b491fSBlue Swirl         .maxtl = 5,
249ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
250ab3b491fSBlue Swirl     },
251ab3b491fSBlue Swirl     {
252ab3b491fSBlue Swirl         .name = "TI UltraSparc II",
253ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)),
254ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
255ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
256ab3b491fSBlue Swirl         .nwindows = 8,
257ab3b491fSBlue Swirl         .maxtl = 5,
258ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
259ab3b491fSBlue Swirl     },
260ab3b491fSBlue Swirl     {
261ab3b491fSBlue Swirl         .name = "TI UltraSparc IIi",
262ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)),
263ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
264ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
265ab3b491fSBlue Swirl         .nwindows = 8,
266ab3b491fSBlue Swirl         .maxtl = 5,
267ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
268ab3b491fSBlue Swirl     },
269ab3b491fSBlue Swirl     {
270ab3b491fSBlue Swirl         .name = "TI UltraSparc IIe",
271ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)),
272ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
273ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
274ab3b491fSBlue Swirl         .nwindows = 8,
275ab3b491fSBlue Swirl         .maxtl = 5,
276ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
277ab3b491fSBlue Swirl     },
278ab3b491fSBlue Swirl     {
279ab3b491fSBlue Swirl         .name = "Sun UltraSparc III",
280ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)),
281ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
282ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
283ab3b491fSBlue Swirl         .nwindows = 8,
284ab3b491fSBlue Swirl         .maxtl = 5,
285ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
286ab3b491fSBlue Swirl     },
287ab3b491fSBlue Swirl     {
288ab3b491fSBlue Swirl         .name = "Sun UltraSparc III Cu",
289ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)),
290ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
291ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
292ab3b491fSBlue Swirl         .nwindows = 8,
293ab3b491fSBlue Swirl         .maxtl = 5,
294ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
295ab3b491fSBlue Swirl     },
296ab3b491fSBlue Swirl     {
297ab3b491fSBlue Swirl         .name = "Sun UltraSparc IIIi",
298ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)),
299ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
300ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
301ab3b491fSBlue Swirl         .nwindows = 8,
302ab3b491fSBlue Swirl         .maxtl = 5,
303ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
304ab3b491fSBlue Swirl     },
305ab3b491fSBlue Swirl     {
306ab3b491fSBlue Swirl         .name = "Sun UltraSparc IV",
307ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)),
308ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
309ab3b491fSBlue Swirl         .mmu_version = mmu_us_4,
310ab3b491fSBlue Swirl         .nwindows = 8,
311ab3b491fSBlue Swirl         .maxtl = 5,
312ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
313ab3b491fSBlue Swirl     },
314ab3b491fSBlue Swirl     {
315ab3b491fSBlue Swirl         .name = "Sun UltraSparc IV+",
316ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)),
317ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
318ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
319ab3b491fSBlue Swirl         .nwindows = 8,
320ab3b491fSBlue Swirl         .maxtl = 5,
321ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT,
322ab3b491fSBlue Swirl     },
323ab3b491fSBlue Swirl     {
324ab3b491fSBlue Swirl         .name = "Sun UltraSparc IIIi+",
325ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)),
326ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
327ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
328ab3b491fSBlue Swirl         .nwindows = 8,
329ab3b491fSBlue Swirl         .maxtl = 5,
330ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
331ab3b491fSBlue Swirl     },
332ab3b491fSBlue Swirl     {
333ab3b491fSBlue Swirl         .name = "Sun UltraSparc T1",
334ab3b491fSBlue Swirl         /* defined in sparc_ifu_fdp.v and ctu.h */
335ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)),
336ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
337ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
338ab3b491fSBlue Swirl         .nwindows = 8,
339ab3b491fSBlue Swirl         .maxtl = 6,
340ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
341ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
342ab3b491fSBlue Swirl     },
343ab3b491fSBlue Swirl     {
344ab3b491fSBlue Swirl         .name = "Sun UltraSparc T2",
345ab3b491fSBlue Swirl         /* defined in tlu_asi_ctl.v and n2_revid_cust.v */
346ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)),
347ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
348ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
349ab3b491fSBlue Swirl         .nwindows = 8,
350ab3b491fSBlue Swirl         .maxtl = 6,
351ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
352ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
353ab3b491fSBlue Swirl     },
354ab3b491fSBlue Swirl     {
355ab3b491fSBlue Swirl         .name = "NEC UltraSparc I",
356ab3b491fSBlue Swirl         .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
357ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
358ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
359ab3b491fSBlue Swirl         .nwindows = 8,
360ab3b491fSBlue Swirl         .maxtl = 5,
361ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
362ab3b491fSBlue Swirl     },
363ab3b491fSBlue Swirl #else
364ab3b491fSBlue Swirl     {
365ab3b491fSBlue Swirl         .name = "Fujitsu MB86904",
366ab3b491fSBlue Swirl         .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
367ab3b491fSBlue Swirl         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
368ab3b491fSBlue Swirl         .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
369ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
370ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
371ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
372ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
373ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
374ab3b491fSBlue Swirl         .nwindows = 8,
375ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
376ab3b491fSBlue Swirl     },
377ab3b491fSBlue Swirl     {
378ab3b491fSBlue Swirl         .name = "Fujitsu MB86907",
379ab3b491fSBlue Swirl         .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
380ab3b491fSBlue Swirl         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
381ab3b491fSBlue Swirl         .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
382ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
383ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
384ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
385ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
386ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
387ab3b491fSBlue Swirl         .nwindows = 8,
388ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
389ab3b491fSBlue Swirl     },
390ab3b491fSBlue Swirl     {
391ab3b491fSBlue Swirl         .name = "TI MicroSparc I",
392ab3b491fSBlue Swirl         .iu_version = 0x41000000,
393ab3b491fSBlue Swirl         .fpu_version = 4 << 17,
394ab3b491fSBlue Swirl         .mmu_version = 0x41000000,
395ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
396ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
397ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
398ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
399ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x0000003f,
400ab3b491fSBlue Swirl         .nwindows = 7,
401ab3b491fSBlue Swirl         .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL |
402ab3b491fSBlue Swirl         CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT |
403ab3b491fSBlue Swirl         CPU_FEATURE_FMUL,
404ab3b491fSBlue Swirl     },
405ab3b491fSBlue Swirl     {
406ab3b491fSBlue Swirl         .name = "TI MicroSparc II",
407ab3b491fSBlue Swirl         .iu_version = 0x42000000,
408ab3b491fSBlue Swirl         .fpu_version = 4 << 17,
409ab3b491fSBlue Swirl         .mmu_version = 0x02000000,
410ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
411ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
412ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
413ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
414ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
415ab3b491fSBlue Swirl         .nwindows = 8,
416ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
417ab3b491fSBlue Swirl     },
418ab3b491fSBlue Swirl     {
419ab3b491fSBlue Swirl         .name = "TI MicroSparc IIep",
420ab3b491fSBlue Swirl         .iu_version = 0x42000000,
421ab3b491fSBlue Swirl         .fpu_version = 4 << 17,
422ab3b491fSBlue Swirl         .mmu_version = 0x04000000,
423ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
424ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
425ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
426ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016bff,
427ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
428ab3b491fSBlue Swirl         .nwindows = 8,
429ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
430ab3b491fSBlue Swirl     },
431ab3b491fSBlue Swirl     {
432ab3b491fSBlue Swirl         .name = "TI SuperSparc 40", /* STP1020NPGA */
433ab3b491fSBlue Swirl         .iu_version = 0x41000000, /* SuperSPARC 2.x */
434ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
435ab3b491fSBlue Swirl         .mmu_version = 0x00000800, /* SuperSPARC 2.x, no MXCC */
436ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
437ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
438ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
439ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
440ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
441ab3b491fSBlue Swirl         .nwindows = 8,
442ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
443ab3b491fSBlue Swirl     },
444ab3b491fSBlue Swirl     {
445ab3b491fSBlue Swirl         .name = "TI SuperSparc 50", /* STP1020PGA */
446ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
447ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
448ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
449ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
450ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
451ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
452ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
453ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
454ab3b491fSBlue Swirl         .nwindows = 8,
455ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
456ab3b491fSBlue Swirl     },
457ab3b491fSBlue Swirl     {
458ab3b491fSBlue Swirl         .name = "TI SuperSparc 51",
459ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
460ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
461ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
462ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
463ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
464ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
465ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
466ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
467ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
468ab3b491fSBlue Swirl         .nwindows = 8,
469ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
470ab3b491fSBlue Swirl     },
471ab3b491fSBlue Swirl     {
472ab3b491fSBlue Swirl         .name = "TI SuperSparc 60", /* STP1020APGA */
473ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
474ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
475ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
476ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
477ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
478ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
479ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
480ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
481ab3b491fSBlue Swirl         .nwindows = 8,
482ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
483ab3b491fSBlue Swirl     },
484ab3b491fSBlue Swirl     {
485ab3b491fSBlue Swirl         .name = "TI SuperSparc 61",
486ab3b491fSBlue Swirl         .iu_version = 0x44000000, /* SuperSPARC 3.x */
487ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
488ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
489ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
490ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
491ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
492ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
493ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
494ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
495ab3b491fSBlue Swirl         .nwindows = 8,
496ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
497ab3b491fSBlue Swirl     },
498ab3b491fSBlue Swirl     {
499ab3b491fSBlue Swirl         .name = "TI SuperSparc II",
500ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC II 1.x */
501ab3b491fSBlue Swirl         .fpu_version = 0 << 17,
502ab3b491fSBlue Swirl         .mmu_version = 0x08000000, /* SuperSPARC II 1.x, MXCC */
503ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
504ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
505ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
506ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
507ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
508ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
509ab3b491fSBlue Swirl         .nwindows = 8,
510ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
511ab3b491fSBlue Swirl     },
512ab3b491fSBlue Swirl     {
513ab3b491fSBlue Swirl         .name = "LEON2",
514ab3b491fSBlue Swirl         .iu_version = 0xf2000000,
515ab3b491fSBlue Swirl         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
516ab3b491fSBlue Swirl         .mmu_version = 0xf2000000,
517ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
518ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
519ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
520ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
521ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
522ab3b491fSBlue Swirl         .nwindows = 8,
523ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN,
524ab3b491fSBlue Swirl     },
525ab3b491fSBlue Swirl     {
526ab3b491fSBlue Swirl         .name = "LEON3",
527ab3b491fSBlue Swirl         .iu_version = 0xf3000000,
528ab3b491fSBlue Swirl         .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
529ab3b491fSBlue Swirl         .mmu_version = 0xf3000000,
530ab3b491fSBlue Swirl         .mmu_bm = 0x00000000,
5317a0a9c2cSRonald Hecht         .mmu_ctpr_mask = 0xfffffffc,
5327a0a9c2cSRonald Hecht         .mmu_cxr_mask = 0x000000ff,
533ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
534ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
535ab3b491fSBlue Swirl         .nwindows = 8,
536ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN |
53716c358e9SSebastian Huber         CPU_FEATURE_ASR17 | CPU_FEATURE_CACHE_CTRL | CPU_FEATURE_POWERDOWN |
53816c358e9SSebastian Huber         CPU_FEATURE_CASA,
539ab3b491fSBlue Swirl     },
540ab3b491fSBlue Swirl #endif
541ab3b491fSBlue Swirl };
542ab3b491fSBlue Swirl 
543ab3b491fSBlue Swirl static const char * const feature_name[] = {
544ab3b491fSBlue Swirl     "float",
545ab3b491fSBlue Swirl     "float128",
546ab3b491fSBlue Swirl     "swap",
547ab3b491fSBlue Swirl     "mul",
548ab3b491fSBlue Swirl     "div",
549ab3b491fSBlue Swirl     "flush",
550ab3b491fSBlue Swirl     "fsqrt",
551ab3b491fSBlue Swirl     "fmul",
552ab3b491fSBlue Swirl     "vis1",
553ab3b491fSBlue Swirl     "vis2",
554ab3b491fSBlue Swirl     "fsmuld",
555ab3b491fSBlue Swirl     "hypv",
556ab3b491fSBlue Swirl     "cmt",
557ab3b491fSBlue Swirl     "gl",
558ab3b491fSBlue Swirl };
559ab3b491fSBlue Swirl 
560ab3b491fSBlue Swirl static void print_features(FILE *f, fprintf_function cpu_fprintf,
561ab3b491fSBlue Swirl                            uint32_t features, const char *prefix)
562ab3b491fSBlue Swirl {
563ab3b491fSBlue Swirl     unsigned int i;
564ab3b491fSBlue Swirl 
565ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(feature_name); i++) {
566ab3b491fSBlue Swirl         if (feature_name[i] && (features & (1 << i))) {
567ab3b491fSBlue Swirl             if (prefix) {
568ab3b491fSBlue Swirl                 (*cpu_fprintf)(f, "%s", prefix);
569ab3b491fSBlue Swirl             }
570ab3b491fSBlue Swirl             (*cpu_fprintf)(f, "%s ", feature_name[i]);
571ab3b491fSBlue Swirl         }
572ab3b491fSBlue Swirl     }
573ab3b491fSBlue Swirl }
574ab3b491fSBlue Swirl 
575ab3b491fSBlue Swirl void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf)
576ab3b491fSBlue Swirl {
577ab3b491fSBlue Swirl     unsigned int i;
578ab3b491fSBlue Swirl 
579ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
580ab3b491fSBlue Swirl         (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx
581ab3b491fSBlue Swirl                        " FPU %08x MMU %08x NWINS %d ",
582ab3b491fSBlue Swirl                        sparc_defs[i].name,
583ab3b491fSBlue Swirl                        sparc_defs[i].iu_version,
584ab3b491fSBlue Swirl                        sparc_defs[i].fpu_version,
585ab3b491fSBlue Swirl                        sparc_defs[i].mmu_version,
586ab3b491fSBlue Swirl                        sparc_defs[i].nwindows);
587ab3b491fSBlue Swirl         print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES &
588ab3b491fSBlue Swirl                        ~sparc_defs[i].features, "-");
589ab3b491fSBlue Swirl         print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES &
590ab3b491fSBlue Swirl                        sparc_defs[i].features, "+");
591ab3b491fSBlue Swirl         (*cpu_fprintf)(f, "\n");
592ab3b491fSBlue Swirl     }
593ab3b491fSBlue Swirl     (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): ");
594ab3b491fSBlue Swirl     print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL);
595ab3b491fSBlue Swirl     (*cpu_fprintf)(f, "\n");
596ab3b491fSBlue Swirl     (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): ");
597ab3b491fSBlue Swirl     print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL);
598ab3b491fSBlue Swirl     (*cpu_fprintf)(f, "\n");
599ab3b491fSBlue Swirl     (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version "
600ab3b491fSBlue Swirl                    "fpu_version mmu_version nwindows\n");
601ab3b491fSBlue Swirl }
602ab3b491fSBlue Swirl 
603ab3b491fSBlue Swirl static void cpu_print_cc(FILE *f, fprintf_function cpu_fprintf,
604ab3b491fSBlue Swirl                          uint32_t cc)
605ab3b491fSBlue Swirl {
606ab3b491fSBlue Swirl     cpu_fprintf(f, "%c%c%c%c", cc & PSR_NEG ? 'N' : '-',
607ab3b491fSBlue Swirl                 cc & PSR_ZERO ? 'Z' : '-', cc & PSR_OVF ? 'V' : '-',
608ab3b491fSBlue Swirl                 cc & PSR_CARRY ? 'C' : '-');
609ab3b491fSBlue Swirl }
610ab3b491fSBlue Swirl 
611ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
612ab3b491fSBlue Swirl #define REGS_PER_LINE 4
613ab3b491fSBlue Swirl #else
614ab3b491fSBlue Swirl #define REGS_PER_LINE 8
615ab3b491fSBlue Swirl #endif
616ab3b491fSBlue Swirl 
617878096eeSAndreas Färber void sparc_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
618ab3b491fSBlue Swirl                           int flags)
619ab3b491fSBlue Swirl {
620878096eeSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
621878096eeSAndreas Färber     CPUSPARCState *env = &cpu->env;
622ab3b491fSBlue Swirl     int i, x;
623ab3b491fSBlue Swirl 
624ab3b491fSBlue Swirl     cpu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc,
625ab3b491fSBlue Swirl                 env->npc);
626ab3b491fSBlue Swirl 
627ab3b491fSBlue Swirl     for (i = 0; i < 8; i++) {
628ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == 0) {
629ab3b491fSBlue Swirl             cpu_fprintf(f, "%%g%d-%d:", i, i + REGS_PER_LINE - 1);
630ab3b491fSBlue Swirl         }
631ab3b491fSBlue Swirl         cpu_fprintf(f, " " TARGET_FMT_lx, env->gregs[i]);
632ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
633ab3b491fSBlue Swirl             cpu_fprintf(f, "\n");
634ab3b491fSBlue Swirl         }
635ab3b491fSBlue Swirl     }
636ab3b491fSBlue Swirl     for (x = 0; x < 3; x++) {
637ab3b491fSBlue Swirl         for (i = 0; i < 8; i++) {
638ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == 0) {
639ab3b491fSBlue Swirl                 cpu_fprintf(f, "%%%c%d-%d: ",
640ab3b491fSBlue Swirl                             x == 0 ? 'o' : (x == 1 ? 'l' : 'i'),
641ab3b491fSBlue Swirl                             i, i + REGS_PER_LINE - 1);
642ab3b491fSBlue Swirl             }
643ab3b491fSBlue Swirl             cpu_fprintf(f, TARGET_FMT_lx " ", env->regwptr[i + x * 8]);
644ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
645ab3b491fSBlue Swirl                 cpu_fprintf(f, "\n");
646ab3b491fSBlue Swirl             }
647ab3b491fSBlue Swirl         }
648ab3b491fSBlue Swirl     }
64976a23ca0SRichard Henderson 
65030038fd8SRichard Henderson     for (i = 0; i < TARGET_DPREGS; i++) {
651ab3b491fSBlue Swirl         if ((i & 3) == 0) {
65230038fd8SRichard Henderson             cpu_fprintf(f, "%%f%02d: ", i * 2);
653ab3b491fSBlue Swirl         }
65430038fd8SRichard Henderson         cpu_fprintf(f, " %016" PRIx64, env->fpr[i].ll);
655ab3b491fSBlue Swirl         if ((i & 3) == 3) {
656ab3b491fSBlue Swirl             cpu_fprintf(f, "\n");
657ab3b491fSBlue Swirl         }
658ab3b491fSBlue Swirl     }
659ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
660ab3b491fSBlue Swirl     cpu_fprintf(f, "pstate: %08x ccr: %02x (icc: ", env->pstate,
661ab3b491fSBlue Swirl                 (unsigned)cpu_get_ccr(env));
662ab3b491fSBlue Swirl     cpu_print_cc(f, cpu_fprintf, cpu_get_ccr(env) << PSR_CARRY_SHIFT);
663ab3b491fSBlue Swirl     cpu_fprintf(f, " xcc: ");
664ab3b491fSBlue Swirl     cpu_print_cc(f, cpu_fprintf, cpu_get_ccr(env) << (PSR_CARRY_SHIFT - 4));
665cbc3a6a4SArtyom Tarasenko     cpu_fprintf(f, ") asi: %02x tl: %d pil: %x gl: %d\n", env->asi, env->tl,
666cbc3a6a4SArtyom Tarasenko                 env->psrpil, env->gl);
667cbc3a6a4SArtyom Tarasenko     cpu_fprintf(f, "tbr: " TARGET_FMT_lx " hpstate: " TARGET_FMT_lx " htba: "
668cbc3a6a4SArtyom Tarasenko                 TARGET_FMT_lx "\n", env->tbr, env->hpstate, env->htba);
669ab3b491fSBlue Swirl     cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate: %d "
670ab3b491fSBlue Swirl                 "cleanwin: %d cwp: %d\n",
671ab3b491fSBlue Swirl                 env->cansave, env->canrestore, env->otherwin, env->wstate,
672ab3b491fSBlue Swirl                 env->cleanwin, env->nwindows - 1 - env->cwp);
673ab3b491fSBlue Swirl     cpu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx " fprs: "
674ab3b491fSBlue Swirl                 TARGET_FMT_lx "\n", env->fsr, env->y, env->fprs);
675cbc3a6a4SArtyom Tarasenko 
676ab3b491fSBlue Swirl #else
677ab3b491fSBlue Swirl     cpu_fprintf(f, "psr: %08x (icc: ", cpu_get_psr(env));
678ab3b491fSBlue Swirl     cpu_print_cc(f, cpu_fprintf, cpu_get_psr(env));
679ab3b491fSBlue Swirl     cpu_fprintf(f, " SPE: %c%c%c) wim: %08x\n", env->psrs ? 'S' : '-',
680ab3b491fSBlue Swirl                 env->psrps ? 'P' : '-', env->psret ? 'E' : '-',
681ab3b491fSBlue Swirl                 env->wim);
682ab3b491fSBlue Swirl     cpu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx "\n",
683ab3b491fSBlue Swirl                 env->fsr, env->y);
684ab3b491fSBlue Swirl #endif
68576a23ca0SRichard Henderson     cpu_fprintf(f, "\n");
686ab3b491fSBlue Swirl }
687ab7ab3d7SAndreas Färber 
688f45748f1SAndreas Färber static void sparc_cpu_set_pc(CPUState *cs, vaddr value)
689f45748f1SAndreas Färber {
690f45748f1SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
691f45748f1SAndreas Färber 
692f45748f1SAndreas Färber     cpu->env.pc = value;
693f45748f1SAndreas Färber     cpu->env.npc = value + 4;
694f45748f1SAndreas Färber }
695f45748f1SAndreas Färber 
696bdf7ae5bSAndreas Färber static void sparc_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
697bdf7ae5bSAndreas Färber {
698bdf7ae5bSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
699bdf7ae5bSAndreas Färber 
700bdf7ae5bSAndreas Färber     cpu->env.pc = tb->pc;
701bdf7ae5bSAndreas Färber     cpu->env.npc = tb->cs_base;
702bdf7ae5bSAndreas Färber }
703bdf7ae5bSAndreas Färber 
7048c2e1b00SAndreas Färber static bool sparc_cpu_has_work(CPUState *cs)
7058c2e1b00SAndreas Färber {
7068c2e1b00SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
7078c2e1b00SAndreas Färber     CPUSPARCState *env = &cpu->env;
7088c2e1b00SAndreas Färber 
7098c2e1b00SAndreas Färber     return (cs->interrupt_request & CPU_INTERRUPT_HARD) &&
7108c2e1b00SAndreas Färber            cpu_interrupts_enabled(env);
7118c2e1b00SAndreas Färber }
7128c2e1b00SAndreas Färber 
71312a6c15eSIgor Mammedov static char *sparc_cpu_type_name(const char *cpu_model)
71412a6c15eSIgor Mammedov {
71512a6c15eSIgor Mammedov     char *name = g_strdup_printf("%s-" TYPE_SPARC_CPU, cpu_model);
71612a6c15eSIgor Mammedov     char *s = name;
71712a6c15eSIgor Mammedov 
71812a6c15eSIgor Mammedov     /* SPARC cpu model names happen to have whitespaces,
71912a6c15eSIgor Mammedov      * as type names shouldn't have spaces replace them with '-'
72012a6c15eSIgor Mammedov      */
72112a6c15eSIgor Mammedov     while ((s = strchr(s, ' '))) {
72212a6c15eSIgor Mammedov         *s = '-';
72312a6c15eSIgor Mammedov     }
72412a6c15eSIgor Mammedov 
72512a6c15eSIgor Mammedov     return name;
72612a6c15eSIgor Mammedov }
72712a6c15eSIgor Mammedov 
72812a6c15eSIgor Mammedov static ObjectClass *sparc_cpu_class_by_name(const char *cpu_model)
72912a6c15eSIgor Mammedov {
73012a6c15eSIgor Mammedov     ObjectClass *oc;
73112a6c15eSIgor Mammedov     char *typename;
73212a6c15eSIgor Mammedov 
73312a6c15eSIgor Mammedov     typename = sparc_cpu_type_name(cpu_model);
73412a6c15eSIgor Mammedov     oc = object_class_by_name(typename);
73512a6c15eSIgor Mammedov     g_free(typename);
73612a6c15eSIgor Mammedov     return oc;
73712a6c15eSIgor Mammedov }
73812a6c15eSIgor Mammedov 
739b6e91ebfSAndreas Färber static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
740b6e91ebfSAndreas Färber {
741ce5b1bbfSLaurent Vivier     CPUState *cs = CPU(dev);
742b6e91ebfSAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(dev);
743ce5b1bbfSLaurent Vivier     Error *local_err = NULL;
744247bf011SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(dev);
745247bf011SAndreas Färber     CPUSPARCState *env = &cpu->env;
746247bf011SAndreas Färber 
74770054962SIgor Mammedov #if defined(CONFIG_USER_ONLY)
748576e1c4cSIgor Mammedov     if ((env->def.features & CPU_FEATURE_FLOAT)) {
749576e1c4cSIgor Mammedov         env->def.features |= CPU_FEATURE_FLOAT128;
750247bf011SAndreas Färber     }
751247bf011SAndreas Färber #endif
752b6e91ebfSAndreas Färber 
75370054962SIgor Mammedov     env->version = env->def.iu_version;
75470054962SIgor Mammedov     env->fsr = env->def.fpu_version;
75570054962SIgor Mammedov     env->nwindows = env->def.nwindows;
75670054962SIgor Mammedov #if !defined(TARGET_SPARC64)
75770054962SIgor Mammedov     env->mmuregs[0] |= env->def.mmu_version;
75870054962SIgor Mammedov     cpu_sparc_set_id(env, 0);
75970054962SIgor Mammedov     env->mxccregs[7] |= env->def.mxcc_version;
76070054962SIgor Mammedov #else
76170054962SIgor Mammedov     env->mmu_version = env->def.mmu_version;
76270054962SIgor Mammedov     env->maxtl = env->def.maxtl;
76370054962SIgor Mammedov     env->version |= env->def.maxtl << 8;
76470054962SIgor Mammedov     env->version |= env->def.nwindows - 1;
76570054962SIgor Mammedov #endif
76670054962SIgor Mammedov 
767ce5b1bbfSLaurent Vivier     cpu_exec_realizefn(cs, &local_err);
768ce5b1bbfSLaurent Vivier     if (local_err != NULL) {
769ce5b1bbfSLaurent Vivier         error_propagate(errp, local_err);
770ce5b1bbfSLaurent Vivier         return;
771ce5b1bbfSLaurent Vivier     }
772ce5b1bbfSLaurent Vivier 
773ce5b1bbfSLaurent Vivier     qemu_init_vcpu(cs);
77414a10fc3SAndreas Färber 
775b6e91ebfSAndreas Färber     scc->parent_realize(dev, errp);
776b6e91ebfSAndreas Färber }
777b6e91ebfSAndreas Färber 
778ab7ab3d7SAndreas Färber static void sparc_cpu_initfn(Object *obj)
779ab7ab3d7SAndreas Färber {
780c05efcb1SAndreas Färber     CPUState *cs = CPU(obj);
781ab7ab3d7SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(obj);
78212a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj);
783ab7ab3d7SAndreas Färber     CPUSPARCState *env = &cpu->env;
784ab7ab3d7SAndreas Färber 
785c05efcb1SAndreas Färber     cs->env_ptr = env;
7865266d20aSAndreas Färber 
787576e1c4cSIgor Mammedov     if (scc->cpu_def) {
788576e1c4cSIgor Mammedov         env->def = *scc->cpu_def;
789ab7ab3d7SAndreas Färber     }
790ab7ab3d7SAndreas Färber }
791ab7ab3d7SAndreas Färber 
792de05005bSIgor Mammedov static void sparc_get_nwindows(Object *obj, Visitor *v, const char *name,
793de05005bSIgor Mammedov                                void *opaque, Error **errp)
794de05005bSIgor Mammedov {
795de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
796de05005bSIgor Mammedov     int64_t value = cpu->env.def.nwindows;
797de05005bSIgor Mammedov 
798de05005bSIgor Mammedov     visit_type_int(v, name, &value, errp);
799de05005bSIgor Mammedov }
800de05005bSIgor Mammedov 
801de05005bSIgor Mammedov static void sparc_set_nwindows(Object *obj, Visitor *v, const char *name,
802de05005bSIgor Mammedov                                void *opaque, Error **errp)
803de05005bSIgor Mammedov {
804de05005bSIgor Mammedov     const int64_t min = MIN_NWINDOWS;
805de05005bSIgor Mammedov     const int64_t max = MAX_NWINDOWS;
806de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
807de05005bSIgor Mammedov     Error *err = NULL;
808de05005bSIgor Mammedov     int64_t value;
809de05005bSIgor Mammedov 
810de05005bSIgor Mammedov     visit_type_int(v, name, &value, &err);
811de05005bSIgor Mammedov     if (err) {
812de05005bSIgor Mammedov         error_propagate(errp, err);
813de05005bSIgor Mammedov         return;
814de05005bSIgor Mammedov     }
815de05005bSIgor Mammedov 
816de05005bSIgor Mammedov     if (value < min || value > max) {
817de05005bSIgor Mammedov         error_setg(errp, "Property %s.%s doesn't take value %" PRId64
818de05005bSIgor Mammedov                    " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
819de05005bSIgor Mammedov                    object_get_typename(obj), name ? name : "null",
820de05005bSIgor Mammedov                    value, min, max);
821de05005bSIgor Mammedov         return;
822de05005bSIgor Mammedov     }
823de05005bSIgor Mammedov     cpu->env.def.nwindows = value;
824de05005bSIgor Mammedov }
825de05005bSIgor Mammedov 
826de05005bSIgor Mammedov static PropertyInfo qdev_prop_nwindows = {
827de05005bSIgor Mammedov     .name  = "int",
828de05005bSIgor Mammedov     .get   = sparc_get_nwindows,
829de05005bSIgor Mammedov     .set   = sparc_set_nwindows,
830de05005bSIgor Mammedov };
831de05005bSIgor Mammedov 
832de05005bSIgor Mammedov static Property sparc_cpu_properties[] = {
833de05005bSIgor Mammedov     DEFINE_PROP_BIT("float",    SPARCCPU, env.def.features, 0, false),
834de05005bSIgor Mammedov     DEFINE_PROP_BIT("float128", SPARCCPU, env.def.features, 1, false),
835de05005bSIgor Mammedov     DEFINE_PROP_BIT("swap",     SPARCCPU, env.def.features, 2, false),
836de05005bSIgor Mammedov     DEFINE_PROP_BIT("mul",      SPARCCPU, env.def.features, 3, false),
837de05005bSIgor Mammedov     DEFINE_PROP_BIT("div",      SPARCCPU, env.def.features, 4, false),
838de05005bSIgor Mammedov     DEFINE_PROP_BIT("flush",    SPARCCPU, env.def.features, 5, false),
839de05005bSIgor Mammedov     DEFINE_PROP_BIT("fsqrt",    SPARCCPU, env.def.features, 6, false),
840de05005bSIgor Mammedov     DEFINE_PROP_BIT("fmul",     SPARCCPU, env.def.features, 7, false),
841de05005bSIgor Mammedov     DEFINE_PROP_BIT("vis1",     SPARCCPU, env.def.features, 8, false),
842de05005bSIgor Mammedov     DEFINE_PROP_BIT("vis2",     SPARCCPU, env.def.features, 9, false),
843de05005bSIgor Mammedov     DEFINE_PROP_BIT("fsmuld",   SPARCCPU, env.def.features, 10, false),
844de05005bSIgor Mammedov     DEFINE_PROP_BIT("hypv",     SPARCCPU, env.def.features, 11, false),
845de05005bSIgor Mammedov     DEFINE_PROP_BIT("cmt",      SPARCCPU, env.def.features, 12, false),
846de05005bSIgor Mammedov     DEFINE_PROP_BIT("gl",       SPARCCPU, env.def.features, 13, false),
847de05005bSIgor Mammedov     DEFINE_PROP_UNSIGNED("iu-version", SPARCCPU, env.def.iu_version, 0,
848de05005bSIgor Mammedov                          qdev_prop_uint64, target_ulong),
849de05005bSIgor Mammedov     DEFINE_PROP_UINT32("fpu-version", SPARCCPU, env.def.fpu_version, 0),
850de05005bSIgor Mammedov     DEFINE_PROP_UINT32("mmu-version", SPARCCPU, env.def.mmu_version, 0),
851de05005bSIgor Mammedov     { .name  = "nwindows", .info  = &qdev_prop_nwindows },
852de05005bSIgor Mammedov     DEFINE_PROP_END_OF_LIST()
853de05005bSIgor Mammedov };
854de05005bSIgor Mammedov 
855ab7ab3d7SAndreas Färber static void sparc_cpu_class_init(ObjectClass *oc, void *data)
856ab7ab3d7SAndreas Färber {
857ab7ab3d7SAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
858ab7ab3d7SAndreas Färber     CPUClass *cc = CPU_CLASS(oc);
859b6e91ebfSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
860b6e91ebfSAndreas Färber 
861b6e91ebfSAndreas Färber     scc->parent_realize = dc->realize;
862b6e91ebfSAndreas Färber     dc->realize = sparc_cpu_realizefn;
863de05005bSIgor Mammedov     dc->props = sparc_cpu_properties;
864ab7ab3d7SAndreas Färber 
865ab7ab3d7SAndreas Färber     scc->parent_reset = cc->reset;
866ab7ab3d7SAndreas Färber     cc->reset = sparc_cpu_reset;
86797a8ea5aSAndreas Färber 
86812a6c15eSIgor Mammedov     cc->class_by_name = sparc_cpu_class_by_name;
869d1853231SIgor Mammedov     cc->parse_features = sparc_cpu_parse_features;
8708c2e1b00SAndreas Färber     cc->has_work = sparc_cpu_has_work;
87197a8ea5aSAndreas Färber     cc->do_interrupt = sparc_cpu_do_interrupt;
87287afe467SRichard Henderson     cc->cpu_exec_interrupt = sparc_cpu_exec_interrupt;
873878096eeSAndreas Färber     cc->dump_state = sparc_cpu_dump_state;
874f3659eeeSAndreas Färber #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
875f3659eeeSAndreas Färber     cc->memory_rw_debug = sparc_cpu_memory_rw_debug;
876f3659eeeSAndreas Färber #endif
877f45748f1SAndreas Färber     cc->set_pc = sparc_cpu_set_pc;
878bdf7ae5bSAndreas Färber     cc->synchronize_from_tb = sparc_cpu_synchronize_from_tb;
8795b50e790SAndreas Färber     cc->gdb_read_register = sparc_cpu_gdb_read_register;
8805b50e790SAndreas Färber     cc->gdb_write_register = sparc_cpu_gdb_write_register;
8817510454eSAndreas Färber #ifdef CONFIG_USER_ONLY
8827510454eSAndreas Färber     cc->handle_mmu_fault = sparc_cpu_handle_mmu_fault;
8837510454eSAndreas Färber #else
88400b941e5SAndreas Färber     cc->do_unassigned_access = sparc_cpu_unassigned_access;
88593e22326SPaolo Bonzini     cc->do_unaligned_access = sparc_cpu_do_unaligned_access;
88600b941e5SAndreas Färber     cc->get_phys_page_debug = sparc_cpu_get_phys_page_debug;
887df32c8d4SJuan Quintela     cc->vmsd = &vmstate_sparc_cpu;
88800b941e5SAndreas Färber #endif
889df0900ebSPeter Crosthwaite     cc->disas_set_info = cpu_sparc_disas_set_info;
890*55c3ceefSRichard Henderson     cc->tcg_initialize = sparc_tcg_init;
891a0e372f0SAndreas Färber 
892a0e372f0SAndreas Färber #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
893a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 86;
894a0e372f0SAndreas Färber #else
895a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 72;
896a0e372f0SAndreas Färber #endif
897ab7ab3d7SAndreas Färber }
898ab7ab3d7SAndreas Färber 
899ab7ab3d7SAndreas Färber static const TypeInfo sparc_cpu_type_info = {
900ab7ab3d7SAndreas Färber     .name = TYPE_SPARC_CPU,
901ab7ab3d7SAndreas Färber     .parent = TYPE_CPU,
902ab7ab3d7SAndreas Färber     .instance_size = sizeof(SPARCCPU),
903ab7ab3d7SAndreas Färber     .instance_init = sparc_cpu_initfn,
90412a6c15eSIgor Mammedov     .abstract = true,
905ab7ab3d7SAndreas Färber     .class_size = sizeof(SPARCCPUClass),
906ab7ab3d7SAndreas Färber     .class_init = sparc_cpu_class_init,
907ab7ab3d7SAndreas Färber };
908ab7ab3d7SAndreas Färber 
90912a6c15eSIgor Mammedov static void sparc_cpu_cpudef_class_init(ObjectClass *oc, void *data)
91012a6c15eSIgor Mammedov {
91112a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
91212a6c15eSIgor Mammedov     scc->cpu_def = data;
91312a6c15eSIgor Mammedov }
91412a6c15eSIgor Mammedov 
91512a6c15eSIgor Mammedov static void sparc_register_cpudef_type(const struct sparc_def_t *def)
91612a6c15eSIgor Mammedov {
91712a6c15eSIgor Mammedov     char *typename = sparc_cpu_type_name(def->name);
91812a6c15eSIgor Mammedov     TypeInfo ti = {
91912a6c15eSIgor Mammedov         .name = typename,
92012a6c15eSIgor Mammedov         .parent = TYPE_SPARC_CPU,
92112a6c15eSIgor Mammedov         .class_init = sparc_cpu_cpudef_class_init,
92212a6c15eSIgor Mammedov         .class_data = (void *)def,
92312a6c15eSIgor Mammedov     };
92412a6c15eSIgor Mammedov 
92512a6c15eSIgor Mammedov     type_register(&ti);
92612a6c15eSIgor Mammedov     g_free(typename);
92712a6c15eSIgor Mammedov }
92812a6c15eSIgor Mammedov 
929ab7ab3d7SAndreas Färber static void sparc_cpu_register_types(void)
930ab7ab3d7SAndreas Färber {
93112a6c15eSIgor Mammedov     int i;
93212a6c15eSIgor Mammedov 
933ab7ab3d7SAndreas Färber     type_register_static(&sparc_cpu_type_info);
93412a6c15eSIgor Mammedov     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
93512a6c15eSIgor Mammedov         sparc_register_cpudef_type(&sparc_defs[i]);
93612a6c15eSIgor Mammedov     }
937ab7ab3d7SAndreas Färber }
938ab7ab3d7SAndreas Färber 
939ab7ab3d7SAndreas Färber type_init(sparc_cpu_register_types)
940