1ab3b491fSBlue Swirl /* 2ab3b491fSBlue Swirl * Sparc CPU init helpers 3ab3b491fSBlue Swirl * 4ab3b491fSBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 5ab3b491fSBlue Swirl * 6ab3b491fSBlue Swirl * This library is free software; you can redistribute it and/or 7ab3b491fSBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ab3b491fSBlue Swirl * License as published by the Free Software Foundation; either 95650b549SChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ab3b491fSBlue Swirl * 11ab3b491fSBlue Swirl * This library is distributed in the hope that it will be useful, 12ab3b491fSBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ab3b491fSBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ab3b491fSBlue Swirl * Lesser General Public License for more details. 15ab3b491fSBlue Swirl * 16ab3b491fSBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ab3b491fSBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ab3b491fSBlue Swirl */ 19ab3b491fSBlue Swirl 20db5ebe5fSPeter Maydell #include "qemu/osdep.h" 21da34e65cSMarkus Armbruster #include "qapi/error.h" 22ab3b491fSBlue Swirl #include "cpu.h" 230b8fa32fSMarkus Armbruster #include "qemu/module.h" 240442428aSMarkus Armbruster #include "qemu/qemu-print.h" 2563c91552SPaolo Bonzini #include "exec/exec-all.h" 26de05005bSIgor Mammedov #include "hw/qdev-properties.h" 27de05005bSIgor Mammedov #include "qapi/visitor.h" 28c4bf3a92SAnton Johansson #include "tcg/tcg.h" 29ab3b491fSBlue Swirl 30ab3b491fSBlue Swirl //#define DEBUG_FEATURES 31ab3b491fSBlue Swirl 323b4fff1bSPeter Maydell static void sparc_cpu_reset_hold(Object *obj) 33ab7ab3d7SAndreas Färber { 343b4fff1bSPeter Maydell CPUState *s = CPU(obj); 35ab7ab3d7SAndreas Färber SPARCCPU *cpu = SPARC_CPU(s); 36ab7ab3d7SAndreas Färber SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(cpu); 37ab7ab3d7SAndreas Färber CPUSPARCState *env = &cpu->env; 38ab7ab3d7SAndreas Färber 393b4fff1bSPeter Maydell if (scc->parent_phases.hold) { 403b4fff1bSPeter Maydell scc->parent_phases.hold(obj); 413b4fff1bSPeter Maydell } 42ab7ab3d7SAndreas Färber 431f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUSPARCState, end_reset_fields)); 44ab3b491fSBlue Swirl env->cwp = 0; 45ab3b491fSBlue Swirl #ifndef TARGET_SPARC64 46ab3b491fSBlue Swirl env->wim = 1; 47ab3b491fSBlue Swirl #endif 48ab3b491fSBlue Swirl env->regwptr = env->regbase + (env->cwp * 16); 49ab3b491fSBlue Swirl CC_OP = CC_OP_FLAGS; 50ab3b491fSBlue Swirl #if defined(CONFIG_USER_ONLY) 51ab3b491fSBlue Swirl #ifdef TARGET_SPARC64 52ab3b491fSBlue Swirl env->cleanwin = env->nwindows - 2; 53ab3b491fSBlue Swirl env->cansave = env->nwindows - 2; 54ab3b491fSBlue Swirl env->pstate = PS_RMO | PS_PEF | PS_IE; 55ab3b491fSBlue Swirl env->asi = 0x82; /* Primary no-fault */ 56ab3b491fSBlue Swirl #endif 57ab3b491fSBlue Swirl #else 58ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64) 59ab3b491fSBlue Swirl env->psret = 0; 60ab3b491fSBlue Swirl env->psrs = 1; 61ab3b491fSBlue Swirl env->psrps = 1; 62ab3b491fSBlue Swirl #endif 63ab3b491fSBlue Swirl #ifdef TARGET_SPARC64 64cbc3a6a4SArtyom Tarasenko env->pstate = PS_PRIV | PS_RED | PS_PEF; 65cbc3a6a4SArtyom Tarasenko if (!cpu_has_hypervisor(env)) { 66cbc3a6a4SArtyom Tarasenko env->pstate |= PS_AG; 67cbc3a6a4SArtyom Tarasenko } 68ab3b491fSBlue Swirl env->hpstate = cpu_has_hypervisor(env) ? HS_PRIV : 0; 69ab3b491fSBlue Swirl env->tl = env->maxtl; 70cbc3a6a4SArtyom Tarasenko env->gl = 2; 71ab3b491fSBlue Swirl cpu_tsptr(env)->tt = TT_POWER_ON_RESET; 72ab3b491fSBlue Swirl env->lsu = 0; 73ab3b491fSBlue Swirl #else 74ab3b491fSBlue Swirl env->mmuregs[0] &= ~(MMU_E | MMU_NF); 75576e1c4cSIgor Mammedov env->mmuregs[0] |= env->def.mmu_bm; 76ab3b491fSBlue Swirl #endif 77ab3b491fSBlue Swirl env->pc = 0; 78ab3b491fSBlue Swirl env->npc = env->pc + 4; 79ab3b491fSBlue Swirl #endif 80ab3b491fSBlue Swirl env->cache_control = 0; 81ab3b491fSBlue Swirl } 82ab3b491fSBlue Swirl 83798ac8b5SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 8487afe467SRichard Henderson static bool sparc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 8587afe467SRichard Henderson { 8687afe467SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 8787afe467SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 8887afe467SRichard Henderson CPUSPARCState *env = &cpu->env; 8987afe467SRichard Henderson 9087afe467SRichard Henderson if (cpu_interrupts_enabled(env) && env->interrupt_index > 0) { 9187afe467SRichard Henderson int pil = env->interrupt_index & 0xf; 9287afe467SRichard Henderson int type = env->interrupt_index & 0xf0; 9387afe467SRichard Henderson 9487afe467SRichard Henderson if (type != TT_EXTINT || cpu_pil_allowed(env, pil)) { 9587afe467SRichard Henderson cs->exception_index = env->interrupt_index; 9687afe467SRichard Henderson sparc_cpu_do_interrupt(cs); 9787afe467SRichard Henderson return true; 9887afe467SRichard Henderson } 9987afe467SRichard Henderson } 10087afe467SRichard Henderson } 10187afe467SRichard Henderson return false; 10287afe467SRichard Henderson } 103798ac8b5SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 10487afe467SRichard Henderson 105df0900ebSPeter Crosthwaite static void cpu_sparc_disas_set_info(CPUState *cpu, disassemble_info *info) 106df0900ebSPeter Crosthwaite { 107df0900ebSPeter Crosthwaite info->print_insn = print_insn_sparc; 108df0900ebSPeter Crosthwaite #ifdef TARGET_SPARC64 109df0900ebSPeter Crosthwaite info->mach = bfd_mach_sparc_v9b; 110df0900ebSPeter Crosthwaite #endif 111df0900ebSPeter Crosthwaite } 112df0900ebSPeter Crosthwaite 113d1853231SIgor Mammedov static void 114d1853231SIgor Mammedov cpu_add_feat_as_prop(const char *typename, const char *name, const char *val) 115ab3b491fSBlue Swirl { 116d1853231SIgor Mammedov GlobalProperty *prop = g_new0(typeof(*prop), 1); 117d1853231SIgor Mammedov prop->driver = typename; 118d1853231SIgor Mammedov prop->property = g_strdup(name); 119d1853231SIgor Mammedov prop->value = g_strdup(val); 120d1853231SIgor Mammedov qdev_prop_register_global(prop); 121433ac7a9SAndreas Färber } 122433ac7a9SAndreas Färber 123d1853231SIgor Mammedov /* Parse "+feature,-feature,feature=foo" CPU feature string */ 124d1853231SIgor Mammedov static void sparc_cpu_parse_features(const char *typename, char *features, 125d1853231SIgor Mammedov Error **errp) 126d1853231SIgor Mammedov { 127d1853231SIgor Mammedov GList *l, *plus_features = NULL, *minus_features = NULL; 128d1853231SIgor Mammedov char *featurestr; /* Single 'key=value" string being parsed */ 129d1853231SIgor Mammedov static bool cpu_globals_initialized; 130d1853231SIgor Mammedov 131d1853231SIgor Mammedov if (cpu_globals_initialized) { 132d1853231SIgor Mammedov return; 133d1853231SIgor Mammedov } 134d1853231SIgor Mammedov cpu_globals_initialized = true; 135d1853231SIgor Mammedov 136d1853231SIgor Mammedov if (!features) { 137d1853231SIgor Mammedov return; 138d1853231SIgor Mammedov } 139d1853231SIgor Mammedov 140d1853231SIgor Mammedov for (featurestr = strtok(features, ","); 141d1853231SIgor Mammedov featurestr; 142d1853231SIgor Mammedov featurestr = strtok(NULL, ",")) { 143d1853231SIgor Mammedov const char *name; 144d1853231SIgor Mammedov const char *val = NULL; 145d1853231SIgor Mammedov char *eq = NULL; 146d1853231SIgor Mammedov 147d1853231SIgor Mammedov /* Compatibility syntax: */ 148d1853231SIgor Mammedov if (featurestr[0] == '+') { 149d1853231SIgor Mammedov plus_features = g_list_append(plus_features, 150d1853231SIgor Mammedov g_strdup(featurestr + 1)); 151d1853231SIgor Mammedov continue; 152d1853231SIgor Mammedov } else if (featurestr[0] == '-') { 153d1853231SIgor Mammedov minus_features = g_list_append(minus_features, 154d1853231SIgor Mammedov g_strdup(featurestr + 1)); 155d1853231SIgor Mammedov continue; 156d1853231SIgor Mammedov } 157d1853231SIgor Mammedov 158d1853231SIgor Mammedov eq = strchr(featurestr, '='); 159d1853231SIgor Mammedov name = featurestr; 160d1853231SIgor Mammedov if (eq) { 161d1853231SIgor Mammedov *eq++ = 0; 162d1853231SIgor Mammedov val = eq; 163d1853231SIgor Mammedov 164d1853231SIgor Mammedov /* 165d1853231SIgor Mammedov * Temporarily, only +feat/-feat will be supported 166d1853231SIgor Mammedov * for boolean properties until we remove the 167d1853231SIgor Mammedov * minus-overrides-plus semantics and just follow 168d1853231SIgor Mammedov * the order options appear on the command-line. 169d1853231SIgor Mammedov * 170d1853231SIgor Mammedov * TODO: warn if user is relying on minus-override-plus semantics 171d1853231SIgor Mammedov * TODO: remove minus-override-plus semantics after 172d1853231SIgor Mammedov * warning for a few releases 173d1853231SIgor Mammedov */ 174d1853231SIgor Mammedov if (!strcasecmp(val, "on") || 175d1853231SIgor Mammedov !strcasecmp(val, "off") || 176d1853231SIgor Mammedov !strcasecmp(val, "true") || 177d1853231SIgor Mammedov !strcasecmp(val, "false")) { 178d1853231SIgor Mammedov error_setg(errp, "Boolean properties in format %s=%s" 179d1853231SIgor Mammedov " are not supported", name, val); 180d1853231SIgor Mammedov return; 181d1853231SIgor Mammedov } 182d1853231SIgor Mammedov } else { 183d1853231SIgor Mammedov error_setg(errp, "Unsupported property format: %s", name); 184d1853231SIgor Mammedov return; 185d1853231SIgor Mammedov } 186d1853231SIgor Mammedov cpu_add_feat_as_prop(typename, name, val); 187d1853231SIgor Mammedov } 188d1853231SIgor Mammedov 189d1853231SIgor Mammedov for (l = plus_features; l; l = l->next) { 190d1853231SIgor Mammedov const char *name = l->data; 191d1853231SIgor Mammedov cpu_add_feat_as_prop(typename, name, "on"); 192d1853231SIgor Mammedov } 193d1853231SIgor Mammedov g_list_free_full(plus_features, g_free); 194d1853231SIgor Mammedov 195d1853231SIgor Mammedov for (l = minus_features; l; l = l->next) { 196d1853231SIgor Mammedov const char *name = l->data; 197d1853231SIgor Mammedov cpu_add_feat_as_prop(typename, name, "off"); 198d1853231SIgor Mammedov } 199d1853231SIgor Mammedov g_list_free_full(minus_features, g_free); 200ab3b491fSBlue Swirl } 201ab3b491fSBlue Swirl 202ab3b491fSBlue Swirl void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu) 203ab3b491fSBlue Swirl { 204ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64) 205ab3b491fSBlue Swirl env->mxccregs[7] = ((cpu + 8) & 0xf) << 24; 206ab3b491fSBlue Swirl #endif 207ab3b491fSBlue Swirl } 208ab3b491fSBlue Swirl 209ab3b491fSBlue Swirl static const sparc_def_t sparc_defs[] = { 210ab3b491fSBlue Swirl #ifdef TARGET_SPARC64 211ab3b491fSBlue Swirl { 212ab3b491fSBlue Swirl .name = "Fujitsu Sparc64", 213ab3b491fSBlue Swirl .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)), 214ab3b491fSBlue Swirl .fpu_version = 0x00000000, 215ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 216ab3b491fSBlue Swirl .nwindows = 4, 217ab3b491fSBlue Swirl .maxtl = 4, 218ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 219ab3b491fSBlue Swirl }, 220ab3b491fSBlue Swirl { 221ab3b491fSBlue Swirl .name = "Fujitsu Sparc64 III", 222ab3b491fSBlue Swirl .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)), 223ab3b491fSBlue Swirl .fpu_version = 0x00000000, 224ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 225ab3b491fSBlue Swirl .nwindows = 5, 226ab3b491fSBlue Swirl .maxtl = 4, 227ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 228ab3b491fSBlue Swirl }, 229ab3b491fSBlue Swirl { 230ab3b491fSBlue Swirl .name = "Fujitsu Sparc64 IV", 231ab3b491fSBlue Swirl .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)), 232ab3b491fSBlue Swirl .fpu_version = 0x00000000, 233ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 234ab3b491fSBlue Swirl .nwindows = 8, 235ab3b491fSBlue Swirl .maxtl = 5, 236ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 237ab3b491fSBlue Swirl }, 238ab3b491fSBlue Swirl { 239ab3b491fSBlue Swirl .name = "Fujitsu Sparc64 V", 240ab3b491fSBlue Swirl .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)), 241ab3b491fSBlue Swirl .fpu_version = 0x00000000, 242ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 243ab3b491fSBlue Swirl .nwindows = 8, 244ab3b491fSBlue Swirl .maxtl = 5, 245ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 246ab3b491fSBlue Swirl }, 247ab3b491fSBlue Swirl { 248ab3b491fSBlue Swirl .name = "TI UltraSparc I", 249ab3b491fSBlue Swirl .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 250ab3b491fSBlue Swirl .fpu_version = 0x00000000, 251ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 252ab3b491fSBlue Swirl .nwindows = 8, 253ab3b491fSBlue Swirl .maxtl = 5, 254ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 255ab3b491fSBlue Swirl }, 256ab3b491fSBlue Swirl { 257ab3b491fSBlue Swirl .name = "TI UltraSparc II", 258ab3b491fSBlue Swirl .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)), 259ab3b491fSBlue Swirl .fpu_version = 0x00000000, 260ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 261ab3b491fSBlue Swirl .nwindows = 8, 262ab3b491fSBlue Swirl .maxtl = 5, 263ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 264ab3b491fSBlue Swirl }, 265ab3b491fSBlue Swirl { 266ab3b491fSBlue Swirl .name = "TI UltraSparc IIi", 267ab3b491fSBlue Swirl .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)), 268ab3b491fSBlue Swirl .fpu_version = 0x00000000, 269ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 270ab3b491fSBlue Swirl .nwindows = 8, 271ab3b491fSBlue Swirl .maxtl = 5, 272ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 273ab3b491fSBlue Swirl }, 274ab3b491fSBlue Swirl { 275ab3b491fSBlue Swirl .name = "TI UltraSparc IIe", 276ab3b491fSBlue Swirl .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)), 277ab3b491fSBlue Swirl .fpu_version = 0x00000000, 278ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 279ab3b491fSBlue Swirl .nwindows = 8, 280ab3b491fSBlue Swirl .maxtl = 5, 281ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 282ab3b491fSBlue Swirl }, 283ab3b491fSBlue Swirl { 284ab3b491fSBlue Swirl .name = "Sun UltraSparc III", 285ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)), 286ab3b491fSBlue Swirl .fpu_version = 0x00000000, 287ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 288ab3b491fSBlue Swirl .nwindows = 8, 289ab3b491fSBlue Swirl .maxtl = 5, 290ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 291ab3b491fSBlue Swirl }, 292ab3b491fSBlue Swirl { 293ab3b491fSBlue Swirl .name = "Sun UltraSparc III Cu", 294ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)), 295ab3b491fSBlue Swirl .fpu_version = 0x00000000, 296ab3b491fSBlue Swirl .mmu_version = mmu_us_3, 297ab3b491fSBlue Swirl .nwindows = 8, 298ab3b491fSBlue Swirl .maxtl = 5, 299ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 300ab3b491fSBlue Swirl }, 301ab3b491fSBlue Swirl { 302ab3b491fSBlue Swirl .name = "Sun UltraSparc IIIi", 303ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)), 304ab3b491fSBlue Swirl .fpu_version = 0x00000000, 305ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 306ab3b491fSBlue Swirl .nwindows = 8, 307ab3b491fSBlue Swirl .maxtl = 5, 308ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 309ab3b491fSBlue Swirl }, 310ab3b491fSBlue Swirl { 311ab3b491fSBlue Swirl .name = "Sun UltraSparc IV", 312ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)), 313ab3b491fSBlue Swirl .fpu_version = 0x00000000, 314ab3b491fSBlue Swirl .mmu_version = mmu_us_4, 315ab3b491fSBlue Swirl .nwindows = 8, 316ab3b491fSBlue Swirl .maxtl = 5, 317ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 318ab3b491fSBlue Swirl }, 319ab3b491fSBlue Swirl { 320ab3b491fSBlue Swirl .name = "Sun UltraSparc IV+", 321ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)), 322ab3b491fSBlue Swirl .fpu_version = 0x00000000, 323ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 324ab3b491fSBlue Swirl .nwindows = 8, 325ab3b491fSBlue Swirl .maxtl = 5, 326ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT, 327ab3b491fSBlue Swirl }, 328ab3b491fSBlue Swirl { 329ab3b491fSBlue Swirl .name = "Sun UltraSparc IIIi+", 330ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)), 331ab3b491fSBlue Swirl .fpu_version = 0x00000000, 332ab3b491fSBlue Swirl .mmu_version = mmu_us_3, 333ab3b491fSBlue Swirl .nwindows = 8, 334ab3b491fSBlue Swirl .maxtl = 5, 335ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 336ab3b491fSBlue Swirl }, 337ab3b491fSBlue Swirl { 338ab3b491fSBlue Swirl .name = "Sun UltraSparc T1", 339ab3b491fSBlue Swirl /* defined in sparc_ifu_fdp.v and ctu.h */ 340ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)), 341ab3b491fSBlue Swirl .fpu_version = 0x00000000, 342ab3b491fSBlue Swirl .mmu_version = mmu_sun4v, 343ab3b491fSBlue Swirl .nwindows = 8, 344ab3b491fSBlue Swirl .maxtl = 6, 345ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 346ab3b491fSBlue Swirl | CPU_FEATURE_GL, 347ab3b491fSBlue Swirl }, 348ab3b491fSBlue Swirl { 349ab3b491fSBlue Swirl .name = "Sun UltraSparc T2", 350ab3b491fSBlue Swirl /* defined in tlu_asi_ctl.v and n2_revid_cust.v */ 351ab3b491fSBlue Swirl .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)), 352ab3b491fSBlue Swirl .fpu_version = 0x00000000, 353ab3b491fSBlue Swirl .mmu_version = mmu_sun4v, 354ab3b491fSBlue Swirl .nwindows = 8, 355ab3b491fSBlue Swirl .maxtl = 6, 356ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT 357ab3b491fSBlue Swirl | CPU_FEATURE_GL, 358ab3b491fSBlue Swirl }, 359ab3b491fSBlue Swirl { 360ab3b491fSBlue Swirl .name = "NEC UltraSparc I", 361ab3b491fSBlue Swirl .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)), 362ab3b491fSBlue Swirl .fpu_version = 0x00000000, 363ab3b491fSBlue Swirl .mmu_version = mmu_us_12, 364ab3b491fSBlue Swirl .nwindows = 8, 365ab3b491fSBlue Swirl .maxtl = 5, 366ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 367ab3b491fSBlue Swirl }, 368ab3b491fSBlue Swirl #else 369ab3b491fSBlue Swirl { 370ab3b491fSBlue Swirl .name = "Fujitsu MB86904", 371ab3b491fSBlue Swirl .iu_version = 0x04 << 24, /* Impl 0, ver 4 */ 372ab3b491fSBlue Swirl .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 373ab3b491fSBlue Swirl .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */ 374ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 375ab3b491fSBlue Swirl .mmu_ctpr_mask = 0x00ffffc0, 376ab3b491fSBlue Swirl .mmu_cxr_mask = 0x000000ff, 377ab3b491fSBlue Swirl .mmu_sfsr_mask = 0x00016fff, 378ab3b491fSBlue Swirl .mmu_trcr_mask = 0x00ffffff, 379ab3b491fSBlue Swirl .nwindows = 8, 380ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 381ab3b491fSBlue Swirl }, 382ab3b491fSBlue Swirl { 383ab3b491fSBlue Swirl .name = "Fujitsu MB86907", 384ab3b491fSBlue Swirl .iu_version = 0x05 << 24, /* Impl 0, ver 5 */ 385ab3b491fSBlue Swirl .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 386ab3b491fSBlue Swirl .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */ 387ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 388ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 389ab3b491fSBlue Swirl .mmu_cxr_mask = 0x000000ff, 390ab3b491fSBlue Swirl .mmu_sfsr_mask = 0x00016fff, 391ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 392ab3b491fSBlue Swirl .nwindows = 8, 393ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 394ab3b491fSBlue Swirl }, 395ab3b491fSBlue Swirl { 396ab3b491fSBlue Swirl .name = "TI MicroSparc I", 397ab3b491fSBlue Swirl .iu_version = 0x41000000, 398ab3b491fSBlue Swirl .fpu_version = 4 << 17, 399ab3b491fSBlue Swirl .mmu_version = 0x41000000, 400ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 401ab3b491fSBlue Swirl .mmu_ctpr_mask = 0x007ffff0, 402ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000003f, 403ab3b491fSBlue Swirl .mmu_sfsr_mask = 0x00016fff, 404ab3b491fSBlue Swirl .mmu_trcr_mask = 0x0000003f, 405ab3b491fSBlue Swirl .nwindows = 7, 4065f25b383SRichard Henderson .features = CPU_FEATURE_MUL | CPU_FEATURE_DIV, 407ab3b491fSBlue Swirl }, 408ab3b491fSBlue Swirl { 409ab3b491fSBlue Swirl .name = "TI MicroSparc II", 410ab3b491fSBlue Swirl .iu_version = 0x42000000, 411ab3b491fSBlue Swirl .fpu_version = 4 << 17, 412ab3b491fSBlue Swirl .mmu_version = 0x02000000, 413ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 414ab3b491fSBlue Swirl .mmu_ctpr_mask = 0x00ffffc0, 415ab3b491fSBlue Swirl .mmu_cxr_mask = 0x000000ff, 416ab3b491fSBlue Swirl .mmu_sfsr_mask = 0x00016fff, 417ab3b491fSBlue Swirl .mmu_trcr_mask = 0x00ffffff, 418ab3b491fSBlue Swirl .nwindows = 8, 419ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 420ab3b491fSBlue Swirl }, 421ab3b491fSBlue Swirl { 422ab3b491fSBlue Swirl .name = "TI MicroSparc IIep", 423ab3b491fSBlue Swirl .iu_version = 0x42000000, 424ab3b491fSBlue Swirl .fpu_version = 4 << 17, 425ab3b491fSBlue Swirl .mmu_version = 0x04000000, 426ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 427ab3b491fSBlue Swirl .mmu_ctpr_mask = 0x00ffffc0, 428ab3b491fSBlue Swirl .mmu_cxr_mask = 0x000000ff, 429ab3b491fSBlue Swirl .mmu_sfsr_mask = 0x00016bff, 430ab3b491fSBlue Swirl .mmu_trcr_mask = 0x00ffffff, 431ab3b491fSBlue Swirl .nwindows = 8, 432ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 433ab3b491fSBlue Swirl }, 434ab3b491fSBlue Swirl { 435ab3b491fSBlue Swirl .name = "TI SuperSparc 40", /* STP1020NPGA */ 436ab3b491fSBlue Swirl .iu_version = 0x41000000, /* SuperSPARC 2.x */ 437ab3b491fSBlue Swirl .fpu_version = 0 << 17, 438ab3b491fSBlue Swirl .mmu_version = 0x00000800, /* SuperSPARC 2.x, no MXCC */ 439ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 440ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 441ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 442ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 443ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 444ab3b491fSBlue Swirl .nwindows = 8, 445ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 446ab3b491fSBlue Swirl }, 447ab3b491fSBlue Swirl { 448ab3b491fSBlue Swirl .name = "TI SuperSparc 50", /* STP1020PGA */ 449ab3b491fSBlue Swirl .iu_version = 0x40000000, /* SuperSPARC 3.x */ 450ab3b491fSBlue Swirl .fpu_version = 0 << 17, 451ab3b491fSBlue Swirl .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */ 452ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 453ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 454ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 455ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 456ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 457ab3b491fSBlue Swirl .nwindows = 8, 458ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 459ab3b491fSBlue Swirl }, 460ab3b491fSBlue Swirl { 461ab3b491fSBlue Swirl .name = "TI SuperSparc 51", 462ab3b491fSBlue Swirl .iu_version = 0x40000000, /* SuperSPARC 3.x */ 463ab3b491fSBlue Swirl .fpu_version = 0 << 17, 464ab3b491fSBlue Swirl .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */ 465ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 466ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 467ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 468ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 469ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 470ab3b491fSBlue Swirl .mxcc_version = 0x00000104, 471ab3b491fSBlue Swirl .nwindows = 8, 472ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 473ab3b491fSBlue Swirl }, 474ab3b491fSBlue Swirl { 475ab3b491fSBlue Swirl .name = "TI SuperSparc 60", /* STP1020APGA */ 476ab3b491fSBlue Swirl .iu_version = 0x40000000, /* SuperSPARC 3.x */ 477ab3b491fSBlue Swirl .fpu_version = 0 << 17, 478ab3b491fSBlue Swirl .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */ 479ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 480ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 481ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 482ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 483ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 484ab3b491fSBlue Swirl .nwindows = 8, 485ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 486ab3b491fSBlue Swirl }, 487ab3b491fSBlue Swirl { 488ab3b491fSBlue Swirl .name = "TI SuperSparc 61", 489ab3b491fSBlue Swirl .iu_version = 0x44000000, /* SuperSPARC 3.x */ 490ab3b491fSBlue Swirl .fpu_version = 0 << 17, 491ab3b491fSBlue Swirl .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */ 492ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 493ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 494ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 495ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 496ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 497ab3b491fSBlue Swirl .mxcc_version = 0x00000104, 498ab3b491fSBlue Swirl .nwindows = 8, 499ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 500ab3b491fSBlue Swirl }, 501ab3b491fSBlue Swirl { 502ab3b491fSBlue Swirl .name = "TI SuperSparc II", 503ab3b491fSBlue Swirl .iu_version = 0x40000000, /* SuperSPARC II 1.x */ 504ab3b491fSBlue Swirl .fpu_version = 0 << 17, 505ab3b491fSBlue Swirl .mmu_version = 0x08000000, /* SuperSPARC II 1.x, MXCC */ 506ab3b491fSBlue Swirl .mmu_bm = 0x00002000, 507ab3b491fSBlue Swirl .mmu_ctpr_mask = 0xffffffc0, 508ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000ffff, 509ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 510ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 511ab3b491fSBlue Swirl .mxcc_version = 0x00000104, 512ab3b491fSBlue Swirl .nwindows = 8, 513ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES, 514ab3b491fSBlue Swirl }, 515ab3b491fSBlue Swirl { 516ab3b491fSBlue Swirl .name = "LEON2", 517ab3b491fSBlue Swirl .iu_version = 0xf2000000, 518ab3b491fSBlue Swirl .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 519ab3b491fSBlue Swirl .mmu_version = 0xf2000000, 520ab3b491fSBlue Swirl .mmu_bm = 0x00004000, 521ab3b491fSBlue Swirl .mmu_ctpr_mask = 0x007ffff0, 522ab3b491fSBlue Swirl .mmu_cxr_mask = 0x0000003f, 523ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 524ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 525ab3b491fSBlue Swirl .nwindows = 8, 526ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN, 527ab3b491fSBlue Swirl }, 528ab3b491fSBlue Swirl { 529ab3b491fSBlue Swirl .name = "LEON3", 530ab3b491fSBlue Swirl .iu_version = 0xf3000000, 531ab3b491fSBlue Swirl .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */ 532ab3b491fSBlue Swirl .mmu_version = 0xf3000000, 533ab3b491fSBlue Swirl .mmu_bm = 0x00000000, 5347a0a9c2cSRonald Hecht .mmu_ctpr_mask = 0xfffffffc, 5357a0a9c2cSRonald Hecht .mmu_cxr_mask = 0x000000ff, 536ab3b491fSBlue Swirl .mmu_sfsr_mask = 0xffffffff, 537ab3b491fSBlue Swirl .mmu_trcr_mask = 0xffffffff, 538ab3b491fSBlue Swirl .nwindows = 8, 539ab3b491fSBlue Swirl .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN | 54016c358e9SSebastian Huber CPU_FEATURE_ASR17 | CPU_FEATURE_CACHE_CTRL | CPU_FEATURE_POWERDOWN | 54116c358e9SSebastian Huber CPU_FEATURE_CASA, 542ab3b491fSBlue Swirl }, 543ab3b491fSBlue Swirl #endif 544ab3b491fSBlue Swirl }; 545ab3b491fSBlue Swirl 546de1f5203SRichard Henderson /* This must match sparc_cpu_properties[]. */ 547ab3b491fSBlue Swirl static const char * const feature_name[] = { 548de1f5203SRichard Henderson [CPU_FEATURE_BIT_FLOAT128] = "float128", 549*554abe47SRichard Henderson #ifdef TARGET_SPARC64 550de1f5203SRichard Henderson [CPU_FEATURE_BIT_CMT] = "cmt", 551de1f5203SRichard Henderson [CPU_FEATURE_BIT_GL] = "gl", 552*554abe47SRichard Henderson [CPU_FEATURE_BIT_HYPV] = "hypv", 553*554abe47SRichard Henderson [CPU_FEATURE_BIT_VIS1] = "vis1", 554*554abe47SRichard Henderson [CPU_FEATURE_BIT_VIS2] = "vis2", 555*554abe47SRichard Henderson #else 556*554abe47SRichard Henderson [CPU_FEATURE_BIT_MUL] = "mul", 557*554abe47SRichard Henderson [CPU_FEATURE_BIT_DIV] = "div", 558*554abe47SRichard Henderson [CPU_FEATURE_BIT_FSMULD] = "fsmuld", 559*554abe47SRichard Henderson #endif 560ab3b491fSBlue Swirl }; 561ab3b491fSBlue Swirl 5620442428aSMarkus Armbruster static void print_features(uint32_t features, const char *prefix) 563ab3b491fSBlue Swirl { 564ab3b491fSBlue Swirl unsigned int i; 565ab3b491fSBlue Swirl 566ab3b491fSBlue Swirl for (i = 0; i < ARRAY_SIZE(feature_name); i++) { 567ab3b491fSBlue Swirl if (feature_name[i] && (features & (1 << i))) { 568ab3b491fSBlue Swirl if (prefix) { 5690442428aSMarkus Armbruster qemu_printf("%s", prefix); 570ab3b491fSBlue Swirl } 5710442428aSMarkus Armbruster qemu_printf("%s ", feature_name[i]); 572ab3b491fSBlue Swirl } 573ab3b491fSBlue Swirl } 574ab3b491fSBlue Swirl } 575ab3b491fSBlue Swirl 5760442428aSMarkus Armbruster void sparc_cpu_list(void) 577ab3b491fSBlue Swirl { 578ab3b491fSBlue Swirl unsigned int i; 579ab3b491fSBlue Swirl 580ab3b491fSBlue Swirl for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 5810442428aSMarkus Armbruster qemu_printf("Sparc %16s IU " TARGET_FMT_lx 582ab3b491fSBlue Swirl " FPU %08x MMU %08x NWINS %d ", 583ab3b491fSBlue Swirl sparc_defs[i].name, 584ab3b491fSBlue Swirl sparc_defs[i].iu_version, 585ab3b491fSBlue Swirl sparc_defs[i].fpu_version, 586ab3b491fSBlue Swirl sparc_defs[i].mmu_version, 587ab3b491fSBlue Swirl sparc_defs[i].nwindows); 5880442428aSMarkus Armbruster print_features(CPU_DEFAULT_FEATURES & ~sparc_defs[i].features, "-"); 5890442428aSMarkus Armbruster print_features(~CPU_DEFAULT_FEATURES & sparc_defs[i].features, "+"); 5900442428aSMarkus Armbruster qemu_printf("\n"); 591ab3b491fSBlue Swirl } 5920442428aSMarkus Armbruster qemu_printf("Default CPU feature flags (use '-' to remove): "); 5930442428aSMarkus Armbruster print_features(CPU_DEFAULT_FEATURES, NULL); 5940442428aSMarkus Armbruster qemu_printf("\n"); 5950442428aSMarkus Armbruster qemu_printf("Available CPU feature flags (use '+' to add): "); 5960442428aSMarkus Armbruster print_features(~CPU_DEFAULT_FEATURES, NULL); 5970442428aSMarkus Armbruster qemu_printf("\n"); 5980442428aSMarkus Armbruster qemu_printf("Numerical features (use '=' to set): iu_version " 599ab3b491fSBlue Swirl "fpu_version mmu_version nwindows\n"); 600ab3b491fSBlue Swirl } 601ab3b491fSBlue Swirl 60290c84c56SMarkus Armbruster static void cpu_print_cc(FILE *f, uint32_t cc) 603ab3b491fSBlue Swirl { 60490c84c56SMarkus Armbruster qemu_fprintf(f, "%c%c%c%c", cc & PSR_NEG ? 'N' : '-', 605ab3b491fSBlue Swirl cc & PSR_ZERO ? 'Z' : '-', cc & PSR_OVF ? 'V' : '-', 606ab3b491fSBlue Swirl cc & PSR_CARRY ? 'C' : '-'); 607ab3b491fSBlue Swirl } 608ab3b491fSBlue Swirl 609ab3b491fSBlue Swirl #ifdef TARGET_SPARC64 610ab3b491fSBlue Swirl #define REGS_PER_LINE 4 611ab3b491fSBlue Swirl #else 612ab3b491fSBlue Swirl #define REGS_PER_LINE 8 613ab3b491fSBlue Swirl #endif 614ab3b491fSBlue Swirl 6159ac200acSPhilippe Mathieu-Daudé static void sparc_cpu_dump_state(CPUState *cs, FILE *f, int flags) 616ab3b491fSBlue Swirl { 617878096eeSAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 618878096eeSAndreas Färber CPUSPARCState *env = &cpu->env; 619ab3b491fSBlue Swirl int i, x; 620ab3b491fSBlue Swirl 62190c84c56SMarkus Armbruster qemu_fprintf(f, "pc: " TARGET_FMT_lx " npc: " TARGET_FMT_lx "\n", env->pc, 622ab3b491fSBlue Swirl env->npc); 623ab3b491fSBlue Swirl 624ab3b491fSBlue Swirl for (i = 0; i < 8; i++) { 625ab3b491fSBlue Swirl if (i % REGS_PER_LINE == 0) { 62690c84c56SMarkus Armbruster qemu_fprintf(f, "%%g%d-%d:", i, i + REGS_PER_LINE - 1); 627ab3b491fSBlue Swirl } 62890c84c56SMarkus Armbruster qemu_fprintf(f, " " TARGET_FMT_lx, env->gregs[i]); 629ab3b491fSBlue Swirl if (i % REGS_PER_LINE == REGS_PER_LINE - 1) { 63090c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 631ab3b491fSBlue Swirl } 632ab3b491fSBlue Swirl } 633ab3b491fSBlue Swirl for (x = 0; x < 3; x++) { 634ab3b491fSBlue Swirl for (i = 0; i < 8; i++) { 635ab3b491fSBlue Swirl if (i % REGS_PER_LINE == 0) { 63690c84c56SMarkus Armbruster qemu_fprintf(f, "%%%c%d-%d: ", 637ab3b491fSBlue Swirl x == 0 ? 'o' : (x == 1 ? 'l' : 'i'), 638ab3b491fSBlue Swirl i, i + REGS_PER_LINE - 1); 639ab3b491fSBlue Swirl } 64090c84c56SMarkus Armbruster qemu_fprintf(f, TARGET_FMT_lx " ", env->regwptr[i + x * 8]); 641ab3b491fSBlue Swirl if (i % REGS_PER_LINE == REGS_PER_LINE - 1) { 64290c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 643ab3b491fSBlue Swirl } 644ab3b491fSBlue Swirl } 645ab3b491fSBlue Swirl } 64676a23ca0SRichard Henderson 647d13c394cSRichard Henderson if (flags & CPU_DUMP_FPU) { 64830038fd8SRichard Henderson for (i = 0; i < TARGET_DPREGS; i++) { 649ab3b491fSBlue Swirl if ((i & 3) == 0) { 65090c84c56SMarkus Armbruster qemu_fprintf(f, "%%f%02d: ", i * 2); 651ab3b491fSBlue Swirl } 65290c84c56SMarkus Armbruster qemu_fprintf(f, " %016" PRIx64, env->fpr[i].ll); 653ab3b491fSBlue Swirl if ((i & 3) == 3) { 65490c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 655ab3b491fSBlue Swirl } 656ab3b491fSBlue Swirl } 657d13c394cSRichard Henderson } 658d13c394cSRichard Henderson 659ab3b491fSBlue Swirl #ifdef TARGET_SPARC64 66090c84c56SMarkus Armbruster qemu_fprintf(f, "pstate: %08x ccr: %02x (icc: ", env->pstate, 661ab3b491fSBlue Swirl (unsigned)cpu_get_ccr(env)); 66290c84c56SMarkus Armbruster cpu_print_cc(f, cpu_get_ccr(env) << PSR_CARRY_SHIFT); 66390c84c56SMarkus Armbruster qemu_fprintf(f, " xcc: "); 66490c84c56SMarkus Armbruster cpu_print_cc(f, cpu_get_ccr(env) << (PSR_CARRY_SHIFT - 4)); 66590c84c56SMarkus Armbruster qemu_fprintf(f, ") asi: %02x tl: %d pil: %x gl: %d\n", env->asi, env->tl, 666cbc3a6a4SArtyom Tarasenko env->psrpil, env->gl); 66790c84c56SMarkus Armbruster qemu_fprintf(f, "tbr: " TARGET_FMT_lx " hpstate: " TARGET_FMT_lx " htba: " 668cbc3a6a4SArtyom Tarasenko TARGET_FMT_lx "\n", env->tbr, env->hpstate, env->htba); 66990c84c56SMarkus Armbruster qemu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate: %d " 670ab3b491fSBlue Swirl "cleanwin: %d cwp: %d\n", 671ab3b491fSBlue Swirl env->cansave, env->canrestore, env->otherwin, env->wstate, 672ab3b491fSBlue Swirl env->cleanwin, env->nwindows - 1 - env->cwp); 673ca4d5d86SPeter Maydell qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx " fprs: %016x\n", 674ca4d5d86SPeter Maydell env->fsr, env->y, env->fprs); 675cbc3a6a4SArtyom Tarasenko 676ab3b491fSBlue Swirl #else 67790c84c56SMarkus Armbruster qemu_fprintf(f, "psr: %08x (icc: ", cpu_get_psr(env)); 67890c84c56SMarkus Armbruster cpu_print_cc(f, cpu_get_psr(env)); 67990c84c56SMarkus Armbruster qemu_fprintf(f, " SPE: %c%c%c) wim: %08x\n", env->psrs ? 'S' : '-', 680ab3b491fSBlue Swirl env->psrps ? 'P' : '-', env->psret ? 'E' : '-', 681ab3b491fSBlue Swirl env->wim); 68290c84c56SMarkus Armbruster qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx "\n", 683ab3b491fSBlue Swirl env->fsr, env->y); 684ab3b491fSBlue Swirl #endif 68590c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 686ab3b491fSBlue Swirl } 687ab7ab3d7SAndreas Färber 688f45748f1SAndreas Färber static void sparc_cpu_set_pc(CPUState *cs, vaddr value) 689f45748f1SAndreas Färber { 690f45748f1SAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 691f45748f1SAndreas Färber 692f45748f1SAndreas Färber cpu->env.pc = value; 693f45748f1SAndreas Färber cpu->env.npc = value + 4; 694f45748f1SAndreas Färber } 695f45748f1SAndreas Färber 696e4fdf9dfSRichard Henderson static vaddr sparc_cpu_get_pc(CPUState *cs) 697e4fdf9dfSRichard Henderson { 698e4fdf9dfSRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 699e4fdf9dfSRichard Henderson 700e4fdf9dfSRichard Henderson return cpu->env.pc; 701e4fdf9dfSRichard Henderson } 702e4fdf9dfSRichard Henderson 70304a37d4cSRichard Henderson static void sparc_cpu_synchronize_from_tb(CPUState *cs, 70404a37d4cSRichard Henderson const TranslationBlock *tb) 705bdf7ae5bSAndreas Färber { 706bdf7ae5bSAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 707bdf7ae5bSAndreas Färber 708c4bf3a92SAnton Johansson tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); 709c4bf3a92SAnton Johansson cpu->env.pc = tb->pc; 710bdf7ae5bSAndreas Färber cpu->env.npc = tb->cs_base; 711bdf7ae5bSAndreas Färber } 712bdf7ae5bSAndreas Färber 7138c2e1b00SAndreas Färber static bool sparc_cpu_has_work(CPUState *cs) 7148c2e1b00SAndreas Färber { 7158c2e1b00SAndreas Färber SPARCCPU *cpu = SPARC_CPU(cs); 7168c2e1b00SAndreas Färber CPUSPARCState *env = &cpu->env; 7178c2e1b00SAndreas Färber 7188c2e1b00SAndreas Färber return (cs->interrupt_request & CPU_INTERRUPT_HARD) && 7198c2e1b00SAndreas Färber cpu_interrupts_enabled(env); 7208c2e1b00SAndreas Färber } 7218c2e1b00SAndreas Färber 72212a6c15eSIgor Mammedov static char *sparc_cpu_type_name(const char *cpu_model) 72312a6c15eSIgor Mammedov { 7241d4bfc54SIgor Mammedov char *name = g_strdup_printf(SPARC_CPU_TYPE_NAME("%s"), cpu_model); 72512a6c15eSIgor Mammedov char *s = name; 72612a6c15eSIgor Mammedov 72712a6c15eSIgor Mammedov /* SPARC cpu model names happen to have whitespaces, 72812a6c15eSIgor Mammedov * as type names shouldn't have spaces replace them with '-' 72912a6c15eSIgor Mammedov */ 73012a6c15eSIgor Mammedov while ((s = strchr(s, ' '))) { 73112a6c15eSIgor Mammedov *s = '-'; 73212a6c15eSIgor Mammedov } 73312a6c15eSIgor Mammedov 73412a6c15eSIgor Mammedov return name; 73512a6c15eSIgor Mammedov } 73612a6c15eSIgor Mammedov 73712a6c15eSIgor Mammedov static ObjectClass *sparc_cpu_class_by_name(const char *cpu_model) 73812a6c15eSIgor Mammedov { 73912a6c15eSIgor Mammedov ObjectClass *oc; 74012a6c15eSIgor Mammedov char *typename; 74112a6c15eSIgor Mammedov 74212a6c15eSIgor Mammedov typename = sparc_cpu_type_name(cpu_model); 74312a6c15eSIgor Mammedov oc = object_class_by_name(typename); 74412a6c15eSIgor Mammedov g_free(typename); 74512a6c15eSIgor Mammedov return oc; 74612a6c15eSIgor Mammedov } 74712a6c15eSIgor Mammedov 748b6e91ebfSAndreas Färber static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) 749b6e91ebfSAndreas Färber { 750ce5b1bbfSLaurent Vivier CPUState *cs = CPU(dev); 751b6e91ebfSAndreas Färber SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(dev); 752ce5b1bbfSLaurent Vivier Error *local_err = NULL; 753247bf011SAndreas Färber SPARCCPU *cpu = SPARC_CPU(dev); 754247bf011SAndreas Färber CPUSPARCState *env = &cpu->env; 755247bf011SAndreas Färber 75670054962SIgor Mammedov #if defined(CONFIG_USER_ONLY) 7575f25b383SRichard Henderson /* We are emulating the kernel, which will trap and emulate float128. */ 758576e1c4cSIgor Mammedov env->def.features |= CPU_FEATURE_FLOAT128; 759247bf011SAndreas Färber #endif 760b6e91ebfSAndreas Färber 76170054962SIgor Mammedov env->version = env->def.iu_version; 76270054962SIgor Mammedov env->fsr = env->def.fpu_version; 76370054962SIgor Mammedov env->nwindows = env->def.nwindows; 76470054962SIgor Mammedov #if !defined(TARGET_SPARC64) 76570054962SIgor Mammedov env->mmuregs[0] |= env->def.mmu_version; 76670054962SIgor Mammedov cpu_sparc_set_id(env, 0); 76770054962SIgor Mammedov env->mxccregs[7] |= env->def.mxcc_version; 76870054962SIgor Mammedov #else 76970054962SIgor Mammedov env->mmu_version = env->def.mmu_version; 77070054962SIgor Mammedov env->maxtl = env->def.maxtl; 77170054962SIgor Mammedov env->version |= env->def.maxtl << 8; 77270054962SIgor Mammedov env->version |= env->def.nwindows - 1; 77370054962SIgor Mammedov #endif 77470054962SIgor Mammedov 775ce5b1bbfSLaurent Vivier cpu_exec_realizefn(cs, &local_err); 776ce5b1bbfSLaurent Vivier if (local_err != NULL) { 777ce5b1bbfSLaurent Vivier error_propagate(errp, local_err); 778ce5b1bbfSLaurent Vivier return; 779ce5b1bbfSLaurent Vivier } 780ce5b1bbfSLaurent Vivier 781ce5b1bbfSLaurent Vivier qemu_init_vcpu(cs); 78214a10fc3SAndreas Färber 783b6e91ebfSAndreas Färber scc->parent_realize(dev, errp); 784b6e91ebfSAndreas Färber } 785b6e91ebfSAndreas Färber 786ab7ab3d7SAndreas Färber static void sparc_cpu_initfn(Object *obj) 787ab7ab3d7SAndreas Färber { 788ab7ab3d7SAndreas Färber SPARCCPU *cpu = SPARC_CPU(obj); 78912a6c15eSIgor Mammedov SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj); 790ab7ab3d7SAndreas Färber CPUSPARCState *env = &cpu->env; 791ab7ab3d7SAndreas Färber 792576e1c4cSIgor Mammedov if (scc->cpu_def) { 793576e1c4cSIgor Mammedov env->def = *scc->cpu_def; 794ab7ab3d7SAndreas Färber } 795ab7ab3d7SAndreas Färber } 796ab7ab3d7SAndreas Färber 797de05005bSIgor Mammedov static void sparc_get_nwindows(Object *obj, Visitor *v, const char *name, 798de05005bSIgor Mammedov void *opaque, Error **errp) 799de05005bSIgor Mammedov { 800de05005bSIgor Mammedov SPARCCPU *cpu = SPARC_CPU(obj); 801de05005bSIgor Mammedov int64_t value = cpu->env.def.nwindows; 802de05005bSIgor Mammedov 803de05005bSIgor Mammedov visit_type_int(v, name, &value, errp); 804de05005bSIgor Mammedov } 805de05005bSIgor Mammedov 806de05005bSIgor Mammedov static void sparc_set_nwindows(Object *obj, Visitor *v, const char *name, 807de05005bSIgor Mammedov void *opaque, Error **errp) 808de05005bSIgor Mammedov { 809de05005bSIgor Mammedov const int64_t min = MIN_NWINDOWS; 810de05005bSIgor Mammedov const int64_t max = MAX_NWINDOWS; 811de05005bSIgor Mammedov SPARCCPU *cpu = SPARC_CPU(obj); 812de05005bSIgor Mammedov int64_t value; 813de05005bSIgor Mammedov 814668f62ecSMarkus Armbruster if (!visit_type_int(v, name, &value, errp)) { 815de05005bSIgor Mammedov return; 816de05005bSIgor Mammedov } 817de05005bSIgor Mammedov 818de05005bSIgor Mammedov if (value < min || value > max) { 819de05005bSIgor Mammedov error_setg(errp, "Property %s.%s doesn't take value %" PRId64 820de05005bSIgor Mammedov " (minimum: %" PRId64 ", maximum: %" PRId64 ")", 821de05005bSIgor Mammedov object_get_typename(obj), name ? name : "null", 822de05005bSIgor Mammedov value, min, max); 823de05005bSIgor Mammedov return; 824de05005bSIgor Mammedov } 825de05005bSIgor Mammedov cpu->env.def.nwindows = value; 826de05005bSIgor Mammedov } 827de05005bSIgor Mammedov 828de05005bSIgor Mammedov static PropertyInfo qdev_prop_nwindows = { 829de05005bSIgor Mammedov .name = "int", 830de05005bSIgor Mammedov .get = sparc_get_nwindows, 831de05005bSIgor Mammedov .set = sparc_set_nwindows, 832de05005bSIgor Mammedov }; 833de05005bSIgor Mammedov 834de1f5203SRichard Henderson /* This must match feature_name[]. */ 835de05005bSIgor Mammedov static Property sparc_cpu_properties[] = { 836de1f5203SRichard Henderson DEFINE_PROP_BIT("float128", SPARCCPU, env.def.features, 837de1f5203SRichard Henderson CPU_FEATURE_BIT_FLOAT128, false), 838*554abe47SRichard Henderson #ifdef TARGET_SPARC64 839de1f5203SRichard Henderson DEFINE_PROP_BIT("cmt", SPARCCPU, env.def.features, 840de1f5203SRichard Henderson CPU_FEATURE_BIT_CMT, false), 841de1f5203SRichard Henderson DEFINE_PROP_BIT("gl", SPARCCPU, env.def.features, 842de1f5203SRichard Henderson CPU_FEATURE_BIT_GL, false), 843*554abe47SRichard Henderson DEFINE_PROP_BIT("hypv", SPARCCPU, env.def.features, 844*554abe47SRichard Henderson CPU_FEATURE_BIT_HYPV, false), 845*554abe47SRichard Henderson DEFINE_PROP_BIT("vis1", SPARCCPU, env.def.features, 846*554abe47SRichard Henderson CPU_FEATURE_BIT_VIS1, false), 847*554abe47SRichard Henderson DEFINE_PROP_BIT("vis2", SPARCCPU, env.def.features, 848*554abe47SRichard Henderson CPU_FEATURE_BIT_VIS2, false), 849*554abe47SRichard Henderson #else 850*554abe47SRichard Henderson DEFINE_PROP_BIT("mul", SPARCCPU, env.def.features, 851*554abe47SRichard Henderson CPU_FEATURE_BIT_MUL, false), 852*554abe47SRichard Henderson DEFINE_PROP_BIT("div", SPARCCPU, env.def.features, 853*554abe47SRichard Henderson CPU_FEATURE_BIT_DIV, false), 854*554abe47SRichard Henderson DEFINE_PROP_BIT("fsmuld", SPARCCPU, env.def.features, 855*554abe47SRichard Henderson CPU_FEATURE_BIT_FSMULD, false), 856*554abe47SRichard Henderson #endif 857de05005bSIgor Mammedov DEFINE_PROP_UNSIGNED("iu-version", SPARCCPU, env.def.iu_version, 0, 858de05005bSIgor Mammedov qdev_prop_uint64, target_ulong), 859de05005bSIgor Mammedov DEFINE_PROP_UINT32("fpu-version", SPARCCPU, env.def.fpu_version, 0), 860de05005bSIgor Mammedov DEFINE_PROP_UINT32("mmu-version", SPARCCPU, env.def.mmu_version, 0), 86143b6ab4cSEduardo Habkost DEFINE_PROP("nwindows", SPARCCPU, env.def.nwindows, 86243b6ab4cSEduardo Habkost qdev_prop_nwindows, uint32_t), 863de05005bSIgor Mammedov DEFINE_PROP_END_OF_LIST() 864de05005bSIgor Mammedov }; 865de05005bSIgor Mammedov 8668b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 8678b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 8688b80bd28SPhilippe Mathieu-Daudé 8698b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps sparc_sysemu_ops = { 87008928c6dSPhilippe Mathieu-Daudé .get_phys_page_debug = sparc_cpu_get_phys_page_debug, 871feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_sparc_cpu, 8728b80bd28SPhilippe Mathieu-Daudé }; 8738b80bd28SPhilippe Mathieu-Daudé #endif 8748b80bd28SPhilippe Mathieu-Daudé 87578271684SClaudio Fontana #ifdef CONFIG_TCG 87678271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 87778271684SClaudio Fontana 87811906557SRichard Henderson static const struct TCGCPUOps sparc_tcg_ops = { 87978271684SClaudio Fontana .initialize = sparc_tcg_init, 88078271684SClaudio Fontana .synchronize_from_tb = sparc_cpu_synchronize_from_tb, 881f36aaa53SRichard Henderson .restore_state_to_opc = sparc_restore_state_to_opc, 88278271684SClaudio Fontana 88378271684SClaudio Fontana #ifndef CONFIG_USER_ONLY 884caac44a5SRichard Henderson .tlb_fill = sparc_cpu_tlb_fill, 885798ac8b5SPhilippe Mathieu-Daudé .cpu_exec_interrupt = sparc_cpu_exec_interrupt, 88678271684SClaudio Fontana .do_interrupt = sparc_cpu_do_interrupt, 88778271684SClaudio Fontana .do_transaction_failed = sparc_cpu_do_transaction_failed, 88878271684SClaudio Fontana .do_unaligned_access = sparc_cpu_do_unaligned_access, 88978271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 89078271684SClaudio Fontana }; 89178271684SClaudio Fontana #endif /* CONFIG_TCG */ 89278271684SClaudio Fontana 893ab7ab3d7SAndreas Färber static void sparc_cpu_class_init(ObjectClass *oc, void *data) 894ab7ab3d7SAndreas Färber { 895ab7ab3d7SAndreas Färber SPARCCPUClass *scc = SPARC_CPU_CLASS(oc); 896ab7ab3d7SAndreas Färber CPUClass *cc = CPU_CLASS(oc); 897b6e91ebfSAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 8983b4fff1bSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc); 899b6e91ebfSAndreas Färber 900bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, sparc_cpu_realizefn, 901bf853881SPhilippe Mathieu-Daudé &scc->parent_realize); 9024f67d30bSMarc-André Lureau device_class_set_props(dc, sparc_cpu_properties); 903ab7ab3d7SAndreas Färber 9043b4fff1bSPeter Maydell resettable_class_set_parent_phases(rc, NULL, sparc_cpu_reset_hold, NULL, 9053b4fff1bSPeter Maydell &scc->parent_phases); 90697a8ea5aSAndreas Färber 90712a6c15eSIgor Mammedov cc->class_by_name = sparc_cpu_class_by_name; 908d1853231SIgor Mammedov cc->parse_features = sparc_cpu_parse_features; 9098c2e1b00SAndreas Färber cc->has_work = sparc_cpu_has_work; 910878096eeSAndreas Färber cc->dump_state = sparc_cpu_dump_state; 911f3659eeeSAndreas Färber #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 912f3659eeeSAndreas Färber cc->memory_rw_debug = sparc_cpu_memory_rw_debug; 913f3659eeeSAndreas Färber #endif 914f45748f1SAndreas Färber cc->set_pc = sparc_cpu_set_pc; 915e4fdf9dfSRichard Henderson cc->get_pc = sparc_cpu_get_pc; 9165b50e790SAndreas Färber cc->gdb_read_register = sparc_cpu_gdb_read_register; 9175b50e790SAndreas Färber cc->gdb_write_register = sparc_cpu_gdb_write_register; 918e84942f2SRichard Henderson #ifndef CONFIG_USER_ONLY 9198b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &sparc_sysemu_ops; 92000b941e5SAndreas Färber #endif 921df0900ebSPeter Crosthwaite cc->disas_set_info = cpu_sparc_disas_set_info; 922a0e372f0SAndreas Färber 923a0e372f0SAndreas Färber #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32) 924a0e372f0SAndreas Färber cc->gdb_num_core_regs = 86; 925a0e372f0SAndreas Färber #else 926a0e372f0SAndreas Färber cc->gdb_num_core_regs = 72; 927a0e372f0SAndreas Färber #endif 92878271684SClaudio Fontana cc->tcg_ops = &sparc_tcg_ops; 929ab7ab3d7SAndreas Färber } 930ab7ab3d7SAndreas Färber 931ab7ab3d7SAndreas Färber static const TypeInfo sparc_cpu_type_info = { 932ab7ab3d7SAndreas Färber .name = TYPE_SPARC_CPU, 933ab7ab3d7SAndreas Färber .parent = TYPE_CPU, 934ab7ab3d7SAndreas Färber .instance_size = sizeof(SPARCCPU), 935f669c992SRichard Henderson .instance_align = __alignof(SPARCCPU), 936ab7ab3d7SAndreas Färber .instance_init = sparc_cpu_initfn, 93712a6c15eSIgor Mammedov .abstract = true, 938ab7ab3d7SAndreas Färber .class_size = sizeof(SPARCCPUClass), 939ab7ab3d7SAndreas Färber .class_init = sparc_cpu_class_init, 940ab7ab3d7SAndreas Färber }; 941ab7ab3d7SAndreas Färber 94212a6c15eSIgor Mammedov static void sparc_cpu_cpudef_class_init(ObjectClass *oc, void *data) 94312a6c15eSIgor Mammedov { 94412a6c15eSIgor Mammedov SPARCCPUClass *scc = SPARC_CPU_CLASS(oc); 94512a6c15eSIgor Mammedov scc->cpu_def = data; 94612a6c15eSIgor Mammedov } 94712a6c15eSIgor Mammedov 94812a6c15eSIgor Mammedov static void sparc_register_cpudef_type(const struct sparc_def_t *def) 94912a6c15eSIgor Mammedov { 95012a6c15eSIgor Mammedov char *typename = sparc_cpu_type_name(def->name); 95112a6c15eSIgor Mammedov TypeInfo ti = { 95212a6c15eSIgor Mammedov .name = typename, 95312a6c15eSIgor Mammedov .parent = TYPE_SPARC_CPU, 95412a6c15eSIgor Mammedov .class_init = sparc_cpu_cpudef_class_init, 95512a6c15eSIgor Mammedov .class_data = (void *)def, 95612a6c15eSIgor Mammedov }; 95712a6c15eSIgor Mammedov 95812a6c15eSIgor Mammedov type_register(&ti); 95912a6c15eSIgor Mammedov g_free(typename); 96012a6c15eSIgor Mammedov } 96112a6c15eSIgor Mammedov 962ab7ab3d7SAndreas Färber static void sparc_cpu_register_types(void) 963ab7ab3d7SAndreas Färber { 96412a6c15eSIgor Mammedov int i; 96512a6c15eSIgor Mammedov 966ab7ab3d7SAndreas Färber type_register_static(&sparc_cpu_type_info); 96712a6c15eSIgor Mammedov for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) { 96812a6c15eSIgor Mammedov sparc_register_cpudef_type(&sparc_defs[i]); 96912a6c15eSIgor Mammedov } 970ab7ab3d7SAndreas Färber } 971ab7ab3d7SAndreas Färber 972ab7ab3d7SAndreas Färber type_init(sparc_cpu_register_types) 973