xref: /qemu/target/sparc/cpu.c (revision 49866dcb59a28325c99c08745ed8e7c81828ed06)
1ab3b491fSBlue Swirl /*
2ab3b491fSBlue Swirl  * Sparc CPU init helpers
3ab3b491fSBlue Swirl  *
4ab3b491fSBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
5ab3b491fSBlue Swirl  *
6ab3b491fSBlue Swirl  * This library is free software; you can redistribute it and/or
7ab3b491fSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ab3b491fSBlue Swirl  * License as published by the Free Software Foundation; either
95650b549SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ab3b491fSBlue Swirl  *
11ab3b491fSBlue Swirl  * This library is distributed in the hope that it will be useful,
12ab3b491fSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ab3b491fSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ab3b491fSBlue Swirl  * Lesser General Public License for more details.
15ab3b491fSBlue Swirl  *
16ab3b491fSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ab3b491fSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ab3b491fSBlue Swirl  */
19ab3b491fSBlue Swirl 
20db5ebe5fSPeter Maydell #include "qemu/osdep.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
22ab3b491fSBlue Swirl #include "cpu.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
240442428aSMarkus Armbruster #include "qemu/qemu-print.h"
2563c91552SPaolo Bonzini #include "exec/exec-all.h"
26de05005bSIgor Mammedov #include "hw/qdev-properties.h"
27de05005bSIgor Mammedov #include "qapi/visitor.h"
28c4bf3a92SAnton Johansson #include "tcg/tcg.h"
294482f32dSPeter Maydell #include "fpu/softfloat.h"
30ab3b491fSBlue Swirl 
31ab3b491fSBlue Swirl //#define DEBUG_FEATURES
32ab3b491fSBlue Swirl 
33ad80e367SPeter Maydell static void sparc_cpu_reset_hold(Object *obj, ResetType type)
34ab7ab3d7SAndreas Färber {
35348802b5SPhilippe Mathieu-Daudé     CPUState *cs = CPU(obj);
36348802b5SPhilippe Mathieu-Daudé     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj);
3777976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
38ab7ab3d7SAndreas Färber 
393b4fff1bSPeter Maydell     if (scc->parent_phases.hold) {
40ad80e367SPeter Maydell         scc->parent_phases.hold(obj, type);
413b4fff1bSPeter Maydell     }
42ab7ab3d7SAndreas Färber 
431f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUSPARCState, end_reset_fields));
44ab3b491fSBlue Swirl     env->cwp = 0;
45ab3b491fSBlue Swirl #ifndef TARGET_SPARC64
46ab3b491fSBlue Swirl     env->wim = 1;
47ab3b491fSBlue Swirl #endif
48ab3b491fSBlue Swirl     env->regwptr = env->regbase + (env->cwp * 16);
49ab3b491fSBlue Swirl #if defined(CONFIG_USER_ONLY)
50ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
51ab3b491fSBlue Swirl     env->cleanwin = env->nwindows - 2;
52ab3b491fSBlue Swirl     env->cansave = env->nwindows - 2;
53ab3b491fSBlue Swirl     env->pstate = PS_RMO | PS_PEF | PS_IE;
54ab3b491fSBlue Swirl     env->asi = 0x82; /* Primary no-fault */
55ab3b491fSBlue Swirl #endif
56ab3b491fSBlue Swirl #else
57ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
58ab3b491fSBlue Swirl     env->psret = 0;
59ab3b491fSBlue Swirl     env->psrs = 1;
60ab3b491fSBlue Swirl     env->psrps = 1;
61ab3b491fSBlue Swirl #endif
62ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
63cbc3a6a4SArtyom Tarasenko     env->pstate = PS_PRIV | PS_RED | PS_PEF;
64cbc3a6a4SArtyom Tarasenko     if (!cpu_has_hypervisor(env)) {
65cbc3a6a4SArtyom Tarasenko         env->pstate |= PS_AG;
66cbc3a6a4SArtyom Tarasenko     }
67ab3b491fSBlue Swirl     env->hpstate = cpu_has_hypervisor(env) ? HS_PRIV : 0;
68ab3b491fSBlue Swirl     env->tl = env->maxtl;
69cbc3a6a4SArtyom Tarasenko     env->gl = 2;
70ab3b491fSBlue Swirl     cpu_tsptr(env)->tt = TT_POWER_ON_RESET;
71ab3b491fSBlue Swirl     env->lsu = 0;
72ab3b491fSBlue Swirl #else
73ab3b491fSBlue Swirl     env->mmuregs[0] &= ~(MMU_E | MMU_NF);
74576e1c4cSIgor Mammedov     env->mmuregs[0] |= env->def.mmu_bm;
75ab3b491fSBlue Swirl #endif
76ab3b491fSBlue Swirl     env->pc = 0;
77ab3b491fSBlue Swirl     env->npc = env->pc + 4;
78ab3b491fSBlue Swirl #endif
79ab3b491fSBlue Swirl     env->cache_control = 0;
8065c1c039SPeter Maydell     cpu_put_fsr(env, 0);
81ab3b491fSBlue Swirl }
82ab3b491fSBlue Swirl 
83798ac8b5SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
8487afe467SRichard Henderson static bool sparc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
8587afe467SRichard Henderson {
8687afe467SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
8777976769SPhilippe Mathieu-Daudé         CPUSPARCState *env = cpu_env(cs);
8887afe467SRichard Henderson 
8987afe467SRichard Henderson         if (cpu_interrupts_enabled(env) && env->interrupt_index > 0) {
9087afe467SRichard Henderson             int pil = env->interrupt_index & 0xf;
9187afe467SRichard Henderson             int type = env->interrupt_index & 0xf0;
9287afe467SRichard Henderson 
9387afe467SRichard Henderson             if (type != TT_EXTINT || cpu_pil_allowed(env, pil)) {
9487afe467SRichard Henderson                 cs->exception_index = env->interrupt_index;
9587afe467SRichard Henderson                 sparc_cpu_do_interrupt(cs);
9687afe467SRichard Henderson                 return true;
9787afe467SRichard Henderson             }
9887afe467SRichard Henderson         }
9987afe467SRichard Henderson     }
10087afe467SRichard Henderson     return false;
10187afe467SRichard Henderson }
102798ac8b5SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
10387afe467SRichard Henderson 
104df0900ebSPeter Crosthwaite static void cpu_sparc_disas_set_info(CPUState *cpu, disassemble_info *info)
105df0900ebSPeter Crosthwaite {
106df0900ebSPeter Crosthwaite     info->print_insn = print_insn_sparc;
107df0900ebSPeter Crosthwaite #ifdef TARGET_SPARC64
108df0900ebSPeter Crosthwaite     info->mach = bfd_mach_sparc_v9b;
109df0900ebSPeter Crosthwaite #endif
110df0900ebSPeter Crosthwaite }
111df0900ebSPeter Crosthwaite 
112d1853231SIgor Mammedov static void
113d1853231SIgor Mammedov cpu_add_feat_as_prop(const char *typename, const char *name, const char *val)
114ab3b491fSBlue Swirl {
115d1853231SIgor Mammedov     GlobalProperty *prop = g_new0(typeof(*prop), 1);
116d1853231SIgor Mammedov     prop->driver = typename;
117d1853231SIgor Mammedov     prop->property = g_strdup(name);
118d1853231SIgor Mammedov     prop->value = g_strdup(val);
119d1853231SIgor Mammedov     qdev_prop_register_global(prop);
120433ac7a9SAndreas Färber }
121433ac7a9SAndreas Färber 
122d1853231SIgor Mammedov /* Parse "+feature,-feature,feature=foo" CPU feature string */
123d1853231SIgor Mammedov static void sparc_cpu_parse_features(const char *typename, char *features,
124d1853231SIgor Mammedov                                      Error **errp)
125d1853231SIgor Mammedov {
126d1853231SIgor Mammedov     GList *l, *plus_features = NULL, *minus_features = NULL;
127d1853231SIgor Mammedov     char *featurestr; /* Single 'key=value" string being parsed */
128d1853231SIgor Mammedov     static bool cpu_globals_initialized;
129d1853231SIgor Mammedov 
130d1853231SIgor Mammedov     if (cpu_globals_initialized) {
131d1853231SIgor Mammedov         return;
132d1853231SIgor Mammedov     }
133d1853231SIgor Mammedov     cpu_globals_initialized = true;
134d1853231SIgor Mammedov 
135d1853231SIgor Mammedov     if (!features) {
136d1853231SIgor Mammedov         return;
137d1853231SIgor Mammedov     }
138d1853231SIgor Mammedov 
139d1853231SIgor Mammedov     for (featurestr = strtok(features, ",");
140d1853231SIgor Mammedov          featurestr;
141d1853231SIgor Mammedov          featurestr = strtok(NULL, ",")) {
142d1853231SIgor Mammedov         const char *name;
143d1853231SIgor Mammedov         const char *val = NULL;
144d1853231SIgor Mammedov         char *eq = NULL;
145d1853231SIgor Mammedov 
146d1853231SIgor Mammedov         /* Compatibility syntax: */
147d1853231SIgor Mammedov         if (featurestr[0] == '+') {
148d1853231SIgor Mammedov             plus_features = g_list_append(plus_features,
149d1853231SIgor Mammedov                                           g_strdup(featurestr + 1));
150d1853231SIgor Mammedov             continue;
151d1853231SIgor Mammedov         } else if (featurestr[0] == '-') {
152d1853231SIgor Mammedov             minus_features = g_list_append(minus_features,
153d1853231SIgor Mammedov                                            g_strdup(featurestr + 1));
154d1853231SIgor Mammedov             continue;
155d1853231SIgor Mammedov         }
156d1853231SIgor Mammedov 
157d1853231SIgor Mammedov         eq = strchr(featurestr, '=');
158d1853231SIgor Mammedov         name = featurestr;
159d1853231SIgor Mammedov         if (eq) {
160d1853231SIgor Mammedov             *eq++ = 0;
161d1853231SIgor Mammedov             val = eq;
162d1853231SIgor Mammedov 
163d1853231SIgor Mammedov             /*
164d1853231SIgor Mammedov              * Temporarily, only +feat/-feat will be supported
165d1853231SIgor Mammedov              * for boolean properties until we remove the
166d1853231SIgor Mammedov              * minus-overrides-plus semantics and just follow
167d1853231SIgor Mammedov              * the order options appear on the command-line.
168d1853231SIgor Mammedov              *
169d1853231SIgor Mammedov              * TODO: warn if user is relying on minus-override-plus semantics
170d1853231SIgor Mammedov              * TODO: remove minus-override-plus semantics after
171d1853231SIgor Mammedov              *       warning for a few releases
172d1853231SIgor Mammedov              */
173d1853231SIgor Mammedov             if (!strcasecmp(val, "on") ||
174d1853231SIgor Mammedov                 !strcasecmp(val, "off") ||
175d1853231SIgor Mammedov                 !strcasecmp(val, "true") ||
176d1853231SIgor Mammedov                 !strcasecmp(val, "false")) {
177d1853231SIgor Mammedov                 error_setg(errp, "Boolean properties in format %s=%s"
178d1853231SIgor Mammedov                                  " are not supported", name, val);
179d1853231SIgor Mammedov                 return;
180d1853231SIgor Mammedov             }
181d1853231SIgor Mammedov         } else {
182d1853231SIgor Mammedov             error_setg(errp, "Unsupported property format: %s", name);
183d1853231SIgor Mammedov             return;
184d1853231SIgor Mammedov         }
185d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, val);
186d1853231SIgor Mammedov     }
187d1853231SIgor Mammedov 
188d1853231SIgor Mammedov     for (l = plus_features; l; l = l->next) {
189d1853231SIgor Mammedov         const char *name = l->data;
190d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "on");
191d1853231SIgor Mammedov     }
192d1853231SIgor Mammedov     g_list_free_full(plus_features, g_free);
193d1853231SIgor Mammedov 
194d1853231SIgor Mammedov     for (l = minus_features; l; l = l->next) {
195d1853231SIgor Mammedov         const char *name = l->data;
196d1853231SIgor Mammedov         cpu_add_feat_as_prop(typename, name, "off");
197d1853231SIgor Mammedov     }
198d1853231SIgor Mammedov     g_list_free_full(minus_features, g_free);
199ab3b491fSBlue Swirl }
200ab3b491fSBlue Swirl 
201ab3b491fSBlue Swirl void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu)
202ab3b491fSBlue Swirl {
203ab3b491fSBlue Swirl #if !defined(TARGET_SPARC64)
204ab3b491fSBlue Swirl     env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
205ab3b491fSBlue Swirl #endif
206ab3b491fSBlue Swirl }
207ab3b491fSBlue Swirl 
208ab3b491fSBlue Swirl static const sparc_def_t sparc_defs[] = {
209ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
210ab3b491fSBlue Swirl     {
2114a7bdec3SThomas Huth         .name = "Fujitsu-Sparc64",
212ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)),
213ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
214ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
215ab3b491fSBlue Swirl         .nwindows = 4,
216ab3b491fSBlue Swirl         .maxtl = 4,
217ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
218ab3b491fSBlue Swirl     },
219ab3b491fSBlue Swirl     {
2204a7bdec3SThomas Huth         .name = "Fujitsu-Sparc64-III",
221ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)),
222ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
223ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
224ab3b491fSBlue Swirl         .nwindows = 5,
225ab3b491fSBlue Swirl         .maxtl = 4,
226ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
227ab3b491fSBlue Swirl     },
228ab3b491fSBlue Swirl     {
2294a7bdec3SThomas Huth         .name = "Fujitsu-Sparc64-IV",
230ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)),
231ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
232ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
233ab3b491fSBlue Swirl         .nwindows = 8,
234ab3b491fSBlue Swirl         .maxtl = 5,
235ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
236ab3b491fSBlue Swirl     },
237ab3b491fSBlue Swirl     {
2384a7bdec3SThomas Huth         .name = "Fujitsu-Sparc64-V",
239ab3b491fSBlue Swirl         .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)),
240ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
241ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
242ab3b491fSBlue Swirl         .nwindows = 8,
243ab3b491fSBlue Swirl         .maxtl = 5,
244ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
245ab3b491fSBlue Swirl     },
246ab3b491fSBlue Swirl     {
2474a7bdec3SThomas Huth         .name = "TI-UltraSparc-I",
248ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
249ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
250ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
251ab3b491fSBlue Swirl         .nwindows = 8,
252ab3b491fSBlue Swirl         .maxtl = 5,
253ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
254ab3b491fSBlue Swirl     },
255ab3b491fSBlue Swirl     {
2564a7bdec3SThomas Huth         .name = "TI-UltraSparc-II",
257ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)),
258ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
259ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
260ab3b491fSBlue Swirl         .nwindows = 8,
261ab3b491fSBlue Swirl         .maxtl = 5,
262ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
263ab3b491fSBlue Swirl     },
264ab3b491fSBlue Swirl     {
2654a7bdec3SThomas Huth         .name = "TI-UltraSparc-IIi",
266ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)),
267ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
268ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
269ab3b491fSBlue Swirl         .nwindows = 8,
270ab3b491fSBlue Swirl         .maxtl = 5,
271ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
272ab3b491fSBlue Swirl     },
273ab3b491fSBlue Swirl     {
2744a7bdec3SThomas Huth         .name = "TI-UltraSparc-IIe",
275ab3b491fSBlue Swirl         .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)),
276ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
277ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
278ab3b491fSBlue Swirl         .nwindows = 8,
279ab3b491fSBlue Swirl         .maxtl = 5,
280ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
281ab3b491fSBlue Swirl     },
282ab3b491fSBlue Swirl     {
2834a7bdec3SThomas Huth         .name = "Sun-UltraSparc-III",
284ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)),
285ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
286ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
287ab3b491fSBlue Swirl         .nwindows = 8,
288ab3b491fSBlue Swirl         .maxtl = 5,
289ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
290ab3b491fSBlue Swirl     },
291ab3b491fSBlue Swirl     {
2924a7bdec3SThomas Huth         .name = "Sun-UltraSparc-III-Cu",
293ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)),
294ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
295ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
296ab3b491fSBlue Swirl         .nwindows = 8,
297ab3b491fSBlue Swirl         .maxtl = 5,
298ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
299ab3b491fSBlue Swirl     },
300ab3b491fSBlue Swirl     {
3014a7bdec3SThomas Huth         .name = "Sun-UltraSparc-IIIi",
302ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)),
303ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
304ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
305ab3b491fSBlue Swirl         .nwindows = 8,
306ab3b491fSBlue Swirl         .maxtl = 5,
307ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
308ab3b491fSBlue Swirl     },
309ab3b491fSBlue Swirl     {
3104a7bdec3SThomas Huth         .name = "Sun-UltraSparc-IV",
311ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)),
312ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
313ab3b491fSBlue Swirl         .mmu_version = mmu_us_4,
314ab3b491fSBlue Swirl         .nwindows = 8,
315ab3b491fSBlue Swirl         .maxtl = 5,
316ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
317ab3b491fSBlue Swirl     },
318ab3b491fSBlue Swirl     {
3194a7bdec3SThomas Huth         .name = "Sun-UltraSparc-IV-plus",
320ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)),
321ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
322ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
323ab3b491fSBlue Swirl         .nwindows = 8,
324ab3b491fSBlue Swirl         .maxtl = 5,
325ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT,
326ab3b491fSBlue Swirl     },
327ab3b491fSBlue Swirl     {
3284a7bdec3SThomas Huth         .name = "Sun-UltraSparc-IIIi-plus",
329ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)),
330ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
331ab3b491fSBlue Swirl         .mmu_version = mmu_us_3,
332ab3b491fSBlue Swirl         .nwindows = 8,
333ab3b491fSBlue Swirl         .maxtl = 5,
334ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
335ab3b491fSBlue Swirl     },
336ab3b491fSBlue Swirl     {
3374a7bdec3SThomas Huth         .name = "Sun-UltraSparc-T1",
338ab3b491fSBlue Swirl         /* defined in sparc_ifu_fdp.v and ctu.h */
339ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)),
340ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
341ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
342ab3b491fSBlue Swirl         .nwindows = 8,
343ab3b491fSBlue Swirl         .maxtl = 6,
344ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
345ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
346ab3b491fSBlue Swirl     },
347ab3b491fSBlue Swirl     {
3484a7bdec3SThomas Huth         .name = "Sun-UltraSparc-T2",
349ab3b491fSBlue Swirl         /* defined in tlu_asi_ctl.v and n2_revid_cust.v */
350ab3b491fSBlue Swirl         .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)),
351ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
352ab3b491fSBlue Swirl         .mmu_version = mmu_sun4v,
353ab3b491fSBlue Swirl         .nwindows = 8,
354ab3b491fSBlue Swirl         .maxtl = 6,
355ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
356ab3b491fSBlue Swirl         | CPU_FEATURE_GL,
357ab3b491fSBlue Swirl     },
358ab3b491fSBlue Swirl     {
3594a7bdec3SThomas Huth         .name = "NEC-UltraSparc-I",
360ab3b491fSBlue Swirl         .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
361ab3b491fSBlue Swirl         .fpu_version = 0x00000000,
362ab3b491fSBlue Swirl         .mmu_version = mmu_us_12,
363ab3b491fSBlue Swirl         .nwindows = 8,
364ab3b491fSBlue Swirl         .maxtl = 5,
365ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
366ab3b491fSBlue Swirl     },
367ab3b491fSBlue Swirl #else
368ab3b491fSBlue Swirl     {
3694a7bdec3SThomas Huth         .name = "Fujitsu-MB86904",
370ab3b491fSBlue Swirl         .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
37149bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
372ab3b491fSBlue Swirl         .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
373ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
374ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
375ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
376ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
377ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
378ab3b491fSBlue Swirl         .nwindows = 8,
379ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
380ab3b491fSBlue Swirl     },
381ab3b491fSBlue Swirl     {
3824a7bdec3SThomas Huth         .name = "Fujitsu-MB86907",
383ab3b491fSBlue Swirl         .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
38449bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
385ab3b491fSBlue Swirl         .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
386ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
387ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
388ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
389ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
390ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
391ab3b491fSBlue Swirl         .nwindows = 8,
392ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
393ab3b491fSBlue Swirl     },
394ab3b491fSBlue Swirl     {
3954a7bdec3SThomas Huth         .name = "TI-MicroSparc-I",
396ab3b491fSBlue Swirl         .iu_version = 0x41000000,
39749bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
398ab3b491fSBlue Swirl         .mmu_version = 0x41000000,
399ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
400ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
401ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
402ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
403ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x0000003f,
404ab3b491fSBlue Swirl         .nwindows = 7,
4055f25b383SRichard Henderson         .features = CPU_FEATURE_MUL | CPU_FEATURE_DIV,
406ab3b491fSBlue Swirl     },
407ab3b491fSBlue Swirl     {
4084a7bdec3SThomas Huth         .name = "TI-MicroSparc-II",
409ab3b491fSBlue Swirl         .iu_version = 0x42000000,
41049bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
411ab3b491fSBlue Swirl         .mmu_version = 0x02000000,
412ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
413ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
414ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
415ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016fff,
416ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
417ab3b491fSBlue Swirl         .nwindows = 8,
418ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
419ab3b491fSBlue Swirl     },
420ab3b491fSBlue Swirl     {
4214a7bdec3SThomas Huth         .name = "TI-MicroSparc-IIep",
422ab3b491fSBlue Swirl         .iu_version = 0x42000000,
42349bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT,
424ab3b491fSBlue Swirl         .mmu_version = 0x04000000,
425ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
426ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x00ffffc0,
427ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x000000ff,
428ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0x00016bff,
429ab3b491fSBlue Swirl         .mmu_trcr_mask = 0x00ffffff,
430ab3b491fSBlue Swirl         .nwindows = 8,
431ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
432ab3b491fSBlue Swirl     },
433ab3b491fSBlue Swirl     {
4344a7bdec3SThomas Huth         .name = "TI-SuperSparc-40", /* STP1020NPGA */
435ab3b491fSBlue Swirl         .iu_version = 0x41000000, /* SuperSPARC 2.x */
43649bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
437ab3b491fSBlue Swirl         .mmu_version = 0x00000800, /* SuperSPARC 2.x, no MXCC */
438ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
439ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
440ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
441ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
442ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
443ab3b491fSBlue Swirl         .nwindows = 8,
444ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
445ab3b491fSBlue Swirl     },
446ab3b491fSBlue Swirl     {
4474a7bdec3SThomas Huth         .name = "TI-SuperSparc-50", /* STP1020PGA */
448ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
44949bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
450ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
451ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
452ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
453ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
454ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
455ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
456ab3b491fSBlue Swirl         .nwindows = 8,
457ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
458ab3b491fSBlue Swirl     },
459ab3b491fSBlue Swirl     {
4604a7bdec3SThomas Huth         .name = "TI-SuperSparc-51",
461ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
46249bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
463ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
464ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
465ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
466ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
467ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
468ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
469ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
470ab3b491fSBlue Swirl         .nwindows = 8,
471ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
472ab3b491fSBlue Swirl     },
473ab3b491fSBlue Swirl     {
4744a7bdec3SThomas Huth         .name = "TI-SuperSparc-60", /* STP1020APGA */
475ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC 3.x */
47649bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
477ab3b491fSBlue Swirl         .mmu_version = 0x01000800, /* SuperSPARC 3.x, no MXCC */
478ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
479ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
480ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
481ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
482ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
483ab3b491fSBlue Swirl         .nwindows = 8,
484ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
485ab3b491fSBlue Swirl     },
486ab3b491fSBlue Swirl     {
4874a7bdec3SThomas Huth         .name = "TI-SuperSparc-61",
488ab3b491fSBlue Swirl         .iu_version = 0x44000000, /* SuperSPARC 3.x */
48949bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
490ab3b491fSBlue Swirl         .mmu_version = 0x01000000, /* SuperSPARC 3.x, MXCC */
491ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
492ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
493ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
494ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
495ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
496ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
497ab3b491fSBlue Swirl         .nwindows = 8,
498ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
499ab3b491fSBlue Swirl     },
500ab3b491fSBlue Swirl     {
5014a7bdec3SThomas Huth         .name = "TI-SuperSparc-II",
502ab3b491fSBlue Swirl         .iu_version = 0x40000000, /* SuperSPARC II 1.x */
50349bb9725SRichard Henderson         .fpu_version = 0 << FSR_VER_SHIFT,
504ab3b491fSBlue Swirl         .mmu_version = 0x08000000, /* SuperSPARC II 1.x, MXCC */
505ab3b491fSBlue Swirl         .mmu_bm = 0x00002000,
506ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0xffffffc0,
507ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000ffff,
508ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
509ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
510ab3b491fSBlue Swirl         .mxcc_version = 0x00000104,
511ab3b491fSBlue Swirl         .nwindows = 8,
512ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES,
513ab3b491fSBlue Swirl     },
514ab3b491fSBlue Swirl     {
515ab3b491fSBlue Swirl         .name = "LEON2",
516ab3b491fSBlue Swirl         .iu_version = 0xf2000000,
51749bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
518ab3b491fSBlue Swirl         .mmu_version = 0xf2000000,
519ab3b491fSBlue Swirl         .mmu_bm = 0x00004000,
520ab3b491fSBlue Swirl         .mmu_ctpr_mask = 0x007ffff0,
521ab3b491fSBlue Swirl         .mmu_cxr_mask = 0x0000003f,
522ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
523ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
524ab3b491fSBlue Swirl         .nwindows = 8,
525ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN,
526ab3b491fSBlue Swirl     },
527ab3b491fSBlue Swirl     {
528ab3b491fSBlue Swirl         .name = "LEON3",
529ab3b491fSBlue Swirl         .iu_version = 0xf3000000,
53049bb9725SRichard Henderson         .fpu_version = 4 << FSR_VER_SHIFT, /* FPU version 4 (Meiko) */
531ab3b491fSBlue Swirl         .mmu_version = 0xf3000000,
532ab3b491fSBlue Swirl         .mmu_bm = 0x00000000,
5337a0a9c2cSRonald Hecht         .mmu_ctpr_mask = 0xfffffffc,
5347a0a9c2cSRonald Hecht         .mmu_cxr_mask = 0x000000ff,
535ab3b491fSBlue Swirl         .mmu_sfsr_mask = 0xffffffff,
536ab3b491fSBlue Swirl         .mmu_trcr_mask = 0xffffffff,
537ab3b491fSBlue Swirl         .nwindows = 8,
538ab3b491fSBlue Swirl         .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_TA0_SHUTDOWN |
53916c358e9SSebastian Huber         CPU_FEATURE_ASR17 | CPU_FEATURE_CACHE_CTRL | CPU_FEATURE_POWERDOWN |
54016c358e9SSebastian Huber         CPU_FEATURE_CASA,
541ab3b491fSBlue Swirl     },
542ab3b491fSBlue Swirl #endif
543ab3b491fSBlue Swirl };
544ab3b491fSBlue Swirl 
545de1f5203SRichard Henderson /* This must match sparc_cpu_properties[]. */
546ab3b491fSBlue Swirl static const char * const feature_name[] = {
547de1f5203SRichard Henderson     [CPU_FEATURE_BIT_FLOAT128] = "float128",
548554abe47SRichard Henderson #ifdef TARGET_SPARC64
549de1f5203SRichard Henderson     [CPU_FEATURE_BIT_CMT] = "cmt",
550de1f5203SRichard Henderson     [CPU_FEATURE_BIT_GL] = "gl",
551554abe47SRichard Henderson     [CPU_FEATURE_BIT_HYPV] = "hypv",
552554abe47SRichard Henderson     [CPU_FEATURE_BIT_VIS1] = "vis1",
553554abe47SRichard Henderson     [CPU_FEATURE_BIT_VIS2] = "vis2",
5544fd71d19SRichard Henderson     [CPU_FEATURE_BIT_FMAF] = "fmaf",
555deadbb14SRichard Henderson     [CPU_FEATURE_BIT_VIS3] = "vis3",
55668a414e9SRichard Henderson     [CPU_FEATURE_BIT_IMA] = "ima",
557b12b7227SRichard Henderson     [CPU_FEATURE_BIT_VIS4] = "vis4",
558554abe47SRichard Henderson #else
559554abe47SRichard Henderson     [CPU_FEATURE_BIT_MUL] = "mul",
560554abe47SRichard Henderson     [CPU_FEATURE_BIT_DIV] = "div",
561554abe47SRichard Henderson     [CPU_FEATURE_BIT_FSMULD] = "fsmuld",
562554abe47SRichard Henderson #endif
563ab3b491fSBlue Swirl };
564ab3b491fSBlue Swirl 
5650442428aSMarkus Armbruster static void print_features(uint32_t features, const char *prefix)
566ab3b491fSBlue Swirl {
567ab3b491fSBlue Swirl     unsigned int i;
568ab3b491fSBlue Swirl 
569ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(feature_name); i++) {
570ab3b491fSBlue Swirl         if (feature_name[i] && (features & (1 << i))) {
571ab3b491fSBlue Swirl             if (prefix) {
5720442428aSMarkus Armbruster                 qemu_printf("%s", prefix);
573ab3b491fSBlue Swirl             }
5740442428aSMarkus Armbruster             qemu_printf("%s ", feature_name[i]);
575ab3b491fSBlue Swirl         }
576ab3b491fSBlue Swirl     }
577ab3b491fSBlue Swirl }
578ab3b491fSBlue Swirl 
5790442428aSMarkus Armbruster void sparc_cpu_list(void)
580ab3b491fSBlue Swirl {
581ab3b491fSBlue Swirl     unsigned int i;
582ab3b491fSBlue Swirl 
58347833f81SThomas Huth     qemu_printf("Available CPU types:\n");
584ab3b491fSBlue Swirl     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
58547833f81SThomas Huth         qemu_printf(" %-20s (IU " TARGET_FMT_lx
58647833f81SThomas Huth                     " FPU %08x MMU %08x NWINS %d) ",
587ab3b491fSBlue Swirl                     sparc_defs[i].name,
588ab3b491fSBlue Swirl                     sparc_defs[i].iu_version,
589ab3b491fSBlue Swirl                     sparc_defs[i].fpu_version,
590ab3b491fSBlue Swirl                     sparc_defs[i].mmu_version,
591ab3b491fSBlue Swirl                     sparc_defs[i].nwindows);
5920442428aSMarkus Armbruster         print_features(CPU_DEFAULT_FEATURES & ~sparc_defs[i].features, "-");
5930442428aSMarkus Armbruster         print_features(~CPU_DEFAULT_FEATURES & sparc_defs[i].features, "+");
5940442428aSMarkus Armbruster         qemu_printf("\n");
595ab3b491fSBlue Swirl     }
5960442428aSMarkus Armbruster     qemu_printf("Default CPU feature flags (use '-' to remove): ");
5970442428aSMarkus Armbruster     print_features(CPU_DEFAULT_FEATURES, NULL);
5980442428aSMarkus Armbruster     qemu_printf("\n");
5990442428aSMarkus Armbruster     qemu_printf("Available CPU feature flags (use '+' to add): ");
6000442428aSMarkus Armbruster     print_features(~CPU_DEFAULT_FEATURES, NULL);
6010442428aSMarkus Armbruster     qemu_printf("\n");
6020442428aSMarkus Armbruster     qemu_printf("Numerical features (use '=' to set): iu_version "
603ab3b491fSBlue Swirl                 "fpu_version mmu_version nwindows\n");
604ab3b491fSBlue Swirl }
605ab3b491fSBlue Swirl 
60690c84c56SMarkus Armbruster static void cpu_print_cc(FILE *f, uint32_t cc)
607ab3b491fSBlue Swirl {
60890c84c56SMarkus Armbruster     qemu_fprintf(f, "%c%c%c%c", cc & PSR_NEG ? 'N' : '-',
609ab3b491fSBlue Swirl                  cc & PSR_ZERO ? 'Z' : '-', cc & PSR_OVF ? 'V' : '-',
610ab3b491fSBlue Swirl                  cc & PSR_CARRY ? 'C' : '-');
611ab3b491fSBlue Swirl }
612ab3b491fSBlue Swirl 
613ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
614ab3b491fSBlue Swirl #define REGS_PER_LINE 4
615ab3b491fSBlue Swirl #else
616ab3b491fSBlue Swirl #define REGS_PER_LINE 8
617ab3b491fSBlue Swirl #endif
618ab3b491fSBlue Swirl 
6199ac200acSPhilippe Mathieu-Daudé static void sparc_cpu_dump_state(CPUState *cs, FILE *f, int flags)
620ab3b491fSBlue Swirl {
62177976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
622ab3b491fSBlue Swirl     int i, x;
623ab3b491fSBlue Swirl 
62490c84c56SMarkus Armbruster     qemu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc,
625ab3b491fSBlue Swirl                  env->npc);
626ab3b491fSBlue Swirl 
627ab3b491fSBlue Swirl     for (i = 0; i < 8; i++) {
628ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == 0) {
62990c84c56SMarkus Armbruster             qemu_fprintf(f, "%%g%d-%d:", i, i + REGS_PER_LINE - 1);
630ab3b491fSBlue Swirl         }
63190c84c56SMarkus Armbruster         qemu_fprintf(f, " " TARGET_FMT_lx, env->gregs[i]);
632ab3b491fSBlue Swirl         if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
63390c84c56SMarkus Armbruster             qemu_fprintf(f, "\n");
634ab3b491fSBlue Swirl         }
635ab3b491fSBlue Swirl     }
636ab3b491fSBlue Swirl     for (x = 0; x < 3; x++) {
637ab3b491fSBlue Swirl         for (i = 0; i < 8; i++) {
638ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == 0) {
63990c84c56SMarkus Armbruster                 qemu_fprintf(f, "%%%c%d-%d: ",
640ab3b491fSBlue Swirl                              x == 0 ? 'o' : (x == 1 ? 'l' : 'i'),
641ab3b491fSBlue Swirl                              i, i + REGS_PER_LINE - 1);
642ab3b491fSBlue Swirl             }
64390c84c56SMarkus Armbruster             qemu_fprintf(f, TARGET_FMT_lx " ", env->regwptr[i + x * 8]);
644ab3b491fSBlue Swirl             if (i % REGS_PER_LINE == REGS_PER_LINE - 1) {
64590c84c56SMarkus Armbruster                 qemu_fprintf(f, "\n");
646ab3b491fSBlue Swirl             }
647ab3b491fSBlue Swirl         }
648ab3b491fSBlue Swirl     }
64976a23ca0SRichard Henderson 
650d13c394cSRichard Henderson     if (flags & CPU_DUMP_FPU) {
65130038fd8SRichard Henderson         for (i = 0; i < TARGET_DPREGS; i++) {
652ab3b491fSBlue Swirl             if ((i & 3) == 0) {
65390c84c56SMarkus Armbruster                 qemu_fprintf(f, "%%f%02d: ", i * 2);
654ab3b491fSBlue Swirl             }
65590c84c56SMarkus Armbruster             qemu_fprintf(f, " %016" PRIx64, env->fpr[i].ll);
656ab3b491fSBlue Swirl             if ((i & 3) == 3) {
65790c84c56SMarkus Armbruster                 qemu_fprintf(f, "\n");
658ab3b491fSBlue Swirl             }
659ab3b491fSBlue Swirl         }
660d13c394cSRichard Henderson     }
661d13c394cSRichard Henderson 
662ab3b491fSBlue Swirl #ifdef TARGET_SPARC64
66390c84c56SMarkus Armbruster     qemu_fprintf(f, "pstate: %08x ccr: %02x (icc: ", env->pstate,
664ab3b491fSBlue Swirl                  (unsigned)cpu_get_ccr(env));
66590c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_ccr(env) << PSR_CARRY_SHIFT);
66690c84c56SMarkus Armbruster     qemu_fprintf(f, " xcc: ");
66790c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_ccr(env) << (PSR_CARRY_SHIFT - 4));
66890c84c56SMarkus Armbruster     qemu_fprintf(f, ") asi: %02x tl: %d pil: %x gl: %d\n", env->asi, env->tl,
669cbc3a6a4SArtyom Tarasenko                  env->psrpil, env->gl);
67090c84c56SMarkus Armbruster     qemu_fprintf(f, "tbr: " TARGET_FMT_lx " hpstate: " TARGET_FMT_lx " htba: "
671cbc3a6a4SArtyom Tarasenko                  TARGET_FMT_lx "\n", env->tbr, env->hpstate, env->htba);
67290c84c56SMarkus Armbruster     qemu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate: %d "
673ab3b491fSBlue Swirl                  "cleanwin: %d cwp: %d\n",
674ab3b491fSBlue Swirl                  env->cansave, env->canrestore, env->otherwin, env->wstate,
675ab3b491fSBlue Swirl                  env->cleanwin, env->nwindows - 1 - env->cwp);
676ca4d5d86SPeter Maydell     qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx " fprs: %016x\n",
6771ccd6e13SRichard Henderson                  cpu_get_fsr(env), env->y, env->fprs);
678cbc3a6a4SArtyom Tarasenko 
679ab3b491fSBlue Swirl #else
68090c84c56SMarkus Armbruster     qemu_fprintf(f, "psr: %08x (icc: ", cpu_get_psr(env));
68190c84c56SMarkus Armbruster     cpu_print_cc(f, cpu_get_psr(env));
68290c84c56SMarkus Armbruster     qemu_fprintf(f, " SPE: %c%c%c) wim: %08x\n", env->psrs ? 'S' : '-',
683ab3b491fSBlue Swirl                  env->psrps ? 'P' : '-', env->psret ? 'E' : '-',
684ab3b491fSBlue Swirl                  env->wim);
68590c84c56SMarkus Armbruster     qemu_fprintf(f, "fsr: " TARGET_FMT_lx " y: " TARGET_FMT_lx "\n",
6861ccd6e13SRichard Henderson                  cpu_get_fsr(env), env->y);
687ab3b491fSBlue Swirl #endif
68890c84c56SMarkus Armbruster     qemu_fprintf(f, "\n");
689ab3b491fSBlue Swirl }
690ab7ab3d7SAndreas Färber 
691f45748f1SAndreas Färber static void sparc_cpu_set_pc(CPUState *cs, vaddr value)
692f45748f1SAndreas Färber {
693f45748f1SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
694f45748f1SAndreas Färber 
695f45748f1SAndreas Färber     cpu->env.pc = value;
696f45748f1SAndreas Färber     cpu->env.npc = value + 4;
697f45748f1SAndreas Färber }
698f45748f1SAndreas Färber 
699e4fdf9dfSRichard Henderson static vaddr sparc_cpu_get_pc(CPUState *cs)
700e4fdf9dfSRichard Henderson {
701e4fdf9dfSRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
702e4fdf9dfSRichard Henderson 
703e4fdf9dfSRichard Henderson     return cpu->env.pc;
704e4fdf9dfSRichard Henderson }
705e4fdf9dfSRichard Henderson 
70604a37d4cSRichard Henderson static void sparc_cpu_synchronize_from_tb(CPUState *cs,
70704a37d4cSRichard Henderson                                           const TranslationBlock *tb)
708bdf7ae5bSAndreas Färber {
709bdf7ae5bSAndreas Färber     SPARCCPU *cpu = SPARC_CPU(cs);
710bdf7ae5bSAndreas Färber 
711b254c342SPhilippe Mathieu-Daudé     tcg_debug_assert(!tcg_cflags_has(cs, CF_PCREL));
712c4bf3a92SAnton Johansson     cpu->env.pc = tb->pc;
713bdf7ae5bSAndreas Färber     cpu->env.npc = tb->cs_base;
714bdf7ae5bSAndreas Färber }
715bdf7ae5bSAndreas Färber 
7168c2e1b00SAndreas Färber static bool sparc_cpu_has_work(CPUState *cs)
7178c2e1b00SAndreas Färber {
7188c2e1b00SAndreas Färber     return (cs->interrupt_request & CPU_INTERRUPT_HARD) &&
71977976769SPhilippe Mathieu-Daudé            cpu_interrupts_enabled(cpu_env(cs));
7208c2e1b00SAndreas Färber }
7218c2e1b00SAndreas Färber 
722a120d320SRichard Henderson static int sparc_cpu_mmu_index(CPUState *cs, bool ifetch)
723e3547a7dSRichard Henderson {
724e3547a7dSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
725e3547a7dSRichard Henderson 
726e3547a7dSRichard Henderson #ifndef TARGET_SPARC64
727e3547a7dSRichard Henderson     if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
728e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
729e3547a7dSRichard Henderson     } else {
730e3547a7dSRichard Henderson         return env->psrs;
731e3547a7dSRichard Henderson     }
732e3547a7dSRichard Henderson #else
733e3547a7dSRichard Henderson     /* IMMU or DMMU disabled.  */
734e3547a7dSRichard Henderson     if (ifetch
735e3547a7dSRichard Henderson         ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
736e3547a7dSRichard Henderson         : (env->lsu & DMMU_E) == 0) {
737e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
738e3547a7dSRichard Henderson     } else if (cpu_hypervisor_mode(env)) {
739e3547a7dSRichard Henderson         return MMU_PHYS_IDX;
740e3547a7dSRichard Henderson     } else if (env->tl > 0) {
741e3547a7dSRichard Henderson         return MMU_NUCLEUS_IDX;
742e3547a7dSRichard Henderson     } else if (cpu_supervisor_mode(env)) {
743e3547a7dSRichard Henderson         return MMU_KERNEL_IDX;
744e3547a7dSRichard Henderson     } else {
745e3547a7dSRichard Henderson         return MMU_USER_IDX;
746e3547a7dSRichard Henderson     }
747e3547a7dSRichard Henderson #endif
748e3547a7dSRichard Henderson }
749e3547a7dSRichard Henderson 
75012a6c15eSIgor Mammedov static char *sparc_cpu_type_name(const char *cpu_model)
75112a6c15eSIgor Mammedov {
7521d4bfc54SIgor Mammedov     char *name = g_strdup_printf(SPARC_CPU_TYPE_NAME("%s"), cpu_model);
75312a6c15eSIgor Mammedov     char *s = name;
75412a6c15eSIgor Mammedov 
75512a6c15eSIgor Mammedov     /* SPARC cpu model names happen to have whitespaces,
75612a6c15eSIgor Mammedov      * as type names shouldn't have spaces replace them with '-'
75712a6c15eSIgor Mammedov      */
75812a6c15eSIgor Mammedov     while ((s = strchr(s, ' '))) {
75912a6c15eSIgor Mammedov         *s = '-';
76012a6c15eSIgor Mammedov     }
76112a6c15eSIgor Mammedov 
76212a6c15eSIgor Mammedov     return name;
76312a6c15eSIgor Mammedov }
76412a6c15eSIgor Mammedov 
76512a6c15eSIgor Mammedov static ObjectClass *sparc_cpu_class_by_name(const char *cpu_model)
76612a6c15eSIgor Mammedov {
76712a6c15eSIgor Mammedov     ObjectClass *oc;
76812a6c15eSIgor Mammedov     char *typename;
76912a6c15eSIgor Mammedov 
77012a6c15eSIgor Mammedov     typename = sparc_cpu_type_name(cpu_model);
7716b568e3fSThomas Huth 
7726b568e3fSThomas Huth     /* Fix up legacy names with '+' in it */
7736b568e3fSThomas Huth     if (g_str_equal(typename, SPARC_CPU_TYPE_NAME("Sun-UltraSparc-IV+"))) {
7746b568e3fSThomas Huth         g_free(typename);
7756b568e3fSThomas Huth         typename = g_strdup(SPARC_CPU_TYPE_NAME("Sun-UltraSparc-IV-plus"));
7766b568e3fSThomas Huth     } else if (g_str_equal(typename, SPARC_CPU_TYPE_NAME("Sun-UltraSparc-IIIi+"))) {
7776b568e3fSThomas Huth         g_free(typename);
7786b568e3fSThomas Huth         typename = g_strdup(SPARC_CPU_TYPE_NAME("Sun-UltraSparc-IIIi-plus"));
7796b568e3fSThomas Huth     }
7806b568e3fSThomas Huth 
78112a6c15eSIgor Mammedov     oc = object_class_by_name(typename);
78212a6c15eSIgor Mammedov     g_free(typename);
78312a6c15eSIgor Mammedov     return oc;
78412a6c15eSIgor Mammedov }
78512a6c15eSIgor Mammedov 
786b6e91ebfSAndreas Färber static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
787b6e91ebfSAndreas Färber {
788ce5b1bbfSLaurent Vivier     CPUState *cs = CPU(dev);
789b6e91ebfSAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(dev);
790ce5b1bbfSLaurent Vivier     Error *local_err = NULL;
79177976769SPhilippe Mathieu-Daudé     CPUSPARCState *env = cpu_env(cs);
792247bf011SAndreas Färber 
79370054962SIgor Mammedov #if defined(CONFIG_USER_ONLY)
7945f25b383SRichard Henderson     /* We are emulating the kernel, which will trap and emulate float128. */
795576e1c4cSIgor Mammedov     env->def.features |= CPU_FEATURE_FLOAT128;
796247bf011SAndreas Färber #endif
797b6e91ebfSAndreas Färber 
79870054962SIgor Mammedov     env->version = env->def.iu_version;
79970054962SIgor Mammedov     env->nwindows = env->def.nwindows;
80070054962SIgor Mammedov #if !defined(TARGET_SPARC64)
80170054962SIgor Mammedov     env->mmuregs[0] |= env->def.mmu_version;
80270054962SIgor Mammedov     cpu_sparc_set_id(env, 0);
80370054962SIgor Mammedov     env->mxccregs[7] |= env->def.mxcc_version;
80470054962SIgor Mammedov #else
80570054962SIgor Mammedov     env->mmu_version = env->def.mmu_version;
80670054962SIgor Mammedov     env->maxtl = env->def.maxtl;
80770054962SIgor Mammedov     env->version |= env->def.maxtl << 8;
80870054962SIgor Mammedov     env->version |= env->def.nwindows - 1;
80970054962SIgor Mammedov #endif
81070054962SIgor Mammedov 
8114482f32dSPeter Maydell     /*
8124482f32dSPeter Maydell      * Prefer SNaN over QNaN, order B then A. It's OK to do this in realize
8134482f32dSPeter Maydell      * rather than reset, because fp_status is after 'end_reset_fields' in
8144482f32dSPeter Maydell      * the CPU state struct so it won't get zeroed on reset.
8154482f32dSPeter Maydell      */
8164482f32dSPeter Maydell     set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status);
817*49866dcbSPeter Maydell     /* For fused-multiply add, prefer SNaN over QNaN, then C->B->A */
818*49866dcbSPeter Maydell     set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status);
8199a31b8d0SPeter Maydell     /* For inf * 0 + NaN, return the input NaN */
8209a31b8d0SPeter Maydell     set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
8214482f32dSPeter Maydell 
822ce5b1bbfSLaurent Vivier     cpu_exec_realizefn(cs, &local_err);
823ce5b1bbfSLaurent Vivier     if (local_err != NULL) {
824ce5b1bbfSLaurent Vivier         error_propagate(errp, local_err);
825ce5b1bbfSLaurent Vivier         return;
826ce5b1bbfSLaurent Vivier     }
827ce5b1bbfSLaurent Vivier 
828ce5b1bbfSLaurent Vivier     qemu_init_vcpu(cs);
82914a10fc3SAndreas Färber 
830b6e91ebfSAndreas Färber     scc->parent_realize(dev, errp);
831b6e91ebfSAndreas Färber }
832b6e91ebfSAndreas Färber 
833ab7ab3d7SAndreas Färber static void sparc_cpu_initfn(Object *obj)
834ab7ab3d7SAndreas Färber {
835ab7ab3d7SAndreas Färber     SPARCCPU *cpu = SPARC_CPU(obj);
83612a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_GET_CLASS(obj);
837ab7ab3d7SAndreas Färber     CPUSPARCState *env = &cpu->env;
838ab7ab3d7SAndreas Färber 
839576e1c4cSIgor Mammedov     if (scc->cpu_def) {
840576e1c4cSIgor Mammedov         env->def = *scc->cpu_def;
841ab7ab3d7SAndreas Färber     }
842ab7ab3d7SAndreas Färber }
843ab7ab3d7SAndreas Färber 
844de05005bSIgor Mammedov static void sparc_get_nwindows(Object *obj, Visitor *v, const char *name,
845de05005bSIgor Mammedov                                void *opaque, Error **errp)
846de05005bSIgor Mammedov {
847de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
848de05005bSIgor Mammedov     int64_t value = cpu->env.def.nwindows;
849de05005bSIgor Mammedov 
850de05005bSIgor Mammedov     visit_type_int(v, name, &value, errp);
851de05005bSIgor Mammedov }
852de05005bSIgor Mammedov 
853de05005bSIgor Mammedov static void sparc_set_nwindows(Object *obj, Visitor *v, const char *name,
854de05005bSIgor Mammedov                                void *opaque, Error **errp)
855de05005bSIgor Mammedov {
856de05005bSIgor Mammedov     const int64_t min = MIN_NWINDOWS;
857de05005bSIgor Mammedov     const int64_t max = MAX_NWINDOWS;
858de05005bSIgor Mammedov     SPARCCPU *cpu = SPARC_CPU(obj);
859de05005bSIgor Mammedov     int64_t value;
860de05005bSIgor Mammedov 
861668f62ecSMarkus Armbruster     if (!visit_type_int(v, name, &value, errp)) {
862de05005bSIgor Mammedov         return;
863de05005bSIgor Mammedov     }
864de05005bSIgor Mammedov 
865de05005bSIgor Mammedov     if (value < min || value > max) {
866de05005bSIgor Mammedov         error_setg(errp, "Property %s.%s doesn't take value %" PRId64
867de05005bSIgor Mammedov                    " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
868de05005bSIgor Mammedov                    object_get_typename(obj), name ? name : "null",
869de05005bSIgor Mammedov                    value, min, max);
870de05005bSIgor Mammedov         return;
871de05005bSIgor Mammedov     }
872de05005bSIgor Mammedov     cpu->env.def.nwindows = value;
873de05005bSIgor Mammedov }
874de05005bSIgor Mammedov 
875de05005bSIgor Mammedov static PropertyInfo qdev_prop_nwindows = {
876de05005bSIgor Mammedov     .name  = "int",
877de05005bSIgor Mammedov     .get   = sparc_get_nwindows,
878de05005bSIgor Mammedov     .set   = sparc_set_nwindows,
879de05005bSIgor Mammedov };
880de05005bSIgor Mammedov 
881de1f5203SRichard Henderson /* This must match feature_name[]. */
882de05005bSIgor Mammedov static Property sparc_cpu_properties[] = {
883de1f5203SRichard Henderson     DEFINE_PROP_BIT("float128", SPARCCPU, env.def.features,
884de1f5203SRichard Henderson                     CPU_FEATURE_BIT_FLOAT128, false),
885554abe47SRichard Henderson #ifdef TARGET_SPARC64
886de1f5203SRichard Henderson     DEFINE_PROP_BIT("cmt",      SPARCCPU, env.def.features,
887de1f5203SRichard Henderson                     CPU_FEATURE_BIT_CMT, false),
888de1f5203SRichard Henderson     DEFINE_PROP_BIT("gl",       SPARCCPU, env.def.features,
889de1f5203SRichard Henderson                     CPU_FEATURE_BIT_GL, false),
890554abe47SRichard Henderson     DEFINE_PROP_BIT("hypv",     SPARCCPU, env.def.features,
891554abe47SRichard Henderson                     CPU_FEATURE_BIT_HYPV, false),
892554abe47SRichard Henderson     DEFINE_PROP_BIT("vis1",     SPARCCPU, env.def.features,
893554abe47SRichard Henderson                     CPU_FEATURE_BIT_VIS1, false),
894554abe47SRichard Henderson     DEFINE_PROP_BIT("vis2",     SPARCCPU, env.def.features,
895554abe47SRichard Henderson                     CPU_FEATURE_BIT_VIS2, false),
8964fd71d19SRichard Henderson     DEFINE_PROP_BIT("fmaf",     SPARCCPU, env.def.features,
8974fd71d19SRichard Henderson                     CPU_FEATURE_BIT_FMAF, false),
898deadbb14SRichard Henderson     DEFINE_PROP_BIT("vis3",     SPARCCPU, env.def.features,
899deadbb14SRichard Henderson                     CPU_FEATURE_BIT_VIS3, false),
90068a414e9SRichard Henderson     DEFINE_PROP_BIT("ima",      SPARCCPU, env.def.features,
90168a414e9SRichard Henderson                     CPU_FEATURE_BIT_IMA, false),
902b12b7227SRichard Henderson     DEFINE_PROP_BIT("vis4",     SPARCCPU, env.def.features,
903b12b7227SRichard Henderson                     CPU_FEATURE_BIT_VIS4, false),
904554abe47SRichard Henderson #else
905554abe47SRichard Henderson     DEFINE_PROP_BIT("mul",      SPARCCPU, env.def.features,
906554abe47SRichard Henderson                     CPU_FEATURE_BIT_MUL, false),
907554abe47SRichard Henderson     DEFINE_PROP_BIT("div",      SPARCCPU, env.def.features,
908554abe47SRichard Henderson                     CPU_FEATURE_BIT_DIV, false),
909554abe47SRichard Henderson     DEFINE_PROP_BIT("fsmuld",   SPARCCPU, env.def.features,
910554abe47SRichard Henderson                     CPU_FEATURE_BIT_FSMULD, false),
911554abe47SRichard Henderson #endif
912de05005bSIgor Mammedov     DEFINE_PROP_UNSIGNED("iu-version", SPARCCPU, env.def.iu_version, 0,
913de05005bSIgor Mammedov                          qdev_prop_uint64, target_ulong),
914de05005bSIgor Mammedov     DEFINE_PROP_UINT32("fpu-version", SPARCCPU, env.def.fpu_version, 0),
915de05005bSIgor Mammedov     DEFINE_PROP_UINT32("mmu-version", SPARCCPU, env.def.mmu_version, 0),
91643b6ab4cSEduardo Habkost     DEFINE_PROP("nwindows", SPARCCPU, env.def.nwindows,
91743b6ab4cSEduardo Habkost                 qdev_prop_nwindows, uint32_t),
918de05005bSIgor Mammedov     DEFINE_PROP_END_OF_LIST()
919de05005bSIgor Mammedov };
920de05005bSIgor Mammedov 
9218b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
9228b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
9238b80bd28SPhilippe Mathieu-Daudé 
9248b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps sparc_sysemu_ops = {
92508928c6dSPhilippe Mathieu-Daudé     .get_phys_page_debug = sparc_cpu_get_phys_page_debug,
926feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_sparc_cpu,
9278b80bd28SPhilippe Mathieu-Daudé };
9288b80bd28SPhilippe Mathieu-Daudé #endif
9298b80bd28SPhilippe Mathieu-Daudé 
93078271684SClaudio Fontana #ifdef CONFIG_TCG
93178271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
93278271684SClaudio Fontana 
9331764ad70SRichard Henderson static const TCGCPUOps sparc_tcg_ops = {
93478271684SClaudio Fontana     .initialize = sparc_tcg_init,
93578271684SClaudio Fontana     .synchronize_from_tb = sparc_cpu_synchronize_from_tb,
936f36aaa53SRichard Henderson     .restore_state_to_opc = sparc_restore_state_to_opc,
93778271684SClaudio Fontana 
93878271684SClaudio Fontana #ifndef CONFIG_USER_ONLY
939caac44a5SRichard Henderson     .tlb_fill = sparc_cpu_tlb_fill,
940798ac8b5SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = sparc_cpu_exec_interrupt,
9414f7b1ecbSPeter Maydell     .cpu_exec_halt = sparc_cpu_has_work,
94278271684SClaudio Fontana     .do_interrupt = sparc_cpu_do_interrupt,
94378271684SClaudio Fontana     .do_transaction_failed = sparc_cpu_do_transaction_failed,
94478271684SClaudio Fontana     .do_unaligned_access = sparc_cpu_do_unaligned_access,
94578271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
94678271684SClaudio Fontana };
94778271684SClaudio Fontana #endif /* CONFIG_TCG */
94878271684SClaudio Fontana 
949ab7ab3d7SAndreas Färber static void sparc_cpu_class_init(ObjectClass *oc, void *data)
950ab7ab3d7SAndreas Färber {
951ab7ab3d7SAndreas Färber     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
952ab7ab3d7SAndreas Färber     CPUClass *cc = CPU_CLASS(oc);
953b6e91ebfSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
9543b4fff1bSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(oc);
955b6e91ebfSAndreas Färber 
956bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, sparc_cpu_realizefn,
957bf853881SPhilippe Mathieu-Daudé                                     &scc->parent_realize);
9584f67d30bSMarc-André Lureau     device_class_set_props(dc, sparc_cpu_properties);
959ab7ab3d7SAndreas Färber 
9603b4fff1bSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, sparc_cpu_reset_hold, NULL,
9613b4fff1bSPeter Maydell                                        &scc->parent_phases);
96297a8ea5aSAndreas Färber 
96312a6c15eSIgor Mammedov     cc->class_by_name = sparc_cpu_class_by_name;
964d1853231SIgor Mammedov     cc->parse_features = sparc_cpu_parse_features;
9658c2e1b00SAndreas Färber     cc->has_work = sparc_cpu_has_work;
966e3547a7dSRichard Henderson     cc->mmu_index = sparc_cpu_mmu_index;
967878096eeSAndreas Färber     cc->dump_state = sparc_cpu_dump_state;
968f3659eeeSAndreas Färber #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
969f3659eeeSAndreas Färber     cc->memory_rw_debug = sparc_cpu_memory_rw_debug;
970f3659eeeSAndreas Färber #endif
971f45748f1SAndreas Färber     cc->set_pc = sparc_cpu_set_pc;
972e4fdf9dfSRichard Henderson     cc->get_pc = sparc_cpu_get_pc;
9735b50e790SAndreas Färber     cc->gdb_read_register = sparc_cpu_gdb_read_register;
9745b50e790SAndreas Färber     cc->gdb_write_register = sparc_cpu_gdb_write_register;
975e84942f2SRichard Henderson #ifndef CONFIG_USER_ONLY
9768b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &sparc_sysemu_ops;
97700b941e5SAndreas Färber #endif
978df0900ebSPeter Crosthwaite     cc->disas_set_info = cpu_sparc_disas_set_info;
979a0e372f0SAndreas Färber 
980a0e372f0SAndreas Färber #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
981a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 86;
982a0e372f0SAndreas Färber #else
983a0e372f0SAndreas Färber     cc->gdb_num_core_regs = 72;
984a0e372f0SAndreas Färber #endif
98578271684SClaudio Fontana     cc->tcg_ops = &sparc_tcg_ops;
986ab7ab3d7SAndreas Färber }
987ab7ab3d7SAndreas Färber 
988ab7ab3d7SAndreas Färber static const TypeInfo sparc_cpu_type_info = {
989ab7ab3d7SAndreas Färber     .name = TYPE_SPARC_CPU,
990ab7ab3d7SAndreas Färber     .parent = TYPE_CPU,
991ab7ab3d7SAndreas Färber     .instance_size = sizeof(SPARCCPU),
992f669c992SRichard Henderson     .instance_align = __alignof(SPARCCPU),
993ab7ab3d7SAndreas Färber     .instance_init = sparc_cpu_initfn,
99412a6c15eSIgor Mammedov     .abstract = true,
995ab7ab3d7SAndreas Färber     .class_size = sizeof(SPARCCPUClass),
996ab7ab3d7SAndreas Färber     .class_init = sparc_cpu_class_init,
997ab7ab3d7SAndreas Färber };
998ab7ab3d7SAndreas Färber 
99912a6c15eSIgor Mammedov static void sparc_cpu_cpudef_class_init(ObjectClass *oc, void *data)
100012a6c15eSIgor Mammedov {
100112a6c15eSIgor Mammedov     SPARCCPUClass *scc = SPARC_CPU_CLASS(oc);
100212a6c15eSIgor Mammedov     scc->cpu_def = data;
100312a6c15eSIgor Mammedov }
100412a6c15eSIgor Mammedov 
100512a6c15eSIgor Mammedov static void sparc_register_cpudef_type(const struct sparc_def_t *def)
100612a6c15eSIgor Mammedov {
100712a6c15eSIgor Mammedov     char *typename = sparc_cpu_type_name(def->name);
100812a6c15eSIgor Mammedov     TypeInfo ti = {
100912a6c15eSIgor Mammedov         .name = typename,
101012a6c15eSIgor Mammedov         .parent = TYPE_SPARC_CPU,
101112a6c15eSIgor Mammedov         .class_init = sparc_cpu_cpudef_class_init,
101212a6c15eSIgor Mammedov         .class_data = (void *)def,
101312a6c15eSIgor Mammedov     };
101412a6c15eSIgor Mammedov 
101512a6c15eSIgor Mammedov     type_register(&ti);
101612a6c15eSIgor Mammedov     g_free(typename);
101712a6c15eSIgor Mammedov }
101812a6c15eSIgor Mammedov 
1019ab7ab3d7SAndreas Färber static void sparc_cpu_register_types(void)
1020ab7ab3d7SAndreas Färber {
102112a6c15eSIgor Mammedov     int i;
102212a6c15eSIgor Mammedov 
1023ab7ab3d7SAndreas Färber     type_register_static(&sparc_cpu_type_info);
102412a6c15eSIgor Mammedov     for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
102512a6c15eSIgor Mammedov         sparc_register_cpudef_type(&sparc_defs[i]);
102612a6c15eSIgor Mammedov     }
1027ab7ab3d7SAndreas Färber }
1028ab7ab3d7SAndreas Färber 
1029ab7ab3d7SAndreas Färber type_init(sparc_cpu_register_types)
1030