xref: /qemu/target/sh4/helper.c (revision d10eb08f5d8389c814b554d01aa2882ac58221bf)
1fdf9b3e8Sbellard /*
2fdf9b3e8Sbellard  *  SH4 emulation
3fdf9b3e8Sbellard  *
4fdf9b3e8Sbellard  *  Copyright (c) 2005 Samuel Tardieu
5fdf9b3e8Sbellard  *
6fdf9b3e8Sbellard  * This library is free software; you can redistribute it and/or
7fdf9b3e8Sbellard  * modify it under the terms of the GNU Lesser General Public
8fdf9b3e8Sbellard  * License as published by the Free Software Foundation; either
9fdf9b3e8Sbellard  * version 2 of the License, or (at your option) any later version.
10fdf9b3e8Sbellard  *
11fdf9b3e8Sbellard  * This library is distributed in the hope that it will be useful,
12fdf9b3e8Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fdf9b3e8Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fdf9b3e8Sbellard  * Lesser General Public License for more details.
15fdf9b3e8Sbellard  *
16fdf9b3e8Sbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fdf9b3e8Sbellard  */
199d4c9946SPeter Maydell #include "qemu/osdep.h"
20fdf9b3e8Sbellard 
21fdf9b3e8Sbellard #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23508127e2SPaolo Bonzini #include "exec/log.h"
24b279e5efSBenoît Canet 
25b279e5efSBenoît Canet #if !defined(CONFIG_USER_ONLY)
260d09e41aSPaolo Bonzini #include "hw/sh4/sh_intc.h"
27b279e5efSBenoît Canet #endif
28fdf9b3e8Sbellard 
29355fb23dSpbrook #if defined(CONFIG_USER_ONLY)
30355fb23dSpbrook 
3197a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
32355fb23dSpbrook {
3327103424SAndreas Färber     cs->exception_index = -1;
34355fb23dSpbrook }
35355fb23dSpbrook 
367510454eSAndreas Färber int superh_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
3797b348e7SBlue Swirl                                 int mmu_idx)
38355fb23dSpbrook {
397510454eSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
407510454eSAndreas Färber     CPUSH4State *env = &cpu->env;
417510454eSAndreas Färber 
42355fb23dSpbrook     env->tea = address;
4327103424SAndreas Färber     cs->exception_index = -1;
44355fb23dSpbrook     switch (rw) {
45355fb23dSpbrook     case 0:
4627103424SAndreas Färber         cs->exception_index = 0x0a0;
47355fb23dSpbrook         break;
48355fb23dSpbrook     case 1:
4927103424SAndreas Färber         cs->exception_index = 0x0c0;
50355fb23dSpbrook         break;
51cf7055bdSaurel32     case 2:
5227103424SAndreas Färber         cs->exception_index = 0x0a0;
53cf7055bdSaurel32         break;
54355fb23dSpbrook     }
55355fb23dSpbrook     return 1;
56355fb23dSpbrook }
57355fb23dSpbrook 
583c1adf12Sedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
593c1adf12Sedgar_igl {
6067cc32ebSVeres Lajos     /* For user mode, only U0 area is cacheable. */
61679dee3cSedgar_igl     return !(addr & 0x80000000);
623c1adf12Sedgar_igl }
633c1adf12Sedgar_igl 
64355fb23dSpbrook #else /* !CONFIG_USER_ONLY */
65355fb23dSpbrook 
66fdf9b3e8Sbellard #define MMU_OK                   0
67fdf9b3e8Sbellard #define MMU_ITLB_MISS            (-1)
68fdf9b3e8Sbellard #define MMU_ITLB_MULTIPLE        (-2)
69fdf9b3e8Sbellard #define MMU_ITLB_VIOLATION       (-3)
70fdf9b3e8Sbellard #define MMU_DTLB_MISS_READ       (-4)
71fdf9b3e8Sbellard #define MMU_DTLB_MISS_WRITE      (-5)
72fdf9b3e8Sbellard #define MMU_DTLB_INITIAL_WRITE   (-6)
73fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_READ  (-7)
74fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_WRITE (-8)
75fdf9b3e8Sbellard #define MMU_DTLB_MULTIPLE        (-9)
76fdf9b3e8Sbellard #define MMU_DTLB_MISS            (-10)
77cf7055bdSaurel32 #define MMU_IADDR_ERROR          (-11)
78cf7055bdSaurel32 #define MMU_DADDR_ERROR_READ     (-12)
79cf7055bdSaurel32 #define MMU_DADDR_ERROR_WRITE    (-13)
80fdf9b3e8Sbellard 
8197a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
82fdf9b3e8Sbellard {
8397a8ea5aSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
8497a8ea5aSAndreas Färber     CPUSH4State *env = &cpu->env;
85259186a7SAndreas Färber     int do_irq = cs->interrupt_request & CPU_INTERRUPT_HARD;
8627103424SAndreas Färber     int do_exp, irq_vector = cs->exception_index;
87e96e2044Sths 
88e96e2044Sths     /* prioritize exceptions over interrupts */
89e96e2044Sths 
9027103424SAndreas Färber     do_exp = cs->exception_index != -1;
9127103424SAndreas Färber     do_irq = do_irq && (cs->exception_index == -1);
92e96e2044Sths 
935ed9a259SAurelien Jarno     if (env->sr & (1u << SR_BL)) {
9427103424SAndreas Färber         if (do_exp && cs->exception_index != 0x1e0) {
9527103424SAndreas Färber             cs->exception_index = 0x000; /* masked exception -> reset */
96e96e2044Sths         }
97efac4154SAurelien Jarno         if (do_irq && !env->in_sleep) {
98e96e2044Sths             return; /* masked */
99e96e2044Sths         }
100e96e2044Sths     }
101efac4154SAurelien Jarno     env->in_sleep = 0;
102e96e2044Sths 
103e96e2044Sths     if (do_irq) {
104e96e2044Sths         irq_vector = sh_intc_get_pending_vector(env->intc_handle,
105e96e2044Sths 						(env->sr >> 4) & 0xf);
106e96e2044Sths         if (irq_vector == -1) {
107e96e2044Sths             return; /* masked */
108e96e2044Sths 	}
109e96e2044Sths     }
110e96e2044Sths 
1118fec2b8cSaliguori     if (qemu_loglevel_mask(CPU_LOG_INT)) {
112fdf9b3e8Sbellard 	const char *expname;
11327103424SAndreas Färber         switch (cs->exception_index) {
114fdf9b3e8Sbellard 	case 0x0e0:
115fdf9b3e8Sbellard 	    expname = "addr_error";
116fdf9b3e8Sbellard 	    break;
117fdf9b3e8Sbellard 	case 0x040:
118fdf9b3e8Sbellard 	    expname = "tlb_miss";
119fdf9b3e8Sbellard 	    break;
120fdf9b3e8Sbellard 	case 0x0a0:
121fdf9b3e8Sbellard 	    expname = "tlb_violation";
122fdf9b3e8Sbellard 	    break;
123fdf9b3e8Sbellard 	case 0x180:
124fdf9b3e8Sbellard 	    expname = "illegal_instruction";
125fdf9b3e8Sbellard 	    break;
126fdf9b3e8Sbellard 	case 0x1a0:
127fdf9b3e8Sbellard 	    expname = "slot_illegal_instruction";
128fdf9b3e8Sbellard 	    break;
129fdf9b3e8Sbellard 	case 0x800:
130fdf9b3e8Sbellard 	    expname = "fpu_disable";
131fdf9b3e8Sbellard 	    break;
132fdf9b3e8Sbellard 	case 0x820:
133fdf9b3e8Sbellard 	    expname = "slot_fpu";
134fdf9b3e8Sbellard 	    break;
135fdf9b3e8Sbellard 	case 0x100:
136fdf9b3e8Sbellard 	    expname = "data_write";
137fdf9b3e8Sbellard 	    break;
138fdf9b3e8Sbellard 	case 0x060:
139fdf9b3e8Sbellard 	    expname = "dtlb_miss_write";
140fdf9b3e8Sbellard 	    break;
141fdf9b3e8Sbellard 	case 0x0c0:
142fdf9b3e8Sbellard 	    expname = "dtlb_violation_write";
143fdf9b3e8Sbellard 	    break;
144fdf9b3e8Sbellard 	case 0x120:
145fdf9b3e8Sbellard 	    expname = "fpu_exception";
146fdf9b3e8Sbellard 	    break;
147fdf9b3e8Sbellard 	case 0x080:
148fdf9b3e8Sbellard 	    expname = "initial_page_write";
149fdf9b3e8Sbellard 	    break;
150fdf9b3e8Sbellard 	case 0x160:
151fdf9b3e8Sbellard 	    expname = "trapa";
152fdf9b3e8Sbellard 	    break;
153fdf9b3e8Sbellard 	default:
154e96e2044Sths             expname = do_irq ? "interrupt" : "???";
155fdf9b3e8Sbellard             break;
156fdf9b3e8Sbellard 	}
15793fcfe39Saliguori 	qemu_log("exception 0x%03x [%s] raised\n",
158e96e2044Sths 		  irq_vector, expname);
159a0762859SAndreas Färber         log_cpu_state(cs, 0);
160fdf9b3e8Sbellard     }
161fdf9b3e8Sbellard 
16234086945SAurelien Jarno     env->ssr = cpu_read_sr(env);
163e96e2044Sths     env->spc = env->pc;
164fdf9b3e8Sbellard     env->sgr = env->gregs[15];
1655ed9a259SAurelien Jarno     env->sr |= (1u << SR_BL) | (1u << SR_MD) | (1u << SR_RB);
166fdf9b3e8Sbellard 
167274a9e70Saurel32     if (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
168274a9e70Saurel32         /* Branch instruction should be executed again before delay slot. */
169274a9e70Saurel32 	env->spc -= 2;
170274a9e70Saurel32 	/* Clear flags for exception/interrupt routine. */
171274a9e70Saurel32 	env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL | DELAY_SLOT_TRUE);
172274a9e70Saurel32     }
173274a9e70Saurel32     if (env->flags & DELAY_SLOT_CLEARME)
174274a9e70Saurel32         env->flags = 0;
175274a9e70Saurel32 
176e96e2044Sths     if (do_exp) {
17727103424SAndreas Färber         env->expevt = cs->exception_index;
17827103424SAndreas Färber         switch (cs->exception_index) {
179e96e2044Sths         case 0x000:
180e96e2044Sths         case 0x020:
181fdf9b3e8Sbellard         case 0x140:
1825ed9a259SAurelien Jarno             env->sr &= ~(1u << SR_FD);
183e96e2044Sths             env->sr |= 0xf << 4; /* IMASK */
184fdf9b3e8Sbellard             env->pc = 0xa0000000;
185fdf9b3e8Sbellard             break;
186e96e2044Sths         case 0x040:
187e96e2044Sths         case 0x060:
188e96e2044Sths             env->pc = env->vbr + 0x400;
189e96e2044Sths             break;
190e96e2044Sths         case 0x160:
191e96e2044Sths             env->spc += 2; /* special case for TRAPA */
192e96e2044Sths             /* fall through */
193fdf9b3e8Sbellard         default:
194fdf9b3e8Sbellard             env->pc = env->vbr + 0x100;
195fdf9b3e8Sbellard             break;
196fdf9b3e8Sbellard         }
197e96e2044Sths         return;
198e96e2044Sths     }
199e96e2044Sths 
200e96e2044Sths     if (do_irq) {
201e96e2044Sths         env->intevt = irq_vector;
202e96e2044Sths         env->pc = env->vbr + 0x600;
203e96e2044Sths         return;
204e96e2044Sths     }
205fdf9b3e8Sbellard }
206fdf9b3e8Sbellard 
20773e5716cSAndreas Färber static void update_itlb_use(CPUSH4State * env, int itlbnb)
208fdf9b3e8Sbellard {
209fdf9b3e8Sbellard     uint8_t or_mask = 0, and_mask = (uint8_t) - 1;
210fdf9b3e8Sbellard 
211fdf9b3e8Sbellard     switch (itlbnb) {
212fdf9b3e8Sbellard     case 0:
213ea2b542aSaurel32 	and_mask = 0x1f;
214fdf9b3e8Sbellard 	break;
215fdf9b3e8Sbellard     case 1:
216fdf9b3e8Sbellard 	and_mask = 0xe7;
217fdf9b3e8Sbellard 	or_mask = 0x80;
218fdf9b3e8Sbellard 	break;
219fdf9b3e8Sbellard     case 2:
220fdf9b3e8Sbellard 	and_mask = 0xfb;
221fdf9b3e8Sbellard 	or_mask = 0x50;
222fdf9b3e8Sbellard 	break;
223fdf9b3e8Sbellard     case 3:
224fdf9b3e8Sbellard 	or_mask = 0x2c;
225fdf9b3e8Sbellard 	break;
226fdf9b3e8Sbellard     }
227fdf9b3e8Sbellard 
228ea2b542aSaurel32     env->mmucr &= (and_mask << 24) | 0x00ffffff;
229fdf9b3e8Sbellard     env->mmucr |= (or_mask << 24);
230fdf9b3e8Sbellard }
231fdf9b3e8Sbellard 
23273e5716cSAndreas Färber static int itlb_replacement(CPUSH4State * env)
233fdf9b3e8Sbellard {
234a47dddd7SAndreas Färber     SuperHCPU *cpu = sh_env_get_cpu(env);
235a47dddd7SAndreas Färber 
236a47dddd7SAndreas Färber     if ((env->mmucr & 0xe0000000) == 0xe0000000) {
237fdf9b3e8Sbellard 	return 0;
238a47dddd7SAndreas Färber     }
239a47dddd7SAndreas Färber     if ((env->mmucr & 0x98000000) == 0x18000000) {
240fdf9b3e8Sbellard 	return 1;
241a47dddd7SAndreas Färber     }
242a47dddd7SAndreas Färber     if ((env->mmucr & 0x54000000) == 0x04000000) {
243fdf9b3e8Sbellard 	return 2;
244a47dddd7SAndreas Färber     }
245a47dddd7SAndreas Färber     if ((env->mmucr & 0x2c000000) == 0x00000000) {
246fdf9b3e8Sbellard 	return 3;
247a47dddd7SAndreas Färber     }
248a47dddd7SAndreas Färber     cpu_abort(CPU(cpu), "Unhandled itlb_replacement");
249fdf9b3e8Sbellard }
250fdf9b3e8Sbellard 
251fdf9b3e8Sbellard /* Find the corresponding entry in the right TLB
252fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS or MMU_DTLB_MULTIPLE
253fdf9b3e8Sbellard */
25473e5716cSAndreas Färber static int find_tlb_entry(CPUSH4State * env, target_ulong address,
255fdf9b3e8Sbellard 			  tlb_t * entries, uint8_t nbtlb, int use_asid)
256fdf9b3e8Sbellard {
257fdf9b3e8Sbellard     int match = MMU_DTLB_MISS;
258fdf9b3e8Sbellard     uint32_t start, end;
259fdf9b3e8Sbellard     uint8_t asid;
260fdf9b3e8Sbellard     int i;
261fdf9b3e8Sbellard 
262fdf9b3e8Sbellard     asid = env->pteh & 0xff;
263fdf9b3e8Sbellard 
264fdf9b3e8Sbellard     for (i = 0; i < nbtlb; i++) {
265fdf9b3e8Sbellard 	if (!entries[i].v)
266fdf9b3e8Sbellard 	    continue;		/* Invalid entry */
267eeda6778Saurel32 	if (!entries[i].sh && use_asid && entries[i].asid != asid)
268fdf9b3e8Sbellard 	    continue;		/* Bad ASID */
269fdf9b3e8Sbellard 	start = (entries[i].vpn << 10) & ~(entries[i].size - 1);
270fdf9b3e8Sbellard 	end = start + entries[i].size - 1;
271fdf9b3e8Sbellard 	if (address >= start && address <= end) {	/* Match */
272ea2b542aSaurel32 	    if (match != MMU_DTLB_MISS)
273fdf9b3e8Sbellard 		return MMU_DTLB_MULTIPLE;	/* Multiple match */
274fdf9b3e8Sbellard 	    match = i;
275fdf9b3e8Sbellard 	}
276fdf9b3e8Sbellard     }
277fdf9b3e8Sbellard     return match;
278fdf9b3e8Sbellard }
279fdf9b3e8Sbellard 
28073e5716cSAndreas Färber static void increment_urc(CPUSH4State * env)
28129e179bcSaurel32 {
28229e179bcSaurel32     uint8_t urb, urc;
28329e179bcSaurel32 
28429e179bcSaurel32     /* Increment URC */
28529e179bcSaurel32     urb = ((env->mmucr) >> 18) & 0x3f;
28629e179bcSaurel32     urc = ((env->mmucr) >> 10) & 0x3f;
28729e179bcSaurel32     urc++;
288927e3a4eSaurel32     if ((urb > 0 && urc > urb) || urc > (UTLB_SIZE - 1))
28929e179bcSaurel32 	urc = 0;
29029e179bcSaurel32     env->mmucr = (env->mmucr & 0xffff03ff) | (urc << 10);
29129e179bcSaurel32 }
29229e179bcSaurel32 
293829a4927SAurelien Jarno /* Copy and utlb entry into itlb
294829a4927SAurelien Jarno    Return entry
295fdf9b3e8Sbellard */
29673e5716cSAndreas Färber static int copy_utlb_entry_itlb(CPUSH4State *env, int utlb)
297fdf9b3e8Sbellard {
298829a4927SAurelien Jarno     int itlb;
299fdf9b3e8Sbellard 
30006afe2c8Saurel32     tlb_t * ientry;
301829a4927SAurelien Jarno     itlb = itlb_replacement(env);
302829a4927SAurelien Jarno     ientry = &env->itlb[itlb];
30306afe2c8Saurel32     if (ientry->v) {
30431b030d4SAndreas Färber         tlb_flush_page(CPU(sh_env_get_cpu(env)), ientry->vpn << 10);
30506afe2c8Saurel32     }
306829a4927SAurelien Jarno     *ientry = env->utlb[utlb];
307829a4927SAurelien Jarno     update_itlb_use(env, itlb);
308829a4927SAurelien Jarno     return itlb;
309829a4927SAurelien Jarno }
310829a4927SAurelien Jarno 
311829a4927SAurelien Jarno /* Find itlb entry
312829a4927SAurelien Jarno    Return entry, MMU_ITLB_MISS, MMU_ITLB_MULTIPLE or MMU_DTLB_MULTIPLE
313829a4927SAurelien Jarno */
31473e5716cSAndreas Färber static int find_itlb_entry(CPUSH4State * env, target_ulong address,
315829a4927SAurelien Jarno                            int use_asid)
316829a4927SAurelien Jarno {
317829a4927SAurelien Jarno     int e;
318829a4927SAurelien Jarno 
319829a4927SAurelien Jarno     e = find_tlb_entry(env, address, env->itlb, ITLB_SIZE, use_asid);
320829a4927SAurelien Jarno     if (e == MMU_DTLB_MULTIPLE) {
321829a4927SAurelien Jarno 	e = MMU_ITLB_MULTIPLE;
322829a4927SAurelien Jarno     } else if (e == MMU_DTLB_MISS) {
323ea2b542aSaurel32 	e = MMU_ITLB_MISS;
324829a4927SAurelien Jarno     } else if (e >= 0) {
325fdf9b3e8Sbellard 	update_itlb_use(env, e);
326829a4927SAurelien Jarno     }
327fdf9b3e8Sbellard     return e;
328fdf9b3e8Sbellard }
329fdf9b3e8Sbellard 
330fdf9b3e8Sbellard /* Find utlb entry
331fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS, MMU_DTLB_MULTIPLE */
33273e5716cSAndreas Färber static int find_utlb_entry(CPUSH4State * env, target_ulong address, int use_asid)
333fdf9b3e8Sbellard {
33429e179bcSaurel32     /* per utlb access */
33529e179bcSaurel32     increment_urc(env);
336fdf9b3e8Sbellard 
337fdf9b3e8Sbellard     /* Return entry */
338fdf9b3e8Sbellard     return find_tlb_entry(env, address, env->utlb, UTLB_SIZE, use_asid);
339fdf9b3e8Sbellard }
340fdf9b3e8Sbellard 
341fdf9b3e8Sbellard /* Match address against MMU
342fdf9b3e8Sbellard    Return MMU_OK, MMU_DTLB_MISS_READ, MMU_DTLB_MISS_WRITE,
343fdf9b3e8Sbellard    MMU_DTLB_INITIAL_WRITE, MMU_DTLB_VIOLATION_READ,
344fdf9b3e8Sbellard    MMU_DTLB_VIOLATION_WRITE, MMU_ITLB_MISS,
345cf7055bdSaurel32    MMU_ITLB_MULTIPLE, MMU_ITLB_VIOLATION,
346cf7055bdSaurel32    MMU_IADDR_ERROR, MMU_DADDR_ERROR_READ, MMU_DADDR_ERROR_WRITE.
347fdf9b3e8Sbellard */
34873e5716cSAndreas Färber static int get_mmu_address(CPUSH4State * env, target_ulong * physical,
349fdf9b3e8Sbellard 			   int *prot, target_ulong address,
350fdf9b3e8Sbellard 			   int rw, int access_type)
351fdf9b3e8Sbellard {
352cf7055bdSaurel32     int use_asid, n;
353fdf9b3e8Sbellard     tlb_t *matching = NULL;
354fdf9b3e8Sbellard 
3555ed9a259SAurelien Jarno     use_asid = !(env->mmucr & MMUCR_SV) || !(env->sr & (1u << SR_MD));
356fdf9b3e8Sbellard 
357cf7055bdSaurel32     if (rw == 2) {
358829a4927SAurelien Jarno         n = find_itlb_entry(env, address, use_asid);
359fdf9b3e8Sbellard 	if (n >= 0) {
360fdf9b3e8Sbellard 	    matching = &env->itlb[n];
3615ed9a259SAurelien Jarno             if (!(env->sr & (1u << SR_MD)) && !(matching->pr & 2)) {
362fdf9b3e8Sbellard 		n = MMU_ITLB_VIOLATION;
3635ed9a259SAurelien Jarno             } else {
3645a25cc2bSAurelien Jarno 		*prot = PAGE_EXEC;
3655ed9a259SAurelien Jarno             }
366829a4927SAurelien Jarno         } else {
367829a4927SAurelien Jarno             n = find_utlb_entry(env, address, use_asid);
368829a4927SAurelien Jarno             if (n >= 0) {
369829a4927SAurelien Jarno                 n = copy_utlb_entry_itlb(env, n);
370829a4927SAurelien Jarno                 matching = &env->itlb[n];
3715ed9a259SAurelien Jarno                 if (!(env->sr & (1u << SR_MD)) && !(matching->pr & 2)) {
372829a4927SAurelien Jarno                     n = MMU_ITLB_VIOLATION;
373829a4927SAurelien Jarno                 } else {
374829a4927SAurelien Jarno                     *prot = PAGE_READ | PAGE_EXEC;
375829a4927SAurelien Jarno                     if ((matching->pr & 1) && matching->d) {
376829a4927SAurelien Jarno                         *prot |= PAGE_WRITE;
377829a4927SAurelien Jarno                     }
378829a4927SAurelien Jarno                 }
379829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MULTIPLE) {
380829a4927SAurelien Jarno                 n = MMU_ITLB_MULTIPLE;
381829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MISS) {
382829a4927SAurelien Jarno                 n = MMU_ITLB_MISS;
383829a4927SAurelien Jarno             }
384fdf9b3e8Sbellard 	}
385fdf9b3e8Sbellard     } else {
386fdf9b3e8Sbellard 	n = find_utlb_entry(env, address, use_asid);
387fdf9b3e8Sbellard 	if (n >= 0) {
388fdf9b3e8Sbellard 	    matching = &env->utlb[n];
3895ed9a259SAurelien Jarno             if (!(env->sr & (1u << SR_MD)) && !(matching->pr & 2)) {
390cf7055bdSaurel32                 n = (rw == 1) ? MMU_DTLB_VIOLATION_WRITE :
391fdf9b3e8Sbellard                     MMU_DTLB_VIOLATION_READ;
392628b61a0SAurelien Jarno             } else if ((rw == 1) && !(matching->pr & 1)) {
393fdf9b3e8Sbellard                 n = MMU_DTLB_VIOLATION_WRITE;
3940c16e71eSAurelien Jarno             } else if ((rw == 1) && !matching->d) {
395628b61a0SAurelien Jarno                 n = MMU_DTLB_INITIAL_WRITE;
396628b61a0SAurelien Jarno             } else {
397fdf9b3e8Sbellard                 *prot = PAGE_READ;
398628b61a0SAurelien Jarno                 if ((matching->pr & 1) && matching->d) {
399628b61a0SAurelien Jarno                     *prot |= PAGE_WRITE;
400628b61a0SAurelien Jarno                 }
401fdf9b3e8Sbellard             }
402fdf9b3e8Sbellard 	} else if (n == MMU_DTLB_MISS) {
403cf7055bdSaurel32 	    n = (rw == 1) ? MMU_DTLB_MISS_WRITE :
404fdf9b3e8Sbellard 		MMU_DTLB_MISS_READ;
405fdf9b3e8Sbellard 	}
406fdf9b3e8Sbellard     }
407fdf9b3e8Sbellard     if (n >= 0) {
408628b61a0SAurelien Jarno 	n = MMU_OK;
409fdf9b3e8Sbellard 	*physical = ((matching->ppn << 10) & ~(matching->size - 1)) |
410fdf9b3e8Sbellard 	    (address & (matching->size - 1));
411fdf9b3e8Sbellard     }
412fdf9b3e8Sbellard     return n;
413fdf9b3e8Sbellard }
414fdf9b3e8Sbellard 
41573e5716cSAndreas Färber static int get_physical_address(CPUSH4State * env, target_ulong * physical,
416fdf9b3e8Sbellard                                 int *prot, target_ulong address,
417fdf9b3e8Sbellard                                 int rw, int access_type)
418fdf9b3e8Sbellard {
419fdf9b3e8Sbellard     /* P1, P2 and P4 areas do not use translation */
420fdf9b3e8Sbellard     if ((address >= 0x80000000 && address < 0xc0000000) ||
421fdf9b3e8Sbellard 	address >= 0xe0000000) {
4225ed9a259SAurelien Jarno         if (!(env->sr & (1u << SR_MD))
42303e3b61eSAurelien Jarno 	    && (address < 0xe0000000 || address >= 0xe4000000)) {
424fdf9b3e8Sbellard 	    /* Unauthorized access in user mode (only store queues are available) */
425fdf9b3e8Sbellard 	    fprintf(stderr, "Unauthorized access\n");
426cf7055bdSaurel32 	    if (rw == 0)
427cf7055bdSaurel32 		return MMU_DADDR_ERROR_READ;
428cf7055bdSaurel32 	    else if (rw == 1)
429cf7055bdSaurel32 		return MMU_DADDR_ERROR_WRITE;
430cf7055bdSaurel32 	    else
431cf7055bdSaurel32 		return MMU_IADDR_ERROR;
432fdf9b3e8Sbellard 	}
43329e179bcSaurel32 	if (address >= 0x80000000 && address < 0xc0000000) {
43429e179bcSaurel32 	    /* Mask upper 3 bits for P1 and P2 areas */
43529e179bcSaurel32 	    *physical = address & 0x1fffffff;
43629e179bcSaurel32 	} else {
43729e179bcSaurel32 	    *physical = address;
43829e179bcSaurel32 	}
4395a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
440fdf9b3e8Sbellard 	return MMU_OK;
441fdf9b3e8Sbellard     }
442fdf9b3e8Sbellard 
443fdf9b3e8Sbellard     /* If MMU is disabled, return the corresponding physical page */
4440c16e71eSAurelien Jarno     if (!(env->mmucr & MMUCR_AT)) {
445fdf9b3e8Sbellard 	*physical = address & 0x1FFFFFFF;
4465a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
447fdf9b3e8Sbellard 	return MMU_OK;
448fdf9b3e8Sbellard     }
449fdf9b3e8Sbellard 
450fdf9b3e8Sbellard     /* We need to resort to the MMU */
451fdf9b3e8Sbellard     return get_mmu_address(env, physical, prot, address, rw, access_type);
452fdf9b3e8Sbellard }
453fdf9b3e8Sbellard 
4547510454eSAndreas Färber int superh_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
45597b348e7SBlue Swirl                                 int mmu_idx)
456fdf9b3e8Sbellard {
4577510454eSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
4587510454eSAndreas Färber     CPUSH4State *env = &cpu->env;
4590f3f1ec7SAurelien Jarno     target_ulong physical;
460fdf9b3e8Sbellard     int prot, ret, access_type;
461fdf9b3e8Sbellard 
462fdf9b3e8Sbellard     access_type = ACCESS_INT;
463fdf9b3e8Sbellard     ret =
464fdf9b3e8Sbellard 	get_physical_address(env, &physical, &prot, address, rw,
465fdf9b3e8Sbellard 			     access_type);
466fdf9b3e8Sbellard 
467fdf9b3e8Sbellard     if (ret != MMU_OK) {
468fdf9b3e8Sbellard 	env->tea = address;
469e3f114f7SAlexandre Courbot 	if (ret != MMU_DTLB_MULTIPLE && ret != MMU_ITLB_MULTIPLE) {
470e3f114f7SAlexandre Courbot 	    env->pteh = (env->pteh & PTEH_ASID_MASK) |
471e3f114f7SAlexandre Courbot 		    (address & PTEH_VPN_MASK);
472e3f114f7SAlexandre Courbot 	}
473fdf9b3e8Sbellard 	switch (ret) {
474fdf9b3e8Sbellard 	case MMU_ITLB_MISS:
475fdf9b3e8Sbellard 	case MMU_DTLB_MISS_READ:
47627103424SAndreas Färber             cs->exception_index = 0x040;
477fdf9b3e8Sbellard 	    break;
478fdf9b3e8Sbellard 	case MMU_DTLB_MULTIPLE:
479fdf9b3e8Sbellard 	case MMU_ITLB_MULTIPLE:
48027103424SAndreas Färber             cs->exception_index = 0x140;
481fdf9b3e8Sbellard 	    break;
482fdf9b3e8Sbellard 	case MMU_ITLB_VIOLATION:
48327103424SAndreas Färber             cs->exception_index = 0x0a0;
484fdf9b3e8Sbellard 	    break;
485fdf9b3e8Sbellard 	case MMU_DTLB_MISS_WRITE:
48627103424SAndreas Färber             cs->exception_index = 0x060;
487fdf9b3e8Sbellard 	    break;
488fdf9b3e8Sbellard 	case MMU_DTLB_INITIAL_WRITE:
48927103424SAndreas Färber             cs->exception_index = 0x080;
490fdf9b3e8Sbellard 	    break;
491fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_READ:
49227103424SAndreas Färber             cs->exception_index = 0x0a0;
493fdf9b3e8Sbellard 	    break;
494fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_WRITE:
49527103424SAndreas Färber             cs->exception_index = 0x0c0;
496fdf9b3e8Sbellard 	    break;
497cf7055bdSaurel32 	case MMU_IADDR_ERROR:
498cf7055bdSaurel32 	case MMU_DADDR_ERROR_READ:
49927103424SAndreas Färber             cs->exception_index = 0x0e0;
500cf7055bdSaurel32 	    break;
501cf7055bdSaurel32 	case MMU_DADDR_ERROR_WRITE:
50227103424SAndreas Färber             cs->exception_index = 0x100;
503cf7055bdSaurel32 	    break;
504fdf9b3e8Sbellard 	default:
505a47dddd7SAndreas Färber             cpu_abort(cs, "Unhandled MMU fault");
506fdf9b3e8Sbellard 	}
507fdf9b3e8Sbellard 	return 1;
508fdf9b3e8Sbellard     }
509fdf9b3e8Sbellard 
5100f3f1ec7SAurelien Jarno     address &= TARGET_PAGE_MASK;
5110f3f1ec7SAurelien Jarno     physical &= TARGET_PAGE_MASK;
512fdf9b3e8Sbellard 
5130c591eb0SAndreas Färber     tlb_set_page(cs, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
514d4c430a8SPaul Brook     return 0;
515fdf9b3e8Sbellard }
516355fb23dSpbrook 
51700b941e5SAndreas Färber hwaddr superh_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
518355fb23dSpbrook {
51900b941e5SAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
520355fb23dSpbrook     target_ulong physical;
521355fb23dSpbrook     int prot;
522355fb23dSpbrook 
52300b941e5SAndreas Färber     get_physical_address(&cpu->env, &physical, &prot, addr, 0, 0);
524355fb23dSpbrook     return physical;
525355fb23dSpbrook }
526355fb23dSpbrook 
527ef7ec1c1Saurel32 void cpu_load_tlb(CPUSH4State * env)
528ea2b542aSaurel32 {
529a47dddd7SAndreas Färber     SuperHCPU *cpu = sh_env_get_cpu(env);
530ea2b542aSaurel32     int n = cpu_mmucr_urc(env->mmucr);
531ea2b542aSaurel32     tlb_t * entry = &env->utlb[n];
532ea2b542aSaurel32 
53306afe2c8Saurel32     if (entry->v) {
53406afe2c8Saurel32         /* Overwriting valid entry in utlb. */
53506afe2c8Saurel32         target_ulong address = entry->vpn << 10;
53631b030d4SAndreas Färber         tlb_flush_page(CPU(cpu), address);
53706afe2c8Saurel32     }
53806afe2c8Saurel32 
539ea2b542aSaurel32     /* Take values into cpu status from registers. */
540ea2b542aSaurel32     entry->asid = (uint8_t)cpu_pteh_asid(env->pteh);
541ea2b542aSaurel32     entry->vpn  = cpu_pteh_vpn(env->pteh);
542ea2b542aSaurel32     entry->v    = (uint8_t)cpu_ptel_v(env->ptel);
543ea2b542aSaurel32     entry->ppn  = cpu_ptel_ppn(env->ptel);
544ea2b542aSaurel32     entry->sz   = (uint8_t)cpu_ptel_sz(env->ptel);
545ea2b542aSaurel32     switch (entry->sz) {
546ea2b542aSaurel32     case 0: /* 00 */
547ea2b542aSaurel32         entry->size = 1024; /* 1K */
548ea2b542aSaurel32         break;
549ea2b542aSaurel32     case 1: /* 01 */
550ea2b542aSaurel32         entry->size = 1024 * 4; /* 4K */
551ea2b542aSaurel32         break;
552ea2b542aSaurel32     case 2: /* 10 */
553ea2b542aSaurel32         entry->size = 1024 * 64; /* 64K */
554ea2b542aSaurel32         break;
555ea2b542aSaurel32     case 3: /* 11 */
556ea2b542aSaurel32         entry->size = 1024 * 1024; /* 1M */
557ea2b542aSaurel32         break;
558ea2b542aSaurel32     default:
559a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "Unhandled load_tlb");
560ea2b542aSaurel32         break;
561ea2b542aSaurel32     }
562ea2b542aSaurel32     entry->sh   = (uint8_t)cpu_ptel_sh(env->ptel);
563ea2b542aSaurel32     entry->c    = (uint8_t)cpu_ptel_c(env->ptel);
564ea2b542aSaurel32     entry->pr   = (uint8_t)cpu_ptel_pr(env->ptel);
565ea2b542aSaurel32     entry->d    = (uint8_t)cpu_ptel_d(env->ptel);
566ea2b542aSaurel32     entry->wt   = (uint8_t)cpu_ptel_wt(env->ptel);
567ea2b542aSaurel32     entry->sa   = (uint8_t)cpu_ptea_sa(env->ptea);
568ea2b542aSaurel32     entry->tc   = (uint8_t)cpu_ptea_tc(env->ptea);
569ea2b542aSaurel32 }
570ea2b542aSaurel32 
571e0bcb9caSAurelien Jarno  void cpu_sh4_invalidate_tlb(CPUSH4State *s)
572e0bcb9caSAurelien Jarno {
573e0bcb9caSAurelien Jarno     int i;
574e0bcb9caSAurelien Jarno 
575e0bcb9caSAurelien Jarno     /* UTLB */
576e0bcb9caSAurelien Jarno     for (i = 0; i < UTLB_SIZE; i++) {
577e0bcb9caSAurelien Jarno         tlb_t * entry = &s->utlb[i];
578e0bcb9caSAurelien Jarno         entry->v = 0;
579e0bcb9caSAurelien Jarno     }
580e0bcb9caSAurelien Jarno     /* ITLB */
581e40a67beSAlexandre Courbot     for (i = 0; i < ITLB_SIZE; i++) {
582e40a67beSAlexandre Courbot         tlb_t * entry = &s->itlb[i];
583e0bcb9caSAurelien Jarno         entry->v = 0;
584e0bcb9caSAurelien Jarno     }
585e0bcb9caSAurelien Jarno 
586*d10eb08fSAlex Bennée     tlb_flush(CPU(sh_env_get_cpu(s)));
587e0bcb9caSAurelien Jarno }
588e0bcb9caSAurelien Jarno 
589bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_addr(CPUSH4State *s,
590a8170e5eSAvi Kivity                                        hwaddr addr)
591bc656a29SAurelien Jarno {
592bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
593bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
594bc656a29SAurelien Jarno 
595bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
596bc656a29SAurelien Jarno            (entry->v    <<  8) |
597bc656a29SAurelien Jarno            (entry->asid);
598bc656a29SAurelien Jarno }
599bc656a29SAurelien Jarno 
600a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_addr(CPUSH4State *s, hwaddr addr,
601c0f809c4SAurelien Jarno 				    uint32_t mem_value)
602c0f809c4SAurelien Jarno {
603c0f809c4SAurelien Jarno     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
604c0f809c4SAurelien Jarno     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
605c0f809c4SAurelien Jarno     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
606c0f809c4SAurelien Jarno 
6079f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
608c0f809c4SAurelien Jarno     tlb_t * entry = &s->itlb[index];
609c0f809c4SAurelien Jarno     if (entry->v) {
610c0f809c4SAurelien Jarno         /* Overwriting valid entry in itlb. */
611c0f809c4SAurelien Jarno         target_ulong address = entry->vpn << 10;
61231b030d4SAndreas Färber         tlb_flush_page(CPU(sh_env_get_cpu(s)), address);
613c0f809c4SAurelien Jarno     }
614c0f809c4SAurelien Jarno     entry->asid = asid;
615c0f809c4SAurelien Jarno     entry->vpn = vpn;
616c0f809c4SAurelien Jarno     entry->v = v;
617c0f809c4SAurelien Jarno }
618c0f809c4SAurelien Jarno 
619bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_data(CPUSH4State *s,
620a8170e5eSAvi Kivity                                        hwaddr addr)
621bc656a29SAurelien Jarno {
622bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
623bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
624bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
625bc656a29SAurelien Jarno 
626bc656a29SAurelien Jarno     if (array == 0) {
627bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
628bc656a29SAurelien Jarno         return (entry->ppn << 10) |
629bc656a29SAurelien Jarno                (entry->v   <<  8) |
630bc656a29SAurelien Jarno                (entry->pr  <<  5) |
631bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
632bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
633bc656a29SAurelien Jarno                (entry->c   <<  3) |
634bc656a29SAurelien Jarno                (entry->sh  <<  1);
635bc656a29SAurelien Jarno     } else {
636bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
637bc656a29SAurelien Jarno         return (entry->tc << 1) |
638bc656a29SAurelien Jarno                (entry->sa);
639bc656a29SAurelien Jarno     }
640bc656a29SAurelien Jarno }
641bc656a29SAurelien Jarno 
642a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_data(CPUSH4State *s, hwaddr addr,
6439f97309aSAurelien Jarno                                     uint32_t mem_value)
6449f97309aSAurelien Jarno {
6459f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
6469f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
6479f97309aSAurelien Jarno     tlb_t * entry = &s->itlb[index];
6489f97309aSAurelien Jarno 
6499f97309aSAurelien Jarno     if (array == 0) {
6509f97309aSAurelien Jarno         /* ITLB Data Array 1 */
6519f97309aSAurelien Jarno         if (entry->v) {
6529f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
6539f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
65431b030d4SAndreas Färber             tlb_flush_page(CPU(sh_env_get_cpu(s)), address);
6559f97309aSAurelien Jarno         }
6569f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
6579f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
6589f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
6599f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
6609f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000040) >> 5;
6619f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
6629f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
6639f97309aSAurelien Jarno     } else {
6649f97309aSAurelien Jarno         /* ITLB Data Array 2 */
6659f97309aSAurelien Jarno         entry->tc  = (mem_value & 0x00000008) >> 3;
6669f97309aSAurelien Jarno         entry->sa  = (mem_value & 0x00000007);
6679f97309aSAurelien Jarno     }
6689f97309aSAurelien Jarno }
6699f97309aSAurelien Jarno 
670bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_addr(CPUSH4State *s,
671a8170e5eSAvi Kivity                                        hwaddr addr)
672bc656a29SAurelien Jarno {
673bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
674bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
675bc656a29SAurelien Jarno 
676bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
677bc656a29SAurelien Jarno 
678bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
679bc656a29SAurelien Jarno            (entry->v    <<  8) |
680bc656a29SAurelien Jarno            (entry->asid);
681bc656a29SAurelien Jarno }
682bc656a29SAurelien Jarno 
683a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, hwaddr addr,
68429e179bcSaurel32 				    uint32_t mem_value)
68529e179bcSaurel32 {
68629e179bcSaurel32     int associate = addr & 0x0000080;
68729e179bcSaurel32     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
68829e179bcSaurel32     uint8_t d = (uint8_t)((mem_value & 0x00000200) >> 9);
68929e179bcSaurel32     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
69029e179bcSaurel32     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
6915ed9a259SAurelien Jarno     int use_asid = !(s->mmucr & MMUCR_SV) || !(s->sr & (1u << SR_MD));
69229e179bcSaurel32 
69329e179bcSaurel32     if (associate) {
69429e179bcSaurel32         int i;
69529e179bcSaurel32 	tlb_t * utlb_match_entry = NULL;
69629e179bcSaurel32 	int needs_tlb_flush = 0;
69729e179bcSaurel32 
69829e179bcSaurel32 	/* search UTLB */
69929e179bcSaurel32 	for (i = 0; i < UTLB_SIZE; i++) {
70029e179bcSaurel32             tlb_t * entry = &s->utlb[i];
70129e179bcSaurel32             if (!entry->v)
70229e179bcSaurel32 	        continue;
70329e179bcSaurel32 
704eeda6778Saurel32             if (entry->vpn == vpn
705eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
70629e179bcSaurel32 	        if (utlb_match_entry) {
70727103424SAndreas Färber                     CPUState *cs = CPU(sh_env_get_cpu(s));
70827103424SAndreas Färber 
70929e179bcSaurel32 		    /* Multiple TLB Exception */
71027103424SAndreas Färber                     cs->exception_index = 0x140;
71129e179bcSaurel32 		    s->tea = addr;
71229e179bcSaurel32 		    break;
71329e179bcSaurel32 	        }
71429e179bcSaurel32 		if (entry->v && !v)
71529e179bcSaurel32 		    needs_tlb_flush = 1;
71629e179bcSaurel32 		entry->v = v;
71729e179bcSaurel32 		entry->d = d;
71829e179bcSaurel32 	        utlb_match_entry = entry;
71929e179bcSaurel32 	    }
72029e179bcSaurel32 	    increment_urc(s); /* per utlb access */
72129e179bcSaurel32 	}
72229e179bcSaurel32 
72329e179bcSaurel32 	/* search ITLB */
72429e179bcSaurel32 	for (i = 0; i < ITLB_SIZE; i++) {
72529e179bcSaurel32             tlb_t * entry = &s->itlb[i];
726eeda6778Saurel32             if (entry->vpn == vpn
727eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
72829e179bcSaurel32 	        if (entry->v && !v)
72929e179bcSaurel32 		    needs_tlb_flush = 1;
73029e179bcSaurel32 	        if (utlb_match_entry)
73129e179bcSaurel32 		    *entry = *utlb_match_entry;
73229e179bcSaurel32 	        else
73329e179bcSaurel32 		    entry->v = v;
73429e179bcSaurel32 		break;
73529e179bcSaurel32 	    }
73629e179bcSaurel32 	}
73729e179bcSaurel32 
73831b030d4SAndreas Färber         if (needs_tlb_flush) {
73931b030d4SAndreas Färber             tlb_flush_page(CPU(sh_env_get_cpu(s)), vpn << 10);
74031b030d4SAndreas Färber         }
74129e179bcSaurel32 
74229e179bcSaurel32     } else {
74329e179bcSaurel32         int index = (addr & 0x00003f00) >> 8;
74429e179bcSaurel32         tlb_t * entry = &s->utlb[index];
74529e179bcSaurel32 	if (entry->v) {
74631b030d4SAndreas Färber             CPUState *cs = CPU(sh_env_get_cpu(s));
74731b030d4SAndreas Färber 
74829e179bcSaurel32 	    /* Overwriting valid entry in utlb. */
74929e179bcSaurel32             target_ulong address = entry->vpn << 10;
75031b030d4SAndreas Färber             tlb_flush_page(cs, address);
75129e179bcSaurel32 	}
75229e179bcSaurel32 	entry->asid = asid;
75329e179bcSaurel32 	entry->vpn = vpn;
75429e179bcSaurel32 	entry->d = d;
75529e179bcSaurel32 	entry->v = v;
75629e179bcSaurel32 	increment_urc(s);
75729e179bcSaurel32     }
75829e179bcSaurel32 }
75929e179bcSaurel32 
760bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_data(CPUSH4State *s,
761a8170e5eSAvi Kivity                                        hwaddr addr)
762bc656a29SAurelien Jarno {
763bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
764bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
765bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
766bc656a29SAurelien Jarno 
767bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
768bc656a29SAurelien Jarno 
769bc656a29SAurelien Jarno     if (array == 0) {
770bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
771bc656a29SAurelien Jarno         return (entry->ppn << 10) |
772bc656a29SAurelien Jarno                (entry->v   <<  8) |
773bc656a29SAurelien Jarno                (entry->pr  <<  5) |
774bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
775bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
776bc656a29SAurelien Jarno                (entry->c   <<  3) |
777bc656a29SAurelien Jarno                (entry->d   <<  2) |
778bc656a29SAurelien Jarno                (entry->sh  <<  1) |
779bc656a29SAurelien Jarno                (entry->wt);
780bc656a29SAurelien Jarno     } else {
781bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
782bc656a29SAurelien Jarno         return (entry->tc << 1) |
783bc656a29SAurelien Jarno                (entry->sa);
784bc656a29SAurelien Jarno     }
785bc656a29SAurelien Jarno }
786bc656a29SAurelien Jarno 
787a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_data(CPUSH4State *s, hwaddr addr,
7889f97309aSAurelien Jarno                                     uint32_t mem_value)
7899f97309aSAurelien Jarno {
7909f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
7919f97309aSAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
7929f97309aSAurelien Jarno     tlb_t * entry = &s->utlb[index];
7939f97309aSAurelien Jarno 
7949f97309aSAurelien Jarno     increment_urc(s); /* per utlb access */
7959f97309aSAurelien Jarno 
7969f97309aSAurelien Jarno     if (array == 0) {
7979f97309aSAurelien Jarno         /* UTLB Data Array 1 */
7989f97309aSAurelien Jarno         if (entry->v) {
7999f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
8009f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
80131b030d4SAndreas Färber             tlb_flush_page(CPU(sh_env_get_cpu(s)), address);
8029f97309aSAurelien Jarno         }
8039f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
8049f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
8059f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
8069f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
8079f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000060) >> 5;
8089f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
8099f97309aSAurelien Jarno         entry->d   = (mem_value & 0x00000004) >> 2;
8109f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
8119f97309aSAurelien Jarno         entry->wt  = (mem_value & 0x00000001);
8129f97309aSAurelien Jarno     } else {
8139f97309aSAurelien Jarno         /* UTLB Data Array 2 */
8149f97309aSAurelien Jarno         entry->tc = (mem_value & 0x00000008) >> 3;
8159f97309aSAurelien Jarno         entry->sa = (mem_value & 0x00000007);
8169f97309aSAurelien Jarno     }
8179f97309aSAurelien Jarno }
8189f97309aSAurelien Jarno 
819852d481fSedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
820852d481fSedgar_igl {
821852d481fSedgar_igl     int n;
8225ed9a259SAurelien Jarno     int use_asid = !(env->mmucr & MMUCR_SV) || !(env->sr & (1u << SR_MD));
823852d481fSedgar_igl 
824852d481fSedgar_igl     /* check area */
8255ed9a259SAurelien Jarno     if (env->sr & (1u << SR_MD)) {
82667cc32ebSVeres Lajos         /* For privileged mode, P2 and P4 area is not cacheable. */
827852d481fSedgar_igl         if ((0xA0000000 <= addr && addr < 0xC0000000) || 0xE0000000 <= addr)
828852d481fSedgar_igl             return 0;
829852d481fSedgar_igl     } else {
83067cc32ebSVeres Lajos         /* For user mode, only U0 area is cacheable. */
831852d481fSedgar_igl         if (0x80000000 <= addr)
832852d481fSedgar_igl             return 0;
833852d481fSedgar_igl     }
834852d481fSedgar_igl 
835852d481fSedgar_igl     /*
836852d481fSedgar_igl      * TODO : Evaluate CCR and check if the cache is on or off.
837852d481fSedgar_igl      *        Now CCR is not in CPUSH4State, but in SH7750State.
8384abf79a4SDong Xu Wang      *        When you move the ccr into CPUSH4State, the code will be
839852d481fSedgar_igl      *        as follows.
840852d481fSedgar_igl      */
841852d481fSedgar_igl #if 0
842852d481fSedgar_igl     /* check if operand cache is enabled or not. */
843852d481fSedgar_igl     if (!(env->ccr & 1))
844852d481fSedgar_igl         return 0;
845852d481fSedgar_igl #endif
846852d481fSedgar_igl 
847852d481fSedgar_igl     /* if MMU is off, no check for TLB. */
848852d481fSedgar_igl     if (env->mmucr & MMUCR_AT)
849852d481fSedgar_igl         return 1;
850852d481fSedgar_igl 
851852d481fSedgar_igl     /* check TLB */
852852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->itlb, ITLB_SIZE, use_asid);
853852d481fSedgar_igl     if (n >= 0)
854852d481fSedgar_igl         return env->itlb[n].c;
855852d481fSedgar_igl 
856852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->utlb, UTLB_SIZE, use_asid);
857852d481fSedgar_igl     if (n >= 0)
858852d481fSedgar_igl         return env->utlb[n].c;
859852d481fSedgar_igl 
860852d481fSedgar_igl     return 0;
861852d481fSedgar_igl }
862852d481fSedgar_igl 
863355fb23dSpbrook #endif
864f47ede19SRichard Henderson 
865f47ede19SRichard Henderson bool superh_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
866f47ede19SRichard Henderson {
867f47ede19SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
868f47ede19SRichard Henderson         superh_cpu_do_interrupt(cs);
869f47ede19SRichard Henderson         return true;
870f47ede19SRichard Henderson     }
871f47ede19SRichard Henderson     return false;
872f47ede19SRichard Henderson }
873